Welcome to **E-XFL.COM** ### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. ## **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|-------------------------------------------------------------| | Product Status | Active | | Core Processor | - | | Number of Cores/Bus Width | - | | Speed | - | | Co-Processors/DSP | - | | RAM Controllers | - | | Graphics Acceleration | - | | Display & Interface Controllers | - | | Ethernet | - | | SATA | - | | USB | - | | Voltage - I/O | - | | Operating Temperature | - | | Security Features | - | | Package / Case | - | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc859tcvr100a | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Thermal Calculation and Measurement ## 7 Thermal Calculation and Measurement For the following discussions, $P_D = (VDDL \times IDDL) + PI/O$ , where PI/O is the power dissipation of the I/O drivers. The VDDSYN power dissipation is negligible. ## 7.1 Estimation with Junction-to-Ambient Thermal Resistance An estimation of the chip junction temperature, T<sub>J</sub>, in °C can be obtained from the equation: $$T_J = T_A + (R_{\theta JA} \times P_D)$$ where: $T_A$ = ambient temperature (°C) $R_{\theta JA}$ = package junction-to-ambient thermal resistance (°C/W) $P_D$ = power dissipation in package The junction-to-ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. However, the answer is only an estimate; test cases have demonstrated that errors of a factor of two (in the quantity $T_I$ - $T_A$ ) are possible. ## 7.2 Estimation with Junction-to-Case Thermal Resistance Historically, the thermal resistance has frequently been expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance: $$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$ where: $R_{\theta JA}$ = junction-to-ambient thermal resistance (°C/W) $R_{\theta JC}$ = junction-to-case thermal resistance (°C/W) $R_{\theta CA}$ = case-to-ambient thermal resistance (°C/W) $R_{\theta JC}$ is device related and cannot be influenced by the user. The user adjusts the thermal environment to affect the case-to-ambient thermal resistance, $R_{\theta CA}$ . For instance, the user can change the airflow around the device, add a heat sink, change the mounting arrangement on the printed-circuit board, or change the thermal dissipation on the printed-circuit board surrounding the device. This thermal model is most useful for ceramic packages with heat sinks where some 90% of the heat flows through the case and the heat sink to the ambient environment. For most packages, a better model is required. ## 7.3 Estimation with Junction-to-Board Thermal Resistance A simple package thermal model that has demonstrated reasonable accuracy (about 20%) is a two-resistor model consisting of a junction-to-board and a junction-to-case thermal resistance. The junction-to-case covers the situation where a heat sink is used or where a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed-circuit board. It has been observed that the thermal performance of most plastic packages and especially PBGA packages is strongly dependent on the board temperature; see Figure 3. Thermal Calculation and Measurement # 7.5 Experimental Determination To determine the junction temperature of the device in the application after prototypes are available, the thermal characterization parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation: $$T_J = T_T + (\Psi_{JT} \times P_D)$$ where: $\Psi_{JT}$ = thermal characterization parameter $T_T$ = thermocouple temperature on top of package $P_D$ = power dissipation in package The thermal characterization parameter is measured per JESD51-2 specification published by JEDEC using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire. ## 7.6 References Semiconductor Equipment and Materials International (415) 964-5111 805 East Middlefield Rd. Mountain View, CA 94043 MIL-SPEC and EIA/JESD (JEDEC) specifications800-854-7179 or (Available from Global Engineering Documents)303-397-7956 JEDEC Specifications http://www.jedec.org - 1. C.E. Triplett and B. Joiner, "An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module," Proceedings of SemiTherm, San Diego, 1998, pp. 47-54. - 2. B. Joiner and V. Adams, "Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling," Proceedings of SemiTherm, San Diego, 1999, pp. 212-220. ### 8 **Power Supply and Power Sequencing** This section provides design considerations for the MPC866/859 power supply. The MPC866/859 has a core voltage (VDDL) and PLL voltage (VDDSYN) that operates at a lower voltage than the I/O voltage VDDH. The I/O section of the MPC866/859 is supplied with 3.3 V across VDDH and $V_{SS}$ (GND). Signals PA[0:15], PB[14:31], PC[4:15], PD[3:15], TDI, TDO, TCK, TRST\_B, TMS, MII\_TXEN, and MII\_MDIO are 5-V tolerant. All inputs cannot be more than 2.5 V greater than VDDH. In addition, 5-V tolerant pins cannot exceed 5.5 V and the remaining input pins cannot exceed 3.465 V. This restriction applies to power up/down and normal operation. One consequence of multiple power supplies is that when power is initially applied the voltage rails ramp up at different rates. The rates depend on the nature of the power supply, the type of load on each power supply, and the manner in which different voltages are derived. The following restrictions apply: - VDDL must not exceed VDDH during power up and power down. - VDDL must not exceed 1.9 V and VDDH must not exceed 3.465 V. These cautions are necessary for the long term reliability of the part. If they are violated, the electrostatic discharge (ESD) protection diodes are forward-biased and excessive current can flow through these diodes. If the system power supply design does not control the voltage sequencing, the circuit shown in Figure 4 can be added to meet these requirements. The MUR420 Schottky diodes control the maximum potential difference between the external bus and core power supplies on powerup and the 1N5820 diodes regulate the maximum potential difference on powerdown. Figure 4. Example Voltage Sequencing Circuit ### **Layout Practices** 9 Each V<sub>DD</sub> pin on the MPC866/859 should be provided with a low-impedance path to the board's supply. Furthermore, each GND pin should be provided with a low-impedance path to ground. The power supply pins drive distinct groups of logic on chip. The V<sub>DD</sub> power supply should be bypassed to ground using at least four 0.1 µF bypass capacitors located as close as possible to the four sides of the package. Each board designed should be characterized and additional appropriate decoupling capacitors should be used if required. The capacitor leads and associated printed-circuit traces connecting to chip V<sub>DD</sub> and GND should be kept to less than 1/2" per capacitor lead. At a minimum, a four-layer board employing two inner layers as V<sub>DD</sub> and GND planes should be used. All output pins on the MPC866/859 have fast rise and fall times. Printed-circuit (PC) trace interconnection length should be minimized in order to minimize undershoot and reflections caused by these fast output switching times. **Table 9. Bus Operation Timings (continued)** | Nivers | Ohawaatawiatia | 33 I | ИНz | 40 MHz | | 50 I | ИНz | 66 1 | ИНz | 11 | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------|-------|-------|-------|------|-------|------| | Num | Characteristic | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | B31d | CLKOUT falling edge to $\overline{\text{CS}}$ valid, as requested by control bit CST1 in the corresponding word in the UPM EBDF = 1 (MAX = 0.375 x B1 + 6.6) | 13.30 | 18.00 | 11.30 | 16.00 | 9.40 | 14.10 | 7.60 | 12.30 | ns | | B32 | CLKOUT falling edge to BS valid, as requested by control bit BST4 in the corresponding word in the UPM (MAX = 0.00 x B1 + 6.00) | 1.50 | 6.00 | 1.50 | 6.00 | 1.50 | 6.00 | 1.50 | 6.00 | ns | | B32a | CLKOUT falling edge to BS valid, as requested by control bit BST1 in the corresponding word in the UPM, EBDF = 0 (MAX = 0.25 x B1 + 6.80) | 7.60 | 14.30 | 6.30 | 13.00 | 5.00 | 11.80 | 3.80 | 10.50 | ns | | B32b | CLKOUT rising edge to BS valid, as requested by control bit BST2 in the corresponding word in the UPM (MAX = 0.00 x B1 + 8.00) | 1.50 | 8.00 | 1.50 | 8.00 | 1.50 | 8.00 | 1.50 | 8.00 | ns | | B32c | CLKOUT rising edge to BS valid, as requested by control bit BST3 in the corresponding word in the UPM (MAX = 0.25 x B1 + 6.80) | 7.60 | 14.30 | 6.30 | 13.00 | 5.00 | 11.80 | 3.80 | 10.50 | ns | | B32d | CLKOUT falling edge to BS valid- as requested by control bit BST1 in the corresponding word in the UPM, EBDF = 1 (MAX = 0.375 x B1 + 6.60) | 13.30 | 18.00 | 11.30 | 16.00 | 9.40 | 14.10 | 7.60 | 12.30 | ns | | B33 | CLKOUT falling edge to GPL valid, as requested by control bit GxT4 in the corresponding word in the UPM (MAX = 0.00 x B1 + 6.00) | 1.50 | 6.00 | 1.50 | 6.00 | 1.50 | 6.00 | 1.50 | 6.00 | ns | | B33a | CLKOUT rising edge to GPL valid, as requested by control bit GxT3 in the corresponding word in the UPM (MAX = 0.25 x B1 + 6.80) | 7.60 | 14.30 | 6.30 | 13.00 | 5.00 | 11.80 | 3.80 | 10.50 | ns | | B34 | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{CS}}$ valid, as requested by control bit CST4 in the corresponding word in the UPM (MIN = 0.25 x B1 - 2.00) | 5.60 | _ | 4.30 | _ | 3.00 | _ | 1.80 | _ | ns | | B34a | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{CS}}$ valid, as requested by control bit CST1 in the corresponding word in the UPM (MIN = 0.50 x B1 - 2.00) | 13.20 | _ | 10.50 | _ | 8.00 | _ | 5.60 | _ | ns | | B34b | A(0:31), BADDR(28:30), and D(0:31) to $\overline{CS}$ valid, as requested by CST2 in the corresponding word in UPM (MIN = 0.75 x B1 $-$ 2.00) | 20.70 | _ | 16.70 | _ | 13.00 | _ | 9.40 | _ | ns | Figure 8 shows the timing for the synchronous active pull-up and open-drain output signals. Figure 8. Synchronous Active Pull-Up Resistor and Open-Drain Output Signals Timing Figure 9 shows the timing for the synchronous input signals. Figure 9. Synchronous Input Signals Timing Figure 15. External Bus Read Timing (GPCM Controlled—TRLX = 0 or 1, ACS = 10, ACS = 11) Figure 18. External Bus Write Timing (GPCM Controlled—TRLX = 1, CSNT = 1) Figure 23 shows the timing for the asynchronous external master memory access controlled by the GPCM. Figure 23. Asynchronous External Master Memory Access Timing (GPCM Controlled—ACS = 00) Figure 24 shows the timing for the asynchronous external master control signals negation. Figure 24. Asynchronous External Master—Control Signals Negation Timing Table 10 shows the interrupt timing for the MPC866/859. **Table 10. Interrupt Timing** | Num | Characteristic <sup>1</sup> | All Frequenc | Unit | | |-----|-----------------------------------------------|-------------------------|------|-------| | Num | Characteristic | Min | Max | Oilit | | 139 | IRQx valid to CLKOUT rising edge (setup time) | 6.00 | _ | ns | | 140 | IRQx hold time after CLKOUT | 2.00 | _ | ns | | I41 | IRQx pulse width low | 3.00 | _ | ns | | 142 | IRQx pulse width high | 3.00 | _ | ns | | 143 | IRQx edge-to-edge time | 4xT <sub>CLOCKOUT</sub> | _ | _ | The timings I39 and I40 describe the testing conditions under which the IRQ lines are tested when being defined as level sensitive. The IRQ lines are synchronized internally and do not have to be asserted or negated with reference to the CLKOUT. The timings I41, I42, and I43 are specified to allow the correct function of the $\overline{IRQ}$ lines detection circuitry, and has no direct relation with the total system interrupt latency that the MPC866/859 is able to support. Figure 25 shows the interrupt detection timing for the external level-sensitive lines. Figure 25. Interrupt Detection Timing for External Level Sensitive Lines Figure 26 shows the interrupt detection timing for the external edge-sensitive lines. Figure 26. Interrupt Detection Timing for External Edge Sensitive Lines Table 11 shows the PCMCIA timing for the MPC866/859. ## **Table 11. PCMCIA Timing** | Num | lum Characteristic - | | 33 MHz | | 40 MHz | | ИНz | 66 MHz | | Unit | |--------|----------------------------------------------------------------------------------------------|-------|--------|-------|--------|-------|-------|--------|-------|-------| | Italii | | | Max | Min | Max | Min | Max | Min | Max | Oille | | P44 | A(0:31), REG valid to PCMCIA<br>Strobe asserted <sup>1</sup> (MIN = 0.75 x B1<br>– 2.00) | 20.70 | _ | 16.70 | _ | 13.00 | _ | 9.40 | _ | ns | | P45 | A(0:31), $\overline{\text{REG}}$ valid to ALE negation <sup>1</sup> (MIN = 1.00 x B1 - 2.00) | 28.30 | _ | 23.00 | _ | 18.00 | _ | 13.20 | _ | ns | | P46 | CLKOUT to REG valid (MAX = 0.25 x B1 + 8.00) | 7.60 | 15.60 | 6.30 | 14.30 | 5.00 | 13.00 | 3.80 | 11.80 | ns | | P47 | CLKOUT to REG invalid (MIN = 0.25 x B1 + 1.00) | 8.60 | _ | 7.30 | _ | 6.00 | _ | 4.80 | _ | ns | | P48 | CLKOUT to CE1, CE2 asserted (MAX = 0.25 x B1 + 8.00) | 7.60 | 15.60 | 6.30 | 14.30 | 5.00 | 13.00 | 3.80 | 11.80 | ns | | P49 | CLKOUT to CE1, CE2 negated (MAX = 0.25 x B1 + 8.00) | 7.60 | 15.60 | 6.30 | 14.30 | 5.00 | 13.00 | 3.80 | 11.80 | ns | 45 Figure 34 shows the reset timing for the data bus configuration. Figure 34. Reset Timing—Configuration from Data Bus Figure 35 shows the reset timing for the data bus weak drive during configuration. Figure 35. Reset Timing—Data Bus Weak Drive During Configuration MPC866/MPC859 Hardware Specifications, Rev. 2 Figure 56. SI Transmit Timing with Double Speed Clocking (DSC = 1) 69 Figure 69. SPI Slave (CP = 0) Timing Diagram Table 28 shows the $I^2C$ (SCL < 100 kHz) timings. Table 28. I<sup>2</sup>C Timing (SCL < 100 kHz) | Num | Characteristic - | All Freq | Unit | | |-------|-------------------------------------------|----------|------|-------| | Nulli | Characteristic | Min | Max | Offic | | 200 | SCL clock frequency (slave) | 0 | 100 | kHz | | 200 | SCL clock frequency (master) <sup>1</sup> | 1.5 | 100 | kHz | | 202 | Bus free time between transmissions | 4.7 | _ | μs | | 203 | Low period of SCL | 4.7 | _ | μs | | 204 | High period of SCL | 4.0 | _ | μs | | 205 | Start condition setup time | 4.7 | _ | μs | | 206 | Start condition hold time | 4.0 | _ | μs | | 207 | Data hold time | 0 | _ | μs | | 208 | Data setup time | 250 | _ | ns | | 209 | SDL/SCL rise time | _ | 1 | μs | | 210 | SDL/SCL fall time | _ | 300 | ns | | 211 | Stop condition setup time | 4.7 | _ | μs | SCL frequency is given by SCL = BRGCLK\_frequency / ((BRG register + 3) \* pre\_scaler \* 2). The ratio SyncClk/(BRGCLK/pre\_scaler) must be greater or equal to 4/1. Table 29 shows the $I^2C$ (SCL > 100 kHz) timings. Table 29. $I^2C$ Timing (SCL > 100 kHz) | Num | Characteristic Expression – | | All Freq | Unit | | |-------|-------------------------------------------|------------|-----------------|---------------|------| | Nulli | Characteristic | Expression | Min | Max | Onit | | 200 | SCL clock frequency (slave) | fSCL | 0 | BRGCLK/48 | Hz | | 200 | SCL clock frequency (master) <sup>1</sup> | fSCL | BRGCLK/16512 | BRGCLK/48 | Hz | | 202 | Bus free time between transmissions | _ | 1/(2.2 * fSCL) | _ | S | | 203 | Low period of SCL | _ | 1/(2.2 * fSCL) | _ | S | | 204 | High period of SCL | _ | 1/(2.2 * fSCL) | _ | S | | 205 | Start condition setup time | _ | 1/(2.2 * fSCL) | _ | S | | 206 | Start condition hold time | _ | 1/(2.2 * fSCL) | _ | s | | 207 | Data hold time | _ | 0 | _ | s | | 208 | Data setup time | _ | 1/(40 * fSCL) | _ | S | | 209 | SDL/SCL rise time | _ | _ | 1/(10 * fSCL) | S | | 210 | SDL/SCL fall time | _ | _ | 1/(33 * fSCL) | S | | 211 | Stop condition setup time | _ | 1/2(2.2 * fSCL) | _ | S | SCL frequency is given by SCL = BrgClk\_frequency / ((BRG register + 3) \* pre\_scaler \* 2). The ratio SyncClk/(Brg\_Clk/pre\_scaler) must be greater or equal to 4/1. ## MPC866/MPC859 Hardware Specifications, Rev. 2 | Table 32. UTOPI | 4 Slave | (Split | Bus Mo | ode) Elec | ctrical S | pecifications | |-----------------|---------|--------|--------|-----------|-----------|---------------| |-----------------|---------|--------|--------|-----------|-----------|---------------| | Num | Signal Characteristic | Direction | Min | Max | Unit | |-----|----------------------------------------------------------------|-----------|-----|-----|------| | U1 | UtpClk rise/fall time (external clock option) | Input | _ | 4 | ns | | | Duty cycle | | 40 | 60 | % | | | Frequency | | _ | 33 | MHz | | U2 | UTPB, SOC, Rxclav and Txclav active delay | Output | 2 | 16 | ns | | U3 | UTPB_AUX, SOC_Aux, RxEnb, TxEnb, RxAddr, and TxAddr setup time | Input | 4 | _ | ns | | U4 | UTPB_AUX, SOC_Aux, RxEnb, TxEnb, RxAddr, and TxAddr hold time | Input | 1 | _ | ns | Figure 72 shows signal timings during UTOPIA receive operations. Figure 72. UTOPIA Receive Timing MPC866/MPC859 Hardware Specifications, Rev. 2 73 Freescale Semiconductor ## **FEC Electrical Characteristics** Figure 73 shows signal timings during UTOPIA transmit operations. Figure 73. UTOPIA Transmit Timing # 14 FEC Electrical Characteristics This section provides the AC electrical specifications for the fast Ethernet controller (FEC). Note that the timing specifications for the MII signals are independent of system clock frequency (part speed designation). Also, MII signals use TTL signal levels compatible with devices operating at either 5.0 or 3.3 V. # 14.1 MII Receive Signal Timing (MII\_RXD [3:0], MII\_RX\_DV, MII\_RX\_ER, MII\_RX\_CLK) The receiver functions correctly up to a MII\_RX\_CLK maximum frequency of 25 MHz + 1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII\_RX\_CLK frequency -1%. Table 33 shows the timings for MII receive signal. | Num | Characteristic | Min | Max | Unit | |-----|--------------------------------------------------------|-----|-----|-------------------| | M1 | MII_RXD[3:0], MII_RX_DV, MII_RX_ER to MII_RX_CLK setup | 5 | _ | ns | | M2 | MII_RX_CLK to MII_RXD[3:0], MII_RX_DV, MII_RX_ER hold | 5 | _ | ns | | МЗ | MII_RX_CLK pulse width high | 35% | 65% | MII_RX_CLK period | | M4 | MII_RX_CLK pulse width low | 35% | 65% | MII_RX_CLK period | **Table 33. MII Receive Signal Timing** Figure 74 shows the timings for MII receive signal. # 15 Mechanical Data and Ordering Information Table 37 shows information on the MPC866/859 derivative devices. Table 37. MPC866/859 Derivatives | Device | Number<br>of | Ethernet | Multi-Channel | ATM Support | Cache Size | | | |-----------|--------------|-------------|---------------|-------------------|-------------|----------|--| | Device | SCCs 1 | Support | HDLC Support | ATM Support | Instruction | Data | | | MPC866T | 4 | 10/100 Mbps | Yes | Yes | 4 Kbyte | 4 Kbytes | | | MPC866P | 4 | 10/100 Mbps | Yes | Yes | 16 Kbyte | 8 Kbytes | | | MPC859T | 1 (SCC1) | 10/100 Mbps | Yes | Yes | 4 Kbyte | 4 Kbytes | | | MPC859DSL | 1 (SCC1) | 10/100 Mbps | No | Up to 4 addresses | 4 Kbyte | 4 Kbytes | | Serial communications controller (SCC). Table 38 identifies the packages and operating frequencies orderable for the MPC866/859 derivative devices. Table 38. MPC866/859 Package/Frequency Orderable | Package Type | Temperature (Tj) | Frequency (MHz) | Order Number | |------------------------------|------------------|-----------------|----------------------------------------------------------------------| | Plastic ball grid array | 0° to 95°C | 50 | MPC859DSLZP50A | | (ZP suffix)<br>Non lead free | | 66 | MPC859DSLZP66A | | | | 100 | MPC859PZP100A<br>MPC859TZP100A<br>MPC866PZP100A<br>MPC866TZP100A | | | | 133 | MPC859PZP133A<br>MPC859TZP133A<br>MPC866PZP133A<br>MPC866TZP133A | | Plastic ball grid array | -40° to 100°C | 50 | MPC859DSLCZP50A | | (CZP suffix) Non lead free | | 66 | MPC859DSLCZP66A | | | | 100 | MPC859PCZP100A<br>MPC859TCZP100A<br>MPC866PCZP100A<br>MPC866TCZP100A | ## Table 39. Pin Assignments (continued) | Name | Pin Number | Туре | |-------------------------------------|------------------------|---------------------------------| | BR | G4 | Bidirectional | | BG | E2 | Bidirectional | | BB | E1 | Bidirectional<br>Active Pull-up | | FRZ<br>IRQ6 | G3 | Bidirectional | | ĪRQ0 | V14 | Input | | ĪRQ1 | U14 | Input | | M_TX_CLK<br>IRQ7 | W15 | Input | | <u>CS</u> [0:5] | C3, A2, D4, E4, A4, B4 | Output | | CS6<br>CE1_B | D5 | Output | | CS7<br>CE2_B | C4 | Output | | WE0<br>BS_B0<br>IORD | C7 | Output | | WE1<br>BS_B1<br>IOWR | A6 | Output | | WE2<br>BS_B2<br>PCOE | B6 | Output | | WE3<br>BS_B3<br>PCWE | A5 | Output | | BS_A[0:3] | D8, C8, A7, B8 | Output | | GPL_A0<br>GPL_B0 | D7 | Output | | OE<br>GPL_A1<br>GPL_B1 | C6 | Output | | GPL_A[2:3]<br>GPL_B[2:3]<br>CS[2-3] | B5, C5 | Output | | UPWAITA<br>GPL_A4 | C1 | Bidirectional | ## Table 39. Pin Assignments (continued) | Name | Pin Number | Туре | |-------------------------------------------------------------------------------|------------|-----------------------------------------| | PB25<br>RXADDR3 <sup>2</sup><br>SMTXD1 | J16 | Bidirectional<br>(Optional: Open-drain) | | PB24<br>TXADDR3 <sup>2</sup><br>SMRXD1 | J18 | Bidirectional<br>(Optional: Open-drain) | | PB23<br>TXADDR2 <sup>2</sup><br>SDACK1<br>SMSYN1 | K17 | Bidirectional<br>(Optional: Open-drain) | | PB22<br>TXADDR4 <sup>2</sup><br>SDACK2<br>SMSYN2 | L19 | Bidirectional<br>(Optional: Open-drain) | | PB21<br>SMTXD2<br>L1CLKOB<br>PHSEL1 <sup>1</sup><br>TXADDR1 <sup>2</sup> | K16 | Bidirectional<br>(Optional: Open-drain) | | PB20<br>SMRXD2<br>L1CLKOA<br>PHSEL0 <sup>1</sup><br>TXADDR0 <sup>2</sup> | L16 | Bidirectional<br>(Optional: Open-drain) | | PB19<br>RTS1<br>L1ST1 | N19 | Bidirectional<br>(Optional: Open-drain) | | PB18<br>RXADDR4 <sup>2</sup><br>RTS2<br>L1ST2 | N17 | Bidirectional<br>(Optional: Open-drain) | | PB17<br>L1RQb<br>L1ST3<br>RTS3<br>PHREQ1 <sup>1</sup><br>RXADDR1 <sup>2</sup> | P18 | Bidirectional<br>(Optional: Open-drain) | # 15.2 Mechanical Dimensions of the PBGA Package For more information on the printed-circuit board layout of the PBGA package, including thermal via design and suggested pad layout, please refer to *Plastic Ball Grid Array Application Note* (order number: AN1231/D) available from your local Freescale sales office. Figure 79 shows the mechanical dimensions of the PBGA package. **Note:** Solder sphere composition for MPC866XZP, MPC859PZP, MPC859DSLZP, and MPC859TZP is 62%Sn 36%Pb 2%Ag Figure 79. Mechanical Dimensions and Bottom Surface Nomenclature of the PBGA Package ### How to Reach Us: ### Home Page: www.freescale.com #### email: support@freescale.com ### **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com ### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com ### Japan Freescale Semiconductor Japan Ltd. Technical Information Center 3-20-1, Minami-Azabu, Minato-ku Tokyo 106-0047 Japan 0120 191014 +81 3 3440 3569 support.japan@freescale.com ### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com ### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com MPC866EC Rev. 2 2/2006 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. All other product or service names are the property of their respective owners © Freescale Semiconductor, Inc. 2006.