## NXP USA Inc. - MPC866TCVR100A Datasheet



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                                 |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 100MHz                                                                 |
| Co-Processors/DSP               | Communications; CPM                                                    |
| RAM Controllers                 | DRAM                                                                   |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10Mbps (4), 10/100Mbps (1)                                             |
| SATA                            | -                                                                      |
| USB                             | -                                                                      |
| Voltage - I/O                   | 3.3V                                                                   |
| Operating Temperature           | -40°C ~ 100°C (TA)                                                     |
| Security Features               | -                                                                      |
| Package / Case                  | 357-BBGA                                                               |
| Supplier Device Package         | 357-PBGA (25x25)                                                       |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc866tcvr100a |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **4** Thermal Characteristics

Table 4 shows the thermal characteristics for the MPC866/859.

### Table 4. MPC866/859 Thermal Resistance Data

| Rating                               | Enviro                                | Symbol                  | Value                         | Unit |      |
|--------------------------------------|---------------------------------------|-------------------------|-------------------------------|------|------|
| Junction-to-ambient <sup>1</sup>     | Natural Convection                    | Single-layer board (1s) | R <sub>0JA</sub> <sup>2</sup> | 37   | °C/W |
|                                      |                                       | Four-layer board (2s2p) | $R_{\theta JMA}^{3}$          | 23   |      |
|                                      | Airflow (200 ft/min) Single-layer boa |                         | R <sub>0JMA</sub> 3           | 30   |      |
|                                      |                                       | Four-layer board (2s2p) | R <sub>0JMA</sub> 3           | 19   |      |
| Junction-to-board <sup>4</sup>       |                                       |                         | $R_{\theta JB}$               | 13   |      |
| Junction-to-case <sup>5</sup>        |                                       |                         | R <sub>θJC</sub>              | 6    |      |
| Junction-to-package top <sup>6</sup> | Natural Convection                    |                         | $\Psi_{JT}$                   | 2    |      |
|                                      | Airflow (200 ft/min)                  |                         | $\Psi_{JT}$                   | 2    |      |

<sup>1</sup> Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, airflow, power dissipation of other components on the board, and board thermal resistance.

<sup>2</sup> Per SEMI G38-87 and JEDEC JESD51-2 with the single-layer board horizontal.

<sup>3</sup> Per JEDEC JESD51-6 with the board horizontal.

<sup>4</sup> Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

- <sup>5</sup> Indicates the average thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the cold plate temperature used for the case temperature. For exposed pad packages where the pad would be expected to be soldered, junction-to-case thermal resistance is a simulated value from the junction to the exposed pad without contact resistance.
- <sup>6</sup> Thermal characterization parameter indicating the temperature difference between package top and junction temperature per JEDEC JESD51-2.



**Power Dissipation** 

# 5 Power Dissipation

Table 5 shows power dissipation information. The modes are 1:1, where CPU and bus speeds are equal, and 2:1 mode, where CPU frequency is twice the bus speed.

| Die Revision | Bus Mode | CPU<br>Frequency | Typical <sup>1</sup> | Maximum <sup>2</sup> | Unit |
|--------------|----------|------------------|----------------------|----------------------|------|
| 0            | 1:1      | 50 MHz           | 110                  | 140                  | mW   |
|              |          | 66 MHz           | 150                  | 180                  | mW   |
|              | 2:1      | 66 MHz           | 140                  | 160                  | mW   |
|              |          | 80 MHz           | 170                  | 200                  | mW   |
|              |          | 100 MHz          | 210                  | 250                  | mW   |
|              |          | 133 MHz          | 260                  | 320                  | mW   |

Table 5. Power Dissipation (P<sub>D</sub>)

<sup>1</sup> Typical power dissipation at VDDL and VDDSYN is at 1.8 V. and VDDH is at 3.3 V.

<sup>2</sup> Maximum power dissipation at VDDL and VDDSYN is at 1.9 V, and VDDH is at 3.465 V.

## NOTE

Values in Table 5 represent VDDL based power dissipation and do not include I/O power dissipation over VDDH. I/O power dissipation varies widely by application due to buffer current, depending on external circuitry. The VDDSYN power dissipation is negligible.

# 6 DC Characteristics

Table 6 shows the DC electrical characteristics for the MPC866/859.

**Table 6. DC Electrical Specifications** 

| Characteristic                                               | Symbol                               | Min   | Max   | Unit |
|--------------------------------------------------------------|--------------------------------------|-------|-------|------|
| Operating voltage                                            | VDDL (core)                          | 1.7   | 1.9   | V    |
|                                                              | VDDH (I/O)                           | 3.135 | 3.465 | V    |
|                                                              | VDDSYN <sup>1</sup>                  | 1.7   | 1.9   | V    |
|                                                              | Difference between<br>VDDL to VDDSYN | —     | 100   | mV   |
| Input high voltage (all inputs except EXTAL and EXTCLK) $^2$ | VIH                                  | 2.0   | 3.465 | V    |



**Thermal Calculation and Measurement** 



Figure 3. Effect of Board Temperature Rise on Thermal Behavior

If the board temperature is known, an estimate of the junction temperature in the environment can be made using the following equation:

 $T_J = T_B + (R_{\theta JB} \times P_D)$ 

where:

 $R_{\theta JB}$  = junction-to-board thermal resistance (°C/W)

 $T_B = board temperature °C$ 

 $P_D$  = power dissipation in package

If the board temperature is known and the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. For this method to work, the board and board mounting must be similar to the test board used to determine the junction-to-board thermal resistance, namely a 2s2p (board with a power and a ground plane) and vias attaching the thermal balls to the ground plane.

# 7.4 Estimation Using Simulation

When the board temperature is not known, a thermal simulation of the application is needed. The simple two-resistor model can be used with the thermal simulation of the application [2], or a more accurate and complex model of the package can be used in the thermal simulation.



**Thermal Calculation and Measurement** 

# 7.5 Experimental Determination

To determine the junction temperature of the device in the application after prototypes are available, the thermal characterization parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation:

 $T_J = T_T + (\Psi_{JT} \times P_D)$ 

where:

 $\Psi_{JT}$  = thermal characterization parameter

 $T_T$  = thermocouple temperature on top of package

 $P_D$  = power dissipation in package

The thermal characterization parameter is measured per JESD51-2 specification published by JEDEC using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

## 7.6 References

Semiconductor Equipment and Materials International(415) 964-5111 805 East Middlefield Rd. Mountain View, CA 94043

MIL-SPEC and EIA/JESD (JEDEC) specifications800-854-7179 or (Available from Global Engineering Documents)303-397-7956

JEDEC Specifications http://www.jedec.org

1. C.E. Triplett and B. Joiner, "An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module," Proceedings of SemiTherm, San Diego, 1998, pp. 47-54.

2. B. Joiner and V. Adams, "Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling," Proceedings of SemiTherm, San Diego, 1999, pp. 212-220.



#### **Bus Signal Timing**

This recommendation particularly applies to the address and data buses. Maximum PC trace lengths of 6" are recommended. Capacitance calculations should consider all device loads as well as parasitic capacitances due to the PC traces. Attention to proper PCB layout and bypassing becomes especially critical in systems with higher capacitive loads because these loads create higher transient currents in the  $V_{DD}$  and GND circuits. Pull up all unused inputs or signals that will be inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins. For more information, please refer to Section 14.4.3, Clock Synthesizer Power (VDDSYN, VSSSYN, VSSSYN1), in the *MPC866 User's Manual*.

# 10 Bus Signal Timing

The maximum bus speed supported by the MPC866/859 is 66 MHz. Higher-speed parts must be operated in half-speed bus mode (for example, an MPC866/859 used at 100 MHz must be configured for a 50-MHz bus). Table 7 and Table 8 show the frequency ranges for standard part frequencies.

Table 7. Frequency Ranges for Standard Part Frequencies (1:1 Bus Mode)

| Part Freq | 50 MHz |     | 66 N | ЛНz   |
|-----------|--------|-----|------|-------|
|           | Min    | Мах | Min  | Мах   |
| Core      | 40     | 50  | 40   | 66.67 |
| Bus       | 40     | 50  | 40   | 66.67 |

 Table 8. Frequency Ranges for Standard Part Frequencies (2:1 Bus Mode)

| Part<br>Freq | 50 MHz |     | 50 MHz 66 MHz |       | 100 | MHz | 133 MHz |        |  |
|--------------|--------|-----|---------------|-------|-----|-----|---------|--------|--|
|              | Min    | Max | Min           | Max   | Min | Max | Min     | Max    |  |
| Core         | 40     | 50  | 40            | 66.67 | 40  | 100 | 40      | 133.34 |  |
| Bus          | 20     | 25  | 20            | 33.33 | 20  | 50  | 20      | 66.67  |  |

Table 9 shows the timings for the MPC866/859 at 33, 40, 50, and 66 MHz bus operation. The timing for the MPC866/859 bus shown in this table assumes a 50-pF load for maximum delays and a 0-pF load for minimum delays. CLKOUT assumes a 100-pF load maximum delay.

 Table 9. Bus Operation Timings

| Num | Characteristic                       | 33 MHz |      | 40 MHz |      | 50 MHz |      | 66 MHz |      | Unit |
|-----|--------------------------------------|--------|------|--------|------|--------|------|--------|------|------|
|     | Characteristic                       | Min    | Max  | Min    | Мах  | Min    | Max  | Min    | Max  | Unit |
| B1  | Bus Period (CLKOUT) See Table 7      | _      | —    | _      |      | —      | _    | _      | _    | ns   |
| B1a | EXTCLK to CLKOUT phase skew          | - 2    | +2   | - 2    | +2   | - 2    | +2   | - 2    | +2   | ns   |
| B1b | CLKOUT frequency jitter peak-to-peak | _      | 1    | _      | 1    | —      | 1    | _      | 1    | ns   |
| B1c | Frequency jitter on EXTCLK           | _      | 0.50 | _      | 0.50 | _      | 0.50 | _      | 0.50 | %    |



Figure 10 shows normal case timing for input data. It also applies to normal read accesses under the control of the UPM in the memory controller.



Figure 10. Input Data Timing in Normal Case

Figure 11 shows the timing for the input data controlled by the UPM for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)



Figure 11. Input Data Timing when Controlled by UPM in the Memory Controller and DLT3 = 1



Figure 16 through Figure 18 show the timing for the external bus write controlled by various GPCM factors.



Figure 16. External Bus Write Timing (GPCM Controlled—TRLX = 0 or 1, CSNT = 0)



Figure 23 shows the timing for the asynchronous external master memory access controlled by the GPCM.



### Figure 23. Asynchronous External Master Memory Access Timing (GPCM Controlled—ACS = 00)

Figure 24 shows the timing for the asynchronous external master control signals negation.



## Figure 24. Asynchronous External Master—Control Signals Negation Timing

Table 10 shows the interrupt timing for the MPC866/859.

#### Table 10. Interrupt Timing

| Num   | Characteristic <sup>1</sup>                                                               | All Frequenc            | Unit     |         |
|-------|-------------------------------------------------------------------------------------------|-------------------------|----------|---------|
| Num   | Characteristic                                                                            | Min                     | Max      | Unit    |
| 139   | IRQx valid to CLKOUT rising edge (setup time)                                             | 6.00                    | _        | ns      |
| 140   | IRQx hold time after CLKOUT                                                               | 2.00                    | _        | ns      |
| 141   | IRQx pulse width low                                                                      | 3.00                    | _        | ns      |
| 142   | IRQx pulse width high                                                                     | 3.00                    | _        | ns      |
| 143   | IRQx edge-to-edge time                                                                    | 4xT <sub>CLOCKOUT</sub> | _        | _       |
| 1 The | imings 130 and 140 describe the testing conditions under which the $\overline{IRO}$ lines | are tested when h       | aina daf | inod ac |

The timings I39 and I40 describe the testing conditions under which the IRQ lines are tested when being defined as level sensitive. The IRQ lines are synchronized internally and do not have to be asserted or negated with reference to the CLKOUT.

The timings I41, I42, and I43 are specified to allow the correct function of the IRQ lines detection circuitry, and has no direct relation with the total system interrupt latency that the MPC866/859 is able to support.



| Num | Characteristic                                                                                                                      | 33 I | MHz   | 40 MHz |       | 50 MHz |       | 66 MHz |       | Unit |
|-----|-------------------------------------------------------------------------------------------------------------------------------------|------|-------|--------|-------|--------|-------|--------|-------|------|
| Num | Characteristic                                                                                                                      | Min  | Max   | Min    | Max   | Min    | Max   | Min    | Max   | Unit |
| P50 | CLKOUT to $\overline{PCOE}$ , $\overline{IORD}$ , $\overline{PCWE}$ ,<br>$\overline{IOWR}$ assert time (MAX = 0.00 x<br>B1 + 11.00) | _    | 11.00 | _      | 11.00 | _      | 11.00 | _      | 11.00 | ns   |
| P51 | CLKOUT to $\overline{PCOE}$ , $\overline{IORD}$ , $\overline{PCWE}$ ,<br>$\overline{IOWR}$ negate time (MAX = 0.00 x<br>B1 + 11.00) | 2.00 | 11.00 | 2.00   | 11.00 | 2.00   | 11.00 | 2.00   | 11.00 | ns   |
| P52 | CLKOUT to ALE assert time (MAX<br>= 0.25 x B1 + 6.30)                                                                               | 7.60 | 13.80 | 6.30   | 12.50 | 5.00   | 11.30 | 3.80   | 10.00 | ns   |
| P53 | CLKOUT to ALE negate time (MAX<br>= 0.25 x B1 + 8.00)                                                                               |      | 15.60 | —      | 14.30 | —      | 13.00 | _      | 11.80 | ns   |
| P54 | $\overline{\text{PCWE}}$ , $\overline{\text{IOWR}}$ negated to D(0:31)<br>invalid <sup>1</sup> (MIN = 0.25 x B1 - 2.00)             | 5.60 | _     | 4.30   | _     | 3.00   |       | 1.80   | _     | ns   |
| P55 | $\overline{\text{WAITA}}$ and $\overline{\text{WAITB}}$ valid to<br>CLKOUT rising edge <sup>1</sup> (MIN = 0.00<br>x B1 + 8.00)     | 8.00 |       | 8.00   |       | 8.00   |       | 8.00   | _     | ns   |
| P56 | CLKOUT rising edge to $\overline{\text{WAITA}}$ and $\overline{\text{WAITB}}$ invalid <sup>1</sup> (MIN = 0.00 x B1 + 2.00)         | 2.00 | _     | 2.00   | _     | 2.00   | _     | 2.00   | —     | ns   |

#### Table 11. PCMCIA Timing (continued)

<sup>1</sup> PSST = 1. Otherwise, add PSST times cycle time.

PSHT = 0. Otherwise, add PSHT times cycle time.

These synchronous timings define when the WAITx signals are detected in order to freeze (or relieve) the PCMCIA current cycle. The WAITx assertion will be effective only if it is detected 2 cycles before the PSL timer expiration. See PCMCIA Interface in the MPC866 PowerQUICC User's Manual.



## **Bus Signal Timing**

Figure 27 shows the PCMCIA access cycle timing for the external bus read.



Figure 27. PCMCIA Access Cycles Timing External Bus Read







Figure 28. PCMCIA Access Cycles Timing External Bus Write

Figure 29 shows the PCMCIA WAIT signals detection timing.



Figure 29. PCMCIA WAIT Signals Detection Timing

MPC866/MPC859 Hardware Specifications, Rev. 2







Figure 37. JTAG Test Clock Input Timing



Figure 38. JTAG Test Access Port Timing Diagram



Figure 39. JTAG TRST Timing Diagram



#### **CPM Electrical Characteristics**



Figure 44. PIP TX (Pulse Mode) Timing Diagram



Figure 45. Parallel I/O Data-In/Data-Out Timing Diagram

# **12.2 Port C Interrupt AC Electrical Specifications**

Table 17 shows timings for port C interrupts.

| Table 17 | Port C | Interrupt | Timing |
|----------|--------|-----------|--------|
|----------|--------|-----------|--------|

| Num | Characteristic                                         | 33.34 | Unit |      |
|-----|--------------------------------------------------------|-------|------|------|
| Num |                                                        |       | Мах  | Unit |
| 35  | Port C interrupt pulse width low (edge-triggered mode) | 55    | _    | ns   |
| 36  | Port C interrupt minimum time between active edges     | 55    |      | ns   |

Figure 46 shows the port C interrupt detection timing.



#### **CPM Electrical Characteristics**

| Num | Characteristic                                 | All Freq | Unit |      |
|-----|------------------------------------------------|----------|------|------|
| Num | Characteristic                                 | Min      | Max  | Unit |
| 134 | TENA inactive delay (from TCLK1 rising edge)   | 10       | 50   | ns   |
| 135 | RSTRT active delay (from TCLK1 falling edge)   | 10       | 50   | ns   |
| 136 | RSTRT inactive delay (from TCLK1 falling edge) | 10       | 50   | ns   |
| 137 | REJECT width low                               | 1        | —    | CLK  |
| 138 | CLKO1 low to SDACK asserted <sup>2</sup>       | —        | 20   | ns   |
| 139 | CLKO1 low to SDACK negated <sup>2</sup>        | _        | 20   | ns   |

## Table 24. Ethernet Timing (continued)

<sup>1</sup> The ratios SyncCLK/RCLK1 and SyncCLK/TCLK1 must be greater or equal to 2/1.

<sup>2</sup> SDACK is asserted whenever the SDMA writes the incoming frame DA into memory.



Figure 61. Ethernet Collision Timing Diagram







| Num | Signal Characteristic                                            | Direction | Min | Max | Unit |
|-----|------------------------------------------------------------------|-----------|-----|-----|------|
| U1  | UtpClk rise/fall time (external clock option)                    | Input     |     | 4   | ns   |
|     | Duty cycle                                                       |           | 40  | 60  | %    |
|     | Frequency                                                        |           |     | 33  | MHz  |
| U2  | UTPB, SOC, Rxclav and Txclav active delay                        | Output    | 2   | 16  | ns   |
| U3  | UTPB_AUX, SOC_Aux, RxEnb, TxEnb, RxAddr, and TxAddr setup time   | Input     | 4   | _   | ns   |
| U4  | UTPB_AUX, SOC_Aux, RxEnb, TxEnb, RxAddr, and TxAddr<br>hold time | Input     | 1   | _   | ns   |

Table 32. UTOPIA Slave (Split Bus Mode) Electrical Specifications

Figure 72 shows signal timings during UTOPIA receive operations.



Figure 72. UTOPIA Receive Timing



#### **FEC Electrical Characteristics**

Figure 73 shows signal timings during UTOPIA transmit operations.



Figure 73. UTOPIA Transmit Timing

## **14 FEC Electrical Characteristics**

This section provides the AC electrical specifications for the fast Ethernet controller (FEC). Note that the timing specifications for the MII signals are independent of system clock frequency (part speed designation). Also, MII signals use TTL signal levels compatible with devices operating at either 5.0 or 3.3 V.

# 14.1 MII Receive Signal Timing (MII\_RXD [3:0], MII\_RX\_DV, MII\_RX\_ER, MII\_RX\_CLK)

The receiver functions correctly up to a MII\_RX\_CLK maximum frequency of 25 MHz + 1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII\_RX\_CLK frequency -1%. Table 33 shows the timings for MII receive signal.

| Num | Characteristic                                         | Min | Max | Unit              |
|-----|--------------------------------------------------------|-----|-----|-------------------|
| M1  | MII_RXD[3:0], MII_RX_DV, MII_RX_ER to MII_RX_CLK setup | 5   | _   | ns                |
| M2  | MII_RX_CLK to MII_RXD[3:0], MII_RX_DV, MII_RX_ER hold  | 5   | _   | ns                |
| MЗ  | MII_RX_CLK pulse width high                            | 35% | 65% | MII_RX_CLK period |
| M4  | MII_RX_CLK pulse width low                             | 35% | 65% | MII_RX_CLK period |

#### Table 33. MII Receive Signal Timing

Figure 74 shows the timings for MII receive signal.





Figure 74. MII Receive Signal Timing Diagram

# 14.2 MII Transmit Signal Timing (MII\_TXD[3:0], MII\_TX\_EN, MII\_TX\_ER, MII\_TX\_CLK)

The transmitter functions correctly up to a MII\_TX\_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII\_TX\_CLK frequency - 1%.

Table 34 shows information on the MII transmit signal timing.

| Table 3 | 34. MII | Transmit | Signal | Timing |
|---------|---------|----------|--------|--------|
|---------|---------|----------|--------|--------|

| Num | Characteristic                                           | Min | Max | Unit              |
|-----|----------------------------------------------------------|-----|-----|-------------------|
| M5  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER invalid | 5   | —   | ns                |
| M6  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER valid   | _   | 25  | _                 |
| M7  | MII_TX_CLK pulse width high                              | 35% | 65% | MII_TX_CLK period |
| M8  | MII_TX_CLK pulse width low                               | 35% | 65% | MII_TX_CLK period |



#### **FEC Electrical Characteristics**

Figure 75 shows the MII transmit signal timing diagram.



Figure 75. MII Transmit Signal Timing Diagram

## 14.3 MII Async Inputs Signal Timing (MII\_CRS, MII\_COL)

Table 35 shows the timing for on the MII async inputs signal.

## Table 35. MII Async Inputs Signal Timing

| Num | Characteristic                       | Min | Мах | Unit              |
|-----|--------------------------------------|-----|-----|-------------------|
| M9  | MII_CRS, MII_COL minimum pulse width | 1.5 | _   | MII_TX_CLK period |

Figure 76 shows the MII asynchronous inputs signal timing diagram.



Figure 76. MII Async Inputs Timing Diagram

## 14.4 MII Serial Management Channel Timing (MII\_MDIO, MII\_MDC)

Table 36 shows the timing for the MII serial management channel signal. The FEC functions correctly with a maximum MDC frequency in excess of 2.5 MHz. The exact upper bound is under investigation.

## Table 36. MII Serial Management Channel Timing

| Num | Characteristic                                                              | Min | Мах | Unit |
|-----|-----------------------------------------------------------------------------|-----|-----|------|
| M10 | MII_MDC falling edge to MII_MDIO output invalid (minimum propagation delay) | 0   |     | ns   |
| M11 | MII_MDC falling edge to MII_MDIO output valid (maximum propagation delay)   | _   | 25  | ns   |
| M12 | MII_MDIO (input) to MII_MDC rising edge setup                               | 10  |     | ns   |

#### MPC866/MPC859 Hardware Specifications, Rev. 2



Mechanical Data and Ordering Information

## **15.1 Pin Assignments**

Figure 78 shows the top view pinout of the PBGA package. For additional information, see the *MPC866 PowerQUICC Family User's Manual*.

|           | 〇<br>PD10 | O<br>PD8  | O<br>PD3  |             | )<br>D0                | O<br>D4    | ()<br>D1   | ()<br>D2   | )<br>D3    | ()<br>D5   |            | )<br>D6    | ()<br>D7   | )<br>D29          | O<br>DP2               |              | О<br>Г IPA3 |               | w      |
|-----------|-----------|-----------|-----------|-------------|------------------------|------------|------------|------------|------------|------------|------------|------------|------------|-------------------|------------------------|--------------|-------------|---------------|--------|
| O<br>PD14 | O<br>PD13 | O<br>PD9  | O<br>PD6  | ⊖<br>M_Tx_I |                        | O<br>D13   | ()<br>D27  | ()<br>D10  | ()<br>D14  | )<br>D18   | )<br>D20   | )<br>D24   | ()<br>D28  | O<br>DP1          | O<br>DP3               |              | ⊖<br>N/C    |               | V<br>1 |
| O<br>PA0  | 〇<br>PB14 | O<br>PD15 | O<br>PD4  | O<br>PD5    |                        | ()<br>D8   | ()<br>D23  | ()<br>D11  | )<br>D16   | )<br>D19   | )<br>D21   | )<br>D26   | )<br>D30   | O<br>IPA5         | )<br>IPA4              | O<br>IPA2    | ⊖<br>N/C    | VSSSYN        | 1<br>1 |
| O<br>PA1  | O<br>PC5  | O<br>PC4  | O<br>PD11 | O<br>PD7    |                        | )<br>H D12 | ()<br>D17  | ()<br>D9   | )<br>D15   | )<br>D22   | )<br>D25   | )<br>D31   | O<br>IPA6  | O<br>IPA0         | O<br>IPA1              | O<br>IPA7    | ⊖<br>N/C    |               | I<br>I |
| O<br>PC6  | O<br>PA2  | ⊖<br>₽B15 | O<br>PD12 | 0           |                        | 0          | 0          | 0          | 0          | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | 0          |                   |                        |              |             |               | R      |
| O<br>PA4  | O<br>PB17 | O<br>PA3  |           | $\bigcirc$  | $\left( \circ \right)$ | O<br>GND   | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ |            | 0                 |                        |              |             | )<br>TT XTAL  | Ρ      |
| O<br>PB19 | O<br>PA5  | )<br>PB18 | O<br>PB16 | $\bigcirc$  | 0                      | $\bigcirc$ | 0          | 0                 |                        |              |             |               | N      |
| O<br>PA7  | O<br>PC8  | O<br>PA6  | O<br>PC7  | $\bigcirc$  | 0                      | $\bigcirc$ | 0                 |                        |              |             | )<br>DR29 VDC | M      |
| O<br>PB22 | O<br>PC9  | O<br>PA8  | O<br>PB20 | $\bigcirc$  | 0                      | $\bigcirc$ | 0                 |                        |              | O<br>OP1    |               | L<br>1 |
| O<br>PC10 | O<br>PA9  | O<br>PB23 | O<br>PB21 | $\bigcirc$  | 0                      | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | O<br>GND   | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | 0                 |                        | 0<br>30 IPB6 |             |               | К      |
| O<br>PC11 | O<br>PB24 | 〇<br>PA10 | O<br>PB25 | $\bigcirc$  | 0                      | $\bigcirc$ | 0                 |                        | O<br>IPB1    | O<br>IPB2   |               | J      |
|           |           |           | О<br>тск  | $\bigcirc$  | 0                      | $\bigcirc$ | 0                 | О                      |              |             |               | Н      |
|           | О<br>тмз  | )<br>TDO  | O<br>PA11 | $\bigcirc$  | 0                      | 0          | $\bigcirc$ | 0                 |                        |              | O<br>IPB4   |               | G      |
| O<br>PB26 | O<br>PC12 | 〇<br>PA12 |           | $\bigcirc$  |                        |            | 0          | 0          | 0          | 0          | 0          | 0          |            |                   |                        |              |             |               | F      |
| O<br>PB27 | O<br>PC13 | O<br>PA13 | 0<br>PB29 | $\bigcirc$  |                        | 0          | 0          | $\bigcirc$ | 0          | 0          | $\bigcirc$ | 0          | 0          |                   | $\frac{\bigcirc}{CS3}$ | O<br>BI      |             |               | E      |
| O<br>PB28 | O<br>PC14 | O<br>PA14 | O<br>PC15 | 0<br>A8     | O<br>N/C               | O<br>N/C   | ()<br>A15  | ()<br>A19  | ()<br>A25  | ()<br>A18  |            |            | O<br>N/C   | $\bigcirc$<br>CS6 | $\frac{\bigcirc}{CS2}$ |              |             |               | D      |
| PB30      | O<br>PA15 | O<br>PB31 | O<br>A3   | ()<br>A9    | O<br>A12               | ()<br>A16  | 0<br>A20   | 0<br>A24   | A26        |            |            |            |            |                   | $\frac{\bigcirc}{CS7}$ |              |             |               | С      |
|           |           |           |           | O<br>A10    | O<br>A13               | 0<br>A17   | ()<br>A21  | ()<br>A23  | ()<br>A22  |            |            |            |            |                   | $\frac{0}{CS5}$        |              |             |               | В      |
|           |           |           |           | 0           |                        | 0          |            |            |            |            |            |            |            |                   | $\frac{1}{CS4}$        |              |             | G. LD4        | A      |
| 19        | 18        | 17        | 16        | 15          | 14                     | 13         | 12         | 11         | 10         | 9          | 8          | 7          | 6          | 5                 | 4                      | 3            | 2           | 1             |        |

NOTE: This is the top view of the device.

Figure 78. Pinout of the PBGA Package

#### How to Reach Us:

Home Page: www.freescale.com

email: support@freescale.com

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Technical Information Center 3-20-1, Minami-Azabu, Minato-ku Tokyo 106-0047 Japan 0120 191014 +81 3 3440 3569 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@ hibbertgroup.com

MPC866EC Rev. 2 2/2006 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc. 2006.

