

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFL

| Product Status             | Active                                                                          |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | M16C/60                                                                         |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 16MHz                                                                           |
| Connectivity               | SIO, UART/USART                                                                 |
| Peripherals                | DMA, PWM, WDT                                                                   |
| Number of I/O              | 85                                                                              |
| Program Memory Size        | 128KB (128K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 10K × 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 4.2V ~ 5.5V                                                                     |
| Data Converters            | A/D 10x10b; D/A 2x8b                                                            |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -20°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 100-BQFP                                                                        |
| Supplier Device Package    | 100-QFP (14x20)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/m30620fcafp-u5 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Mitsubishi plans to release the following products in the M16C/62A (80-pin version) group:

- (1) Support for mask ROM version and flash memory version
- (2) ROM capacity
- (3) Package

80P6S-A : Plastic molded QFP (mask ROM and flash memory versions)



Figure 1.1.3. ROM expansion

The M16C/62A (80-pin version) group products currently supported are listed in Table 1.1.2.

| Table 1.1.2. | M16C/62A | (80-pin | version) | group |
|--------------|----------|---------|----------|-------|
|--------------|----------|---------|----------|-------|

| Туре No         | ROM capacity | RAM capacity | Package type | Remarks                 |
|-----------------|--------------|--------------|--------------|-------------------------|
| M30623M4A-XXXGP | 32 Kbytes    | 3 Kbytes     | 80P6S-A      |                         |
| M30623M8A-XXXGP | 64 Kbytes    | 4 Kbytes     | 80P6S-A      |                         |
| M30623MAA-XXXGP | 96 Kbytes    | 5 Kbytes     | 80P6S-A      |                         |
| M30623MCA-XXXGP | 128 Kbytes   | 5 Kbytes     | 80P6S-A      | mask ROM version        |
| M30621M8A-XXXGP | 64 Kbytes    | 10 Kbytes    | 80P6S-A      |                         |
| M30621MAA-XXXGP | 96 Kbytes    | 10 Kbytes    | 80P6S-A      |                         |
| M30621MCA-XXXGP | 128 Kbytes   | 10 Kbytes    | 80P6S-A      |                         |
| M30625MGA-XXXGP | 256 Kbytes   | 20 Kbytes    | 80P6S-A      |                         |
| M30621FCAGP     | 128 Kbytes   | 10 Kbytes    | 80P6S-A      |                         |
| M30625FGAGP     | 256 Kbytes   | 20 Kbytes    | 80P6S-A      | Flash memory 5V version |



As of November 2001

#### Software wait

A software wait can be inserted by setting the wait bit (bit 7) of the processor mode register 1 (address 000516) (Note).

A software wait is inserted in the internal ROM/RAM area by setting the wait bit of the processor mode register 1. When set to "0", each bus cycle is executed in one BCLK cycle. When set to "1", each bus cycle is executed in two BCLK cycles. After the microcomputer has been reset, this bit defaults to "0". Set this bit after referring to the recommended operating conditions (main clock input oscillation frequency) of the electric characteristics.

The SFR area is always accessed in two BCLK cycles regardless of the setting of this control bit.

Table 1.8.1 shows the software wait and bus cycles. Figure 1.8.3 shows example bus timing when using software waits.

Note: Before attempting to change the contents of the processor mode register 1, set bit 1 of the protect register (address 000A16) to "1".

| Area     | Wait bit | Bus cycle     |
|----------|----------|---------------|
| SFR      | Invalid  | 2 BCLK cycles |
| Internal | 0        | 1 BCLK cycle  |
| ROM/RAM  | 1        | 2 BCLK cycles |

Table 1.8.1. Software waits and bus cycles



## **Clock Output**

In single-chip mode, the clock output function select bits (bits 0 and 1 at address 000616) enable f8, f32, or fc to be output from the P57/CLKOUT pin. When the WAIT peripheral function clock stop bit (bit 2 at address 000616) is set to "1", the output of f8 and f32 stops when a WAIT instruction is executed.

# Stop Mode

Writing "1" to the all-clock stop control bit (bit 0 at address 000716) stops all oscillation and the microcomputer enters stop mode. In stop mode, the content of the internal RAM is retained provided that Vcc remains above 2V.

Because the oscillation , BCLK, f1 to f32, f1SIO2 to f32SIO2, fC, fC32, and fAD stops in stop mode, peripheral functions such as the A-D converter and watchdog timer do not function. However, timer A and timer B operate provided that the event counter mode is set to an external pulse, and UARTi(i = 0 to 2), SI/O3,4 functions provided an external clock is selected. Table 1.9.2 shows the status of the ports in stop mode.

Stop mode is cancelled by a hardware reset or an interrupt. If an interrupt is to be used to cancel stop mode, that interrupt must first have been enabled, and the priority level of the interrupt which is not used to cancel must have been changed to 0. If returning by an interrupt, that interrupt routine is executed. If only a hardware reset or an NMI interrupt is used to cancel stop mode, change the priority level of all interrupt to 0, then shift to stop mode.

When shifting from high-speed/medium-speed mode to stop mode and at a reset, the main clock division select bit 0 (bit 6 at address 000616) is set to "1". When shifting from low-speed/low power dissipation mode to stop mode, the value before stop mode is retained.

| Pin    |                       | Single-chip mode                |
|--------|-----------------------|---------------------------------|
| Port   |                       | Retains status before stop mode |
| CLKOUT | When fc selected      | "H"                             |
|        | When f8, f32 selected | Retains status before stop mode |

#### Table 1.9.2. Port status during stop mode



#### Protection

The protection function is provided so that the values in important registers cannot be changed in the event that the program runs out of control. Figure 1.9.6 shows the protect register. The values in the processor mode register 0 (address 000416), processor mode register 1 (address 000516), system clock control register 0 (address 000616), system clock control register 1 (address 000716), port P9 direction register (address 03F316), SI/O3 control register (address 036216), and SI/O4 control register (address 036616) can only be changed when the respective bit in the protect register is set to "1". Therefore, important outputs can be allocated to port P9.

If, after "1" (write-enabled) has been written to the port P9 direction register and SI/Oi control register (i=3,4) write-enable bit (bit 2 at address 000A16), a value is written to any address, the bit automatically reverts to "0" (write-inhibited). However, the system clock control registers 0 and 1 write-enable bit (bit 0 at 000A16) and processor mode register 0 and 1 write-enable bit (bit 1 at 000A16) do not automatically return to "0" after a value has been written to an address. The program must therefore be written to return these bits to "0".



Figure 1.9.6. Protect register



#### Rewrite the interrupt control register

To rewrite the interrupt control register, do so at a point that does not generate the interrupt request for that register. If there is possibility of the interrupt request occur, rewrite the interrupt control register after the interrupt is disabled. The program examples are described as follow:

#### Example 1:

| INT_SWITCH | H1:         |                                                                |
|------------|-------------|----------------------------------------------------------------|
| FCLR       | I           | ; Disable interrupts.                                          |
| AND.B      | #00h, 0055h | ; Clear TA0IC int. priority level and int. request bit.        |
| NOP        |             | ; Four NOP instructions are required when using HOLD function. |
| NOP        |             |                                                                |
| FSET       | 1           | ; Enable interrupts.                                           |
|            |             | •                                                              |

#### Example 2:

| NT | _SWITCH | 12:         |                                                         |
|----|---------|-------------|---------------------------------------------------------|
|    | FCLR    | 1           | ; Disable interrupts.                                   |
|    | AND.B   | #00h, 0055h | ; Clear TA0IC int. priority level and int. request bit. |
|    | MOV.W   | MEM, R0     | ; Dummy read.                                           |
|    | FSET    | 1           | ; Enable interrupts.                                    |
|    |         |             |                                                         |

#### Example 3: INT SWITC

| ١T | _SWITCH | <del>1</del> 3: |                                                         |
|----|---------|-----------------|---------------------------------------------------------|
|    | PUSHC   | FLG             | ; Push Flag register onto stack                         |
|    | FCLR    | I               | ; Disable interrupts.                                   |
|    | AND.B   | #00h, 0055h     | ; Clear TA0IC int. priority level and int. request bit. |
|    | POPC    | FLG             | ; Enable interrupts.                                    |
|    |         |                 |                                                         |

The reason why two NOP instructions (four when using the HOLD function) or dummy read are inserted before FSET I in Examples 1 and 2 is to prevent the interrupt enable flag I from being set before the interrupt control register is rewritten due to effects of the instruction queue.

When a instruction to rewrite the interrupt control register is executed but the interrupt is disabled, the interrupt request bit is not set sometimes even if the interrupt request for that register has been generated. This will depend on the instruction. If this creates problems, use the below instructions to change the register.

Instructions : AND, OR, BCLR, BSET



# **Precautions for Interrupts**

# (1) Reading address 0000016

• When maskable interrupt is occurred, CPU reads the interrupt information (the interrupt number and interrupt request level) in the interrupt sequence.

The interrupt request bit of the certain interrupt written in address 0000016 will then be set to "0". Even if the address 0000016 is read out by software, "0" is set to the enabled highest priority interrupt source request bit. Therefore interrupt can be canceled and unexpected interrupt can occur. Do not read address 0000016 by software.

#### (2) Setting the stack pointer

• The value of the stack pointer immediately after reset is initialized to 000016. Accepting an interrupt before setting a value in the stack pointer may become a factor of runaway. Be sure to set a value in the stack pointer before accepting an interrupt. When using the NMI interrupt, initialize the stack point at the beginning of a program. Concerning the first instruction immediately after reset, generating any interrupts including the NMI interrupt is prohibited.

# (3) The NMI interrupt

- The NMI interrupt can not be disabled. Be sure to connect NMI pin to Vcc via a pull-up resistor if unused. Be sure to work on it.
- The NMI pin also serves as P85, which is exclusively input. Reading the contents of the P8 register allows reading the pin value. Use the reading of this pin only for establishing the pin level at the time when the NMI interrupt is input.
- Do not reset the CPU with the input to the  $\overline{\text{NMI}}$  pin being in the "L" state.
- Do not attempt to go into stop mode with the input to the NMI pin being in the "L" state. With the input to the NMI being in the "L" state, the CM10 is fixed to "0", so attempting to go into stop mode is turned down.
- Do not attempt to go into wait mode with the input to the NMI pin being in the "L" state. With the input to the NMI pin being in the "L" state, the CPU stops but the oscillation does not stop, so no power is saved. In this instance, the CPU is returned to the normal state by a later interrupt.
- Signals input to the  $\overline{\text{NMI}}$  pin require an "L" level of 1 clock or more, from the operation clock of the CPU.

# (4) External interrupt

- Either an "L" level or an "H" level of at least 250 ns width is necessary for the signal input to pins INT0 to INT2 regardless of the CPU operation clock.
- When the polarity of the INT0 to INT2 pins is changed, the interrupt request bit is sometimes set to "1". After changing the polarity, set the interrupt request bit to "0". Figure 1.10.13 shows the procedure for changing the INT interrupt generate factor.



|  | Symbol<br>DM0SL                    | Addres<br>03B81                           | ss When reset<br>6 0016                                                                                                                                    |   |   |
|--|------------------------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|
|  | Bit symbol                         | Bit name                                  | Function                                                                                                                                                   | R | N |
|  | DSEL0                              | DMA request cause<br>select bit           | equest cause<br>select bit<br>0 0 0 0 : Falling edge of INT0 pin<br>0 0 1 : Software trigger<br>0 0 1 0 : Timer A0<br>0 0 1 1 : Timer A1                   | 0 | С |
|  | DSEL1                              |                                           | 0 1 0 0 : Timer A2<br>0 1 0 1 : Timer A3<br>0 1 1 0 : Timer A4 (DMS=0)<br>/two edges of INT0 pin (DMS=1)<br>0 1 1 1 : Timer B0 (DMS=0)<br>Timer B3 (DMS=1) | 0 | С |
|  | DSEL2                              |                                           | 1 0 0 0 : Timer B1 (DMS=0)<br>Timer B4 (DMS=1)<br>1 0 0 1 : Timer B2 (DMS=0)<br>Timer B5 (DMS=1)<br>1 0 1 0 : UART0 transmit<br>1 0 1 1 : UART0 transmit   | 0 | 0 |
|  | DSEL3                              |                                           | 1 1 0 0 : UART2 transmit<br>1 1 0 1 : UART2 receive<br>1 1 1 0 : A-D conversion<br>1 1 1 1 : UART1 transmit                                                | 0 | 0 |
|  | Nothing is assi<br>In an attempt t | gned.<br>o write to these bits, write "0" | . The value, if read, turns out to be "0".                                                                                                                 | I | _ |
|  | DMS                                | DMA request cause expansion select bit    | 0 : Normal<br>1 : Expanded cause                                                                                                                           | 0 | 0 |
|  | DSR                                | Software DMA<br>request bit               | If software trigger is selected, a<br>DMA request is generated by<br>setting this bit to "1" (When read,<br>the value of this bit is always "0")           | 0 | 0 |





# (2) DMAC transfer cycles

Any combination of even or odd transfer read and write addresses is possible. Table 1.12.2 shows the number of DMAC transfer cycles.

The number of DMAC transfer cycles can be calculated as follows:

No. of transfer cycles per transfer unit = No. of read cycles x j + No. of write cycles x k

|                  |              |                | Single-chip        | mode                |
|------------------|--------------|----------------|--------------------|---------------------|
| Transfer unit    | Bus width    | Access address | No. of read cycles | No. of write cycles |
| 8-bit transfers  | 16-bit       | Even           | 1                  | 1                   |
| (DMBIT= "1")     | (BYTE= "L")  | Odd            | 1                  | 1                   |
| 16-bit transfers | 16-bit       | Even           | 1                  | 1                   |
| (DMBIT= "0")     | (BYTE = "L") | Odd            | 2                  | 2                   |

Table 1.12.2. No. of DMAC transfer cycles

#### Coefficient j, k

| Internal memory  |                  |          |
|------------------|------------------|----------|
| Internal ROM/RAM | Internal ROM/RAM | SFR area |
| No wait          | With wait        |          |
| 1                | 2                | 2        |





#### (c) Transfer clock output from multiple pins function (UART1)

This function allows the setting two transfer clock output pins and choosing one of the two to output a clock by using the CLK and CLKS select bit (bits 4 and 5 at address 03B016). (See Figure 1.14.3.) The multiple pins function is valid only when the internal clock is selected for UART1. Note that when this function is selected, UART1  $\overline{\text{CTS}/\text{RTS}}$  function cannot be used.





#### (d) Continuous receive mode

If the continuous receive mode enable bit (bits 2 and 3 at address 03B016, bit 5 at address 037D16) is set to "1", the unit is placed in continuous receive mode. In this mode, when the receive buffer register is read out, the unit simultaneously goes to a receive enable state without having to set dummy data to the transmit buffer register back again.



# (4) Repeat sweep mode 0

In repeat sweep mode 0, the pins selected using the A-D sweep pin select bit are used for repeat sweep A-D conversion. Table 1.15.5 shows the specifications of repeat sweep mode 0. Figure 1.15.7 shows the A-D control register in repeat sweep mode 0.

#### Table 1.15.5. Repeat sweep mode 0 specifications

| Item                                | Specification                                                                          |
|-------------------------------------|----------------------------------------------------------------------------------------|
| Function                            | The pins selected by the A-D sweep pin select bit are used for repeat A-D conversion   |
| Start condition                     | Writing "1" to A-D conversion start flag                                               |
| Stop condition                      | Writing "0" to A-D conversion start flag                                               |
| Interrupt request generation timing | None generated                                                                         |
| Input pin                           | ANo and AN1 (2 pins), ANo to AN3 (4 pins), ANo to AN5 (6 pins), or ANo to AN7 (8 pins) |
| Reading of result of A-D converter  | Read A-D register corresponding to selected pin (at any time)                          |



Figure 1.15.7. A-D conversion register in repeat sweep mode 0





Figure 1.18.6. Direction register



# VCC = 5V

# Timing requirements (referenced to VCC = 5V, VSS = 0V at Topr = - 20°C to 85°C / - 40°C to 85°C (\*) unless otherwise specified)

\* : Specify a product of -40°C to 85°C to use it.

 Table 1.20.7.
 External clock input

| Symbol | Parameter                             |      | Standard |      |  |
|--------|---------------------------------------|------|----------|------|--|
|        | Falance                               | Min. | Max.     | Unit |  |
| tc     | External clock input cycle time       | 62.5 |          | ns   |  |
| tw(H)  | External clock input HIGH pulse width | 25   |          | ns   |  |
| tw(L)  | External clock input LOW pulse width  | 25   |          | ns   |  |
| tr     | External clock rise time              |      | 15       | ns   |  |
| tr     | External clock fall time              |      | 15       | ns   |  |





Figure 1.20.1. Vcc=5V timing diagram



GZZ-SH13-58B<98A0>

# MITSUBISHI ELECTRIC-CHIP 16-BIT MICROCOMPUTER M30623M8A-XXXGP MASK ROM CONFIRMATION FORM

| Mask ROM number |              |            |  |  |
|-----------------|--------------|------------|--|--|
|                 |              |            |  |  |
|                 | Date :       |            |  |  |
|                 | Section head | Supervisor |  |  |
| ipt             | signature    | signature  |  |  |
| S               |              |            |  |  |
| Se              |              |            |  |  |
| -               |              |            |  |  |
|                 |              |            |  |  |

Note : Please complete all items marked \* .

| *    |          | Company TEL<br>name () | ۵      | e | Submitted by | Supervisor |      |  |  |
|------|----------|------------------------|--------|---|--------------|------------|------|--|--|
|      | Customer |                        |        | ( | ( )          | ance       | atur |  |  |
| -714 | Customer | Date<br>issued         | Date : |   |              | lssu       | sign |  |  |

#### \*1. Check sheet

Mitsubishi processes the mask files generated by the mask file generation utilities out of those held on the floppy disks you give in to us, and forms them into masks. Hence, we assume liability provided that there is any discrepancy between the contents of these mask files and the ROM data to be burned into products we produce. Check thoroughly the contents of the mask files you give in.

Prepare 3.5 inches 2HD (IBM format) floppy disks. And store only one mask file in a floppy disk.

| Microcomputer type No. : | M30623M8A-XXXGP |                              |
|--------------------------|-----------------|------------------------------|
| File code :              |                 | (hex)                        |
| Mask file name :         |                 | .MSK (alpha-numeric 8-digit) |

#### %2. Mark specification

The mark specification differs according to the type of package. After entering the mark specification on the separate mark specification sheet (for each package), attach that sheet to this masking check sheet for submission to Mitsubishi.

For the M30623M8A-XXXGP, submit the 80P6S mark specification sheet.

#### \*3. Usage Conditions

For our reference when of testing our products, please reply to the following questions about the usage of the products you ordered.

| (1 | ) Which | kind of | XIN-XOUT | oscillation | circuit is | used? |
|----|---------|---------|----------|-------------|------------|-------|
|----|---------|---------|----------|-------------|------------|-------|

| Ceramic resonator          | Quartz-crystal oscillato | r |
|----------------------------|--------------------------|---|
| External clock input       | Other ( )                |   |
| What frequency do not use? |                          |   |
| f(XIN) = MHz               |                          |   |



#### Page Program Command (4116)

Page program allows for high-speed programming in units of 256 bytes. Page program operation starts when the command code "4116" is written in the first bus cycle. In the second bus cycle through the 129th bus cycle, the write data is sequentially written 16 bits at a time. At this time, the addresses A0-A7 need to be incremented by 2 from "0016" to "FE16." When the system finishes loading the data, it starts an auto write operation (data program and verify operation).

Whether the auto write operation is completed can be confirmed by reading the status register or the flash memory control register 0. At the same time the auto write operation starts, the read status register mode is automatically entered, so the content of the status register can be read out. The status register bit 7 (SR7) is set to 0 at the same time the auto write operation starts and is returned to 1 upon completion of the auto write operation. In this case, the read status register mode remains active until the Read Array command (FF16) or Read Lock Bit Status command (7116) is written or the flash memory is reset using its reset bit.

The  $RY/\overline{BY}$  status flag of the flash memory control register 0 is 0 during auto write operation and 1 when the auto write operation is completed as is the status register bit 7.

After the auto write operation is completed, the status register can be read out to know the result of the auto write operation. For details, refer to the section where the status register is detailed.

Figure 1.22.4 shows an example of a page program flowchart.

Each block of the flash memory can be write protected by using a lock bit. For details, refer to the section where the data protect function is detailed.

Additional writes to the already programmed pages are prohibited.



Figure 1.22.4. Page program flowchart



# **ID Code Check Function**

Use this function in standard serial I/O mode. When the contents of the flash memory are not blank, the ID code sent from the peripheral unit is compared with the ID code written in the flash memory to see if they match. If the ID codes do not match, the commands sent from the peripheral unit are not accepted. The ID code consists of 8-bit data, the areas of which, beginning with the first byte, are 0FFFDF16, 0FFFE316, 0FF



Figure 1.23.2. ID code store addresses



#### **Clear Status Register Command**

This command clears the bits (SR3–SR5) which are set when the status register operation ends in error. When the "5016" command code is sent with the 1st byte, the aforementioned bits are cleared. When the clear status register operation ends, the RTS1 (BUSY) signal changes from the "H" to the "L" level.

| CLK1                          |      |
|-------------------------------|------|
| RxD1<br>(M16C reception data) | 5016 |
| TxD1<br>(M16C transmit data)  |      |
| RTS1(BUSY)                    |      |

Figure 1.25.4. Timing for clearing the status register

#### Page Program Command

This command writes the specified page (256 bytes) in the flash memory sequentially one byte at a time. Execute the page program command as explained here following.

- (1) Transfer the "4116" command code with the 1st byte.
- (2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.
- (3) From the 4th byte onward, as write data (D0–D7) for the page (256 bytes) specified with addresses A8 to A23 is input sequentially from the smallest address first, that page is automatically written.

When reception setup for the next 256 bytes ends, the RTS1 (BUSY) signal changes from the "H" to the "L" level. The result of the page program can be known by reading the status register. For more information, see the section on the status register.

Each block can be write-protected with the lock bit. For more information, see the section on the data protection function. Additional writing is not allowed with already programmed pages.

| CLK1 -                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RxD1<br>(M16C reception data)   | $\left(\begin{array}{c} 41_{16} \\ A_{15} \\ A_{15} \\ A_{23} \\ A_$ |
| TxD1<br>(M16C transmit data)    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| RTS1(BUSY) —                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Figure 1 25 5 Timing for the pa |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |



# Example Circuit Application for The Standard Serial I/O Mode 1

The below figure shows a circuit application for the standard serial I/O mode 1. Control pins will vary according to programmer, therefore see the peripheral unit manual for more information.



Figure 1.25.20. Example circuit application for the standard serial I/O mode 1



#### **ID Check**

This command checks the ID code. Execute the boot ID check command as explained here following.

- (1) Transfer the "F516" command code with the 1st byte.
- (2) Transfer addresses A0 to A7, A8 to A15 and A16 to A23 of the 1st byte of the ID code with the 2nd, 3rd and 4th bytes respectively.
- (3) Transfer the number of data sets of the ID code with the 5th byte.
- (4) The ID code is sent with the 6th byte onward, starting with the 1st byte of the code.



Figure 1.25.35. Timing for the ID check

#### ID Code

When the flash memory is not blank, the ID code sent from the peripheral units and the ID code written in the flash memory are compared to see if they match. If the codes do not match, the command sent from the peripheral units is not accepted. An ID code contains 8 bits of data. Area is, from the 1st byte, addresses 0FFFDF16, 0FFFE316, 0FFFEB16, 0FFFEF16, 0FFFF316, 0FFFF716 and 0FFFFB16. Write a program into the flash memory, which already has the ID code set for these addresses.



Figure 1.25.36. ID code storage addresses

