# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                    |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | C166                                                                        |
| Core Size                  | 16-Bit                                                                      |
| Speed                      | 25MHz                                                                       |
| Connectivity               | CANbus, EBI/EMI, I <sup>2</sup> C, SPI, UART/USART                          |
| Peripherals                | POR, PWM, WDT                                                               |
| Number of I/O              | 93                                                                          |
| Program Memory Size        | -                                                                           |
| Program Memory Type        | ROMIess                                                                     |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 10K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                                 |
| Data Converters            | A/D 12x10b                                                                  |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 128-LQFP                                                                    |
| Supplier Device Package    | PG-TQFP-128-2                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/c161cslfcabxuma1 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# C161CS/JC/JI

| <b>Revision History:</b> |                                                              | 2001-01                                                          | V3.0 |  |  |  |  |
|--------------------------|--------------------------------------------------------------|------------------------------------------------------------------|------|--|--|--|--|
| Previous Version:        |                                                              | 2000-08 V2.0 (intermediate version)1999-03 (Advance Information) |      |  |  |  |  |
| Page                     | e Subjects (major changes since last revision) <sup>1)</sup> |                                                                  |      |  |  |  |  |
| All                      | Converted to Infineon layout                                 |                                                                  |      |  |  |  |  |
| 2                        | Derivative S                                                 | ynopsis Table updated                                            |      |  |  |  |  |
| 4, 6, 10, 18             | Programma                                                    | Programmable Interface Routing introduced                        |      |  |  |  |  |
| 27, 28                   | GPT block diagrams updated                                   |                                                                  |      |  |  |  |  |
| 29                       | RTC description improved                                     |                                                                  |      |  |  |  |  |
| 35                       | OWD descri                                                   | ption improved                                                   |      |  |  |  |  |
| <b>39</b> ff             | RSTCON ar                                                    | nd SDLM registers added                                          |      |  |  |  |  |
| 51                       | Description                                                  | of input/output voltage and hysteresis improved                  |      |  |  |  |  |
| 53                       | Separate tal                                                 | ble for power consumption                                        |      |  |  |  |  |
| 57                       | Clock gener                                                  | ation mode table updated                                         |      |  |  |  |  |
| 60                       | External clo                                                 | ck drive specification improved                                  |      |  |  |  |  |
| 62                       | Reset calibr                                                 | ation time specified, definition of $V_{AREF}$ improved          |      |  |  |  |  |
| 63                       | Programma                                                    | ole sample time introduced                                       |      |  |  |  |  |
| 65ff                     | Timing table                                                 | s updated to 25 MHz                                              |      |  |  |  |  |

<sup>1)</sup> Changes refer to version 1999-03.

Controller Area Network (CAN): License of Robert Bosch GmbH

#### We Listen to Your Comments

Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: mcdocu.comments@infineon.com



# 16-Bit Single-Chip Microcontroller C166 Family

# C161CS/JC/JI

- High Performance 16-bit CPU with 4-Stage Pipeline
  - 80 ns Instruction Cycle Time at 25 MHz CPU Clock
  - 400 ns Multiplication (16  $\times$  16 bit), 800 ns Division (32 / 16 bit)
  - Enhanced Boolean Bit Manipulation Facilities
  - Additional Instructions to Support HLL and Operating Systems
  - Register-Based Design with Multiple Variable Register Banks
  - Single-Cycle Context Switching Support
  - 16 MBytes Total Linear Address Space for Code and Data
  - 1024 Bytes On-Chip Special Function Register Area
- 16-Priority-Level Interrupt System with 59 Sources, Sample-Rate down to 40 ns
- 8-Channel Interrupt-Driven Single-Cycle Data Transfer Facilities via Peripheral Event Controller (PEC)
- Clock Generation via on-chip PLL (factors 1:1.5/2/2.5/3/4/5), via prescaler or via direct clock input
  - Additional 32 kHz Oscillator
- On-Chip Memory Modules
  - 2 KBytes On-Chip Internal RAM (IRAM)
  - 8 KBytes On-Chip Extension RAM (XRAM)
  - 256 KBytes On-Chip Mask ROM
- On-Chip Peripheral Modules
  - 12-Channel 10-bit A/D Converter with Programmable Conversion Time down to 7.8  $\mu s$
  - Two 16-Channel Capture/Compare Units (eight IO lines each)
  - Two Multi-Functional General Purpose Timer Units with 5 Timers
  - Two Asynchronous/Synchronous Serial Channels
  - High-Speed Synchronous Serial Channel (SPI)
  - On-Chip CAN Interface (Rev. 2.0B active, Full CAN / Basic CAN) with 15 Message Objects (C161CS 2x, C161JC 1x)
  - Serial Data Link Module (SDLM), compliant with J1850, supporting Class 2 (C161JC/JI)
  - IIC Bus Interface (10-bit Addressing, 400 kHz) with 2 Channels (multiplexed)
  - On-Chip Real Time Clock
- Up to 16 MBytes External Address Space for Code and Data
  - Programmable External Bus Characteristics for Different Address Ranges
  - Multiplexed or Demultiplexed External Address/Data Buses with 8-Bit or 16-Bit Data Bus Width
  - Five Programmable Chip-Select Signals
  - Hold- and Hold-Acknowledge Bus Arbitration Support





# Table 2Pin Definitions and Functions (cont'd)

| Symbol                           | Pin<br>No.               | Input<br>Outp.           | Function                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
|----------------------------------|--------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| <b>PORT1</b><br>P1L.0-7          | 103-<br>110              | Ю                        | PORT1 consists of the two 8-bit bidirectional I/O ports P1L<br>and P1H. It is bit-wise programmable for input or output via<br>direction bits. For a pin configured as input, the output driver                                                                                                                                                                               |  |  |  |  |  |  |  |
| P1H.0-7                          | 113-<br>120              |                          | is put into high-impedance state. PORT1 is used as the<br>16-bit address bus (A) in demultiplexed bus modes and also<br>after switching from a demultiplexed bus mode to a<br>multiplexed bus mode.<br>The following PORT1 pins also serve for alternate functions:                                                                                                           |  |  |  |  |  |  |  |
| P1H.4<br>P1H.5<br>P1H.6<br>P1H.7 | 117<br>118<br>119<br>120 | I/O<br>I/O<br>I/O<br>I/O | CC24IO CAPCOM2: CC24 Capture Inp./Compare Outp.<br>CC25IO CAPCOM2: CC25 Capture Inp./Compare Outp.<br>CC26IO CAPCOM2: CC26 Capture Inp./Compare Outp.<br>CC27IO CAPCOM2: CC27 Capture Inp./Compare Outp.                                                                                                                                                                      |  |  |  |  |  |  |  |
| XTAL2<br>XTAL1                   | 123<br>124               | O<br>I                   | <ul> <li>XTAL2: Output of the oscillator amplifier circuit.</li> <li>XTAL1: Input to the oscillator amplifier and input to the internal clock generator</li> <li>To clock the device from an external source, drive XTAL1, while leaving XTAL2 unconnected. Minimum and maximum high/low and rise/fall times specified in the AC Characteristics must be observed.</li> </ul> |  |  |  |  |  |  |  |
| XTAL3                            | 126                      | I                        | XTAL3: Input to the 32-kHz oscillator amplifier and input to the internal clock generator                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| XTAL4                            | 127                      | 0                        | XTAL4: Output of the oscillator amplifier circuit.<br>To clock the device from an external source, drive XTAL3,<br>while leaving XTAL4 unconnected. Minimum and maximum<br>high/low and rise/fall times specified in the AC<br>Characteristics must be observed.                                                                                                              |  |  |  |  |  |  |  |



#### Interrupt System

With an interrupt response time within a range from just 5 to 12 CPU clocks (in case of internal program execution), the C161CS/JC/JI is capable of reacting very fast to the occurrence of non-deterministic events.

The architecture of the C161CS/JC/JI supports several mechanisms for fast and flexible response to service requests that can be generated from various sources internal or external to the microcontroller. Any of these interrupt requests can be programmed to being serviced by the Interrupt Controller or by the Peripheral Event Controller (PEC).

In contrast to a standard interrupt service where the current program execution is suspended and a branch to the interrupt vector table is performed, just one cycle is 'stolen' from the current CPU activity to perform a PEC service. A PEC service implies a single byte or word data transfer between any two memory locations with an additional increment of either the PEC source or the destination pointer. An individual PEC transfer counter is implicity decremented for each PEC service except when performing in the continuous transfer mode. When this counter reaches zero, a standard interrupt is performed to the corresponding source related vector location. PEC services are very well suited, for example, for supporting the transmission or reception of blocks of data. The C161CS/JC/JI has 8 PEC channels each of which offers such fast interrupt-driven data transfer capabilities.

A separate control register which contains an interrupt request flag, an interrupt enable flag and an interrupt priority bitfield exists for each of the possible interrupt sources. Via its related register, each source can be programmed to one of sixteen interrupt priority levels. Once having been accepted by the CPU, an interrupt service can only be interrupted by a higher prioritized service request. For the standard interrupt processing, each of the possible interrupt sources has a dedicated vector location.

Fast external interrupt inputs are provided to service external interrupts with high precision requirements. These fast interrupt inputs feature programmable edge detection (rising edge, falling edge or both edges).

Software interrupts are supported by means of the 'TRAP' instruction in combination with an individual trap (interrupt) number.

 Table 3 shows all of the possible C161CS/JC/JI interrupt sources and the corresponding hardware-related interrupt flags, vectors, vector locations and trap (interrupt) numbers.

Note: Interrupt nodes which are not used by associated peripherals, may be used to generate software controlled interrupt requests by setting the respective interrupt request bit (xIR).



The C161CS/JC/JI also provides an excellent mechanism to identify and to process exceptions or error conditions that arise during run-time, so-called 'Hardware Traps'. Hardware traps cause immediate non-maskable system reaction which is similar to a standard interrupt service (branching to a dedicated vector table location). The occurence of a hardware trap is additionally signified by an individual bit in the trap flag register (TFR). Except when another higher prioritized trap service is in progress, a hardware trap will interrupt any actual program execution. In turn, hardware trap services can normally not be interrupted by standard or PEC interrupts.

**Table 4** shows all of the possible exceptions or error conditions that can arise during runtime:

| Exception Condition                                                                                                                                                      | Trap<br>Flag                                   | Trap<br>Vector                            | Vector<br>Location                                                                                                   | Trap<br>Number                                                                              | Trap<br>Priority           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|----------------------------|
| Reset Functions:<br>Hardware Reset<br>Software Reset<br>W-dog Timer Overflow                                                                                             | -                                              | RESET<br>RESET<br>RESET                   | 00'0000 <sub>H</sub><br>00'0000 <sub>H</sub><br>00'0000 <sub>H</sub>                                                 | 00 <sub>H</sub><br>00 <sub>H</sub><br>00 <sub>H</sub>                                       | <br>   <br>                |
| Class A Hardware Traps:<br>Non-Maskable Interrupt<br>Stack Overflow<br>Stack Underflow                                                                                   | NMI<br>STKOF<br>STKUF                          | NMITRAP<br>STOTRAP<br>STUTRAP             | 00'0008 <sub>H</sub><br>00'0010 <sub>H</sub><br>00'0018 <sub>H</sub>                                                 | 02 <sub>H</sub><br>04 <sub>H</sub><br>06 <sub>H</sub>                                       | <br>  <br>                 |
| Class B Hardware Traps:<br>Undefined Opcode<br>Protected Instruction<br>Fault<br>Illegal Word Operand<br>Access<br>Illegal Instruction<br>Access<br>Illegal External Bus | UNDOPC<br>PRTFLT<br>ILLOPA<br>ILLINA<br>ILLBUS | BTRAP<br>BTRAP<br>BTRAP<br>BTRAP<br>BTRAP | 00'0028 <sub>H</sub><br>00'0028 <sub>H</sub><br>00'0028 <sub>H</sub><br>00'0028 <sub>H</sub><br>00'0028 <sub>H</sub> | 0A <sub>H</sub><br>0A <sub>H</sub><br>0A <sub>H</sub><br>0A <sub>H</sub><br>0A <sub>H</sub> | <br> <br> <br>             |
| Reserved                                                                                                                                                                 | _                                              | _                                         | [2C <sub>H</sub> –<br>3C <sub>H</sub> ]                                                                              | [0В <sub>Н</sub> –<br>0F <sub>Н</sub> ]                                                     | -                          |
| Software Traps<br>TRAP Instruction                                                                                                                                       | _                                              | _                                         | Any<br>[00'0000 <sub>H</sub> -<br>00'01FC <sub>H</sub> ]<br>in steps<br>of 4 <sub>H</sub>                            | Any<br>[00 <sub>H</sub> –<br>7F <sub>H</sub> ]                                              | Current<br>CPU<br>Priority |

#### Table 4Hardware Trap Summary



after the capture procedure. This allows the C161CS/JC/JI to measure absolute time differences or to perform pulse multiplication without software overhead.

The capture trigger (timer T5 to CAPREL) may also be generated upon transitions of GPT1 timer T3's inputs T3IN and/or T3EUD. This is especially advantageous when T3 operates in Incremental Interface Mode.







## Serial Channels

Serial communication with other microcontrollers, processors, terminals or external peripheral components is provided by three serial interfaces with different functionality, two Asynchronous/Synchronous Serial Channels (**ASC0/ASC1**) and a High-Speed Synchronous Serial Channel (**SSC**).

**The ASC0** is upward compatible with the serial ports of the Infineon 8-bit microcontroller families and supports full-duplex asynchronous communication at up to 781 kBaud and half-duplex synchronous communication at up to 3.1 MBaud (@ 25 MHz CPU clock).

A dedicated baud rate generator allows to set up all standard baud rates without oscillator tuning. For transmission, reception and error handling 4 separate interrupt vectors are provided. In asynchronous mode, 8- or 9-bit data frames are transmitted or received, preceded by a start bit and terminated by one or two stop bits. For multiprocessor communication, a mechanism to distinguish address from data bytes has been included (8-bit data plus wake up bit mode).

In synchronous mode, the ASC0 transmits or receives bytes (8 bits) synchronously to a shift clock which is generated by the ASC0. The ASC0 always shifts the LSB first. A loop back option is available for testing purposes.

A number of optional hardware error detection capabilities has been included to increase the reliability of data transfers. A parity bit can automatically be generated on transmission or be checked on reception. Framing error detection allows to recognize data frames with missing stop bits. An overrun error will be generated, if the last character received has not been read out of the receive buffer register at the time the reception of a new character is complete.

**The ASC1** is function compatible with the ASC0, except that its registers are not bitaddressable (XBUS peripheral) and it provides only three interrupt vectors.

**The SSC** supports full-duplex synchronous communication at up to 6.25 MBaud (@ 25 MHz CPU clock). It may be configured so it interfaces with serially linked peripheral components. A dedicated baud rate generator allows to set up all standard baud rates without oscillator tuning. For transmission, reception and error handling three separate interrupt vectors are provided.

The SSC transmits or receives characters of 2 ... 16 bits length synchronously to a shift clock which can be generated by the SSC (master mode) or by an external master (slave mode). The SSC can start shifting with the LSB or with the MSB and allows the selection of shifting and latching clock edges as well as the clock polarity.

A number of optional hardware error detection capabilities has been included to increase the reliability of data transfers. Transmit and receive error supervise the correct handling of the data buffer. Phase and baudrate error detect incorrect serial data.



#### Table 7 C161CS/JC/JI Registers, Ordered by Name (cont'd)

| Name Physical |                            | 8-Bit           | Description                            | Reset             |
|---------------|----------------------------|-----------------|----------------------------------------|-------------------|
|               | Address                    | Addr.           |                                        | Value             |
| C1PCIR        | EF02 <sub>H</sub> <b>X</b> |                 | CAN1 Port Control / Interrupt Register | XXXX <sub>H</sub> |
| C1LARn        | EFn4 <sub>H</sub> X        |                 | CAN1 Lower Arbitration Reg. (msg. n)   | UUUU <sub>H</sub> |
| C1LGML        | EF0A <sub>H</sub> X        |                 | CAN1 Lower Global Mask Long            | UUUU <sub>H</sub> |
| C1LMLM        | EF0E <sub>H</sub> X        |                 | CAN1 Lower Mask of Last Message        | UUUU <sub>H</sub> |
| C1MCFGn       | EFn6 <sub>H</sub> X        |                 | CAN1 Message Config. Reg. (msg. n)     | UU <sub>H</sub>   |
| C1MCRn        | EFn0 <sub>H</sub> X        |                 | CAN1 Message Control Reg. (msg. n)     | UUUU <sub>H</sub> |
| C1UARn        | EFn2 <sub>H</sub> X        |                 | CAN1 Upper Arbitration Reg. (msg. n)   | UUUU <sub>H</sub> |
| C1UGML        | EF08 <sub>H</sub> <b>X</b> |                 | CAN1 Upper Global Mask Long            | UUUU <sub>H</sub> |
| C1UMLM        | EF0C <sub>H</sub> X        |                 | CAN1 Upper Mask of Last Message        | UUUU <sub>H</sub> |
| C2BTR         | EE04 <sub>H</sub> <b>X</b> |                 | CAN2 Bit Timing Register               | UUUU <sub>H</sub> |
| C2CSR         | EE00 <sub>H</sub> <b>X</b> |                 | CAN2 Control / Status Register         | XX01 <sub>H</sub> |
| C2GMS         | EE06 <sub>H</sub> <b>X</b> |                 | CAN2 Global Mask Short                 | UFUU <sub>H</sub> |
| C2PCIR        | EE02 <sub>H</sub> <b>X</b> |                 | CAN2 Port Control / Interrupt Register | XXXX <sub>H</sub> |
| C2LARn        | EEn4 <sub>H</sub> X        |                 | CAN2 Lower Arbitration Reg. (msg. n)   | UUUU <sub>H</sub> |
| C2LGML        | EE0A <sub>H</sub> X        |                 | CAN2 Lower Global Mask Long            | UUUU <sub>H</sub> |
| C2LMLM        | EE0E <sub>H</sub> X        |                 | CAN2 Lower Mask of Last Message        | UUUU <sub>H</sub> |
| C2MCFGn       | EEn6 <sub>H</sub> X        |                 | CAN2 Message Config. Reg. (msg. n)     | UU <sub>H</sub>   |
| C2MCRn        | EEn0 <sub>H</sub> X        |                 | CAN2 Message Control Reg. (msg. n)     | UUUU <sub>H</sub> |
| C2UARn        | EEn2 <sub>H</sub> X        |                 | CAN2 Upper Arbitration Reg. (msg. n)   | UUUU <sub>H</sub> |
| C2UGML        | EE08 <sub>H</sub> <b>X</b> |                 | CAN2 Upper Global Mask Long            | UUUU <sub>H</sub> |
| C2UMLM        | EE0C <sub>H</sub> X        |                 | CAN2 Upper Mask of Last Message        | UUUU <sub>H</sub> |
| CAPREL        | FE4A <sub>H</sub>          | 25 <sub>H</sub> | GPT2 Capture/Reload Register           | 0000 <sub>H</sub> |
| CC0           | FE80 <sub>H</sub>          | 40 <sub>H</sub> | CAPCOM Register 0                      | 0000 <sub>H</sub> |
| CC0IC b       | FF78 <sub>H</sub>          | BC <sub>H</sub> | CAPCOM Register 0 Interrupt Ctrl. Reg. | 0000 <sub>H</sub> |
| CC1           | FE82 <sub>H</sub>          | 41 <sub>H</sub> | CAPCOM Register 1                      | 0000 <sub>H</sub> |
| CC10          | FE94 <sub>H</sub>          | 4A <sub>H</sub> | CAPCOM Register 10                     | 0000 <sub>H</sub> |
| CC10IC b      | FF8C <sub>H</sub>          | C6 <sub>H</sub> | CAPCOM Reg. 10 Interrupt Ctrl. Reg.    | 0000 <sub>H</sub> |
| CC11          | FE96 <sub>H</sub>          | 4B <sub>H</sub> | CAPCOM Register 11                     | 0000 <sub>H</sub> |
| CC11IC b      | FF8E <sub>H</sub>          | C7 <sub>H</sub> | CAPCOM Reg. 11 Interrupt Ctrl. Reg.    | 0000 <sub>H</sub> |
| CC12          | FE98 <sub>H</sub>          | 4C <sub>H</sub> | CAPCOM Register 12                     | 0000 <sub>H</sub> |
| CC12IC b      | FF90 <sub>H</sub>          | C8 <sub>H</sub> | CAPCOM Reg. 12 Interrupt Ctrl. Reg.    | 0000 <sub>H</sub> |
| CC13          | FE9A <sub>H</sub>          | 4D <sub>H</sub> | CAPCOM Register 13                     | 0000 <sub>H</sub> |



## **Absolute Maximum Ratings**

| Parameter                                                          | Symbol            | Limit | t Values              | Unit | Notes      |  |
|--------------------------------------------------------------------|-------------------|-------|-----------------------|------|------------|--|
|                                                                    |                   | min.  | max.                  |      |            |  |
| Storage temperature                                                | T <sub>ST</sub>   | -65   | 150                   | °C   | -          |  |
| Junction temperature                                               | TJ                | -40   | 150                   | °C   | under bias |  |
| Voltage on $V_{DD}$ pins with respect to ground ( $V_{SS}$ )       | V <sub>DD</sub>   | -0.5  | 6.5                   | V    | -          |  |
| Voltage on any pin with respect to ground $(V_{SS})$               | V <sub>IN</sub>   | -0.5  | V <sub>DD</sub> + 0.5 | V    | -          |  |
| Input current on any pin during overload condition                 | -                 | -10   | 10                    | mA   | -          |  |
| Absolute sum of all input<br>currents during overload<br>condition | -                 | -     | 100                   | mA   | -          |  |
| Power dissipation                                                  | P <sub>DISS</sub> | _     | 1.5                   | W    | -          |  |

# Table 8 Absolute Maximum Rating Parameters

Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. During absolute maximum rating overload conditions ( $V_{IN} > V_{DD}$  or  $V_{IN} < V_{SS}$ ) the voltage on  $V_{DD}$  pins with respect to ground ( $V_{SS}$ ) must not exceed the values defined by the absolute maximum ratings.



#### Parameter Interpretation

The parameters listed in the following partly represent the characteristics of the C161CS/ JC/JI and partly its demands on the system. To aid in interpreting the parameters right, when evaluating them for a design, they are marked in column "Symbol":

#### CC (Controller Characteristics):

The logic of the C161CS/JC/JI will provide signals with the respective timing characteristics.

#### SR (System Requirement):

The external system must provide signals with the respective timing characteristics to the C161CS/JC/JI.

#### **DC Characteristics**

(Operating Conditions apply)<sup>1)</sup>

| Parameter                                                                                                  | Symbol           |    | Limit                        | Values                       | Unit | <b>Test Condition</b>                                            |
|------------------------------------------------------------------------------------------------------------|------------------|----|------------------------------|------------------------------|------|------------------------------------------------------------------|
|                                                                                                            |                  |    | min.                         | max.                         |      |                                                                  |
| Input low voltage (TTL,<br>all except XTAL1, XTAL3, Port 9)                                                | $V_{IL}$         | SR | -0.5                         | 0.2 V <sub>DD</sub><br>- 0.1 | V    | _                                                                |
| Input low voltage<br>XTAL1, XTAL3, Port 9                                                                  | $V_{IL2}$        | SR | -0.5                         | 0.3 V <sub>DD</sub>          | V    | -                                                                |
| Input low voltage<br>(Special Threshold)                                                                   | $V_{ILS}$        | SR | -0.5                         | 2.0                          | V    | _                                                                |
| Input high voltage (TTL, all<br>except RSTIN, XTAL1, XTAL3,<br>Port 9)                                     | $V_{IH}$         | SR | 0.2 V <sub>DD</sub><br>+ 0.9 | V <sub>DD</sub> +<br>0.5     | V    | _                                                                |
| Input high voltage RSTIN<br>(when operated as input)                                                       | $V_{IH1}$        | SR | 0.6 V <sub>DD</sub>          | V <sub>DD</sub> + 0.5        | V    | _                                                                |
| Input high voltage<br>XTAL1, XTAL3, Port 9                                                                 | $V_{IH2}$        | SR | 0.7 V <sub>DD</sub>          | V <sub>DD</sub> +<br>0.5     | V    | _                                                                |
| Input high voltage<br>(Special Threshold)                                                                  | $V_{IHS}$        | SR | 0.8 V <sub>DD</sub><br>- 0.2 | V <sub>DD</sub> +<br>0.5     | V    | _                                                                |
| Input Hysteresis<br>(Special Threshold)                                                                    | HYS              |    | 400                          | _                            | mV   | Series resistance<br>= 0 $\Omega$                                |
| Output low voltage<br>(PORT0, PORT1, Port 4, ALE,<br>RD, WR, BHE, CLKOUT,<br>RSTOUT, RSTIN <sup>2)</sup> ) | V <sub>OL</sub>  | CC | -                            | 0.45                         | V    | $I_{OL} = 2.4 \text{ mA}^{3)}$<br>$I_{OL} = 0.5 \text{ mA}^{4)}$ |
| Output low voltage<br>(Port 9)                                                                             | V <sub>OL9</sub> | CC | _                            | 0.4                          | V    | <i>I</i> <sub>OL</sub> = 3.0 mA                                  |





Figure 10 Supply/Idle Current as a Function of Operating Frequency



# **Direct Drive**

When direct drive is configured (CLKCFG =  $011_B$ ) the on-chip phase locked loop is disabled and the CPU clock is directly driven from the internal oscillator with the input clock signal.

The frequency of  $f_{CPU}$  directly follows the frequency of  $f_{OSC}$  so the high and low time of  $f_{CPU}$  (i.e. the duration of an individual TCL) is defined by the duty cycle of the input clock  $f_{OSC}$ .

The timings listed below that refer to TCLs therefore must be calculated using the minimum TCL that is possible under the respective circumstances. This minimum value can be calculated via the following formula:

 $TCL_{min} = 1/f_{OSC} \times DC_{min}$  (DC = duty cycle)

For two consecutive TCLs the deviation caused by the duty cycle of  $f_{OSC}$  is compensated so the duration of 2TCL is always  $1/f_{OSC}$ . The minimum value TCL<sub>min</sub> therefore has to be used only once for timings that require an odd number of TCLs (1, 3, ...). Timings that require an even number of TCLs (2, 4, ...) may use the formula 2TCL =  $1/f_{OSC}$ .

Note: The address float timings in Multiplexed bus mode ( $t_{11}$  and  $t_{45}$ ) use the maximum duration of TCL (TCL<sub>max</sub> = 1/f<sub>OSC</sub> × DC<sub>max</sub>) instead of TCL<sub>min</sub>.



# **Testing Waveforms**



Figure 14 Input Output Waveforms







#### Memory Cycle Variables

The timing tables below use three variables which are derived from the BUSCONx registers and represent the special characteristics of the programmed memory cycle. The following table describes, how these variables are to be computed.

#### Table 15Memory Cycle Variables

| Description                  | Symbol         | Values                      |
|------------------------------|----------------|-----------------------------|
| ALE Extension                | t <sub>A</sub> | TCL × <alectl></alectl>     |
| Memory Cycle Time Waitstates | t <sub>C</sub> | 2TCL × (15 - <mctc>)</mctc> |
| Memory Tristate Time         | t <sub>F</sub> | 2TCL × (1 - <mttc>)</mttc>  |

Note: Please respect the maximum operating frequency of the respective derivative.

#### AC Characteristics

#### **Multiplexed Bus**

(Operating Conditions apply)

ALE cycle time = 6 TCL +  $2t_A$  +  $t_C$  +  $t_F$  (120 ns at 25 MHz CPU clock without waitstates)

| Parameter                                     |                        | nbol | Max. CPU Clock<br>= 25 MHz |      | Variable (<br>1 / 2TCL =             | Unit    |    |
|-----------------------------------------------|------------------------|------|----------------------------|------|--------------------------------------|---------|----|
|                                               |                        |      | min.                       | max. | min.                                 | max.    |    |
| ALE high time                                 | <i>t</i> 5             | CC   | $10 + t_{A}$               | -    | TCL - 10<br>+ <i>t</i> <sub>A</sub>  | -       | ns |
| Address setup to ALE                          | <i>t</i> <sub>6</sub>  | CC   | $4 + t_A$                  | -    | TCL - 16<br>+ <i>t</i> <sub>A</sub>  | _       | ns |
| Address hold after ALE                        | <i>t</i> <sub>7</sub>  | CC   | $10 + t_{A}$               | _    | TCL - 10<br>+ <i>t</i> <sub>A</sub>  | -       | ns |
| ALE falling edge to RD,<br>WR (with RW-delay) | t <sub>8</sub>         | CC   | $10 + t_{A}$               | _    | TCL - 10<br>+ <i>t</i> <sub>A</sub>  | -       | ns |
| ALE falling edge to RD,<br>WR (no RW-delay)   | t <sub>9</sub>         | CC   | $-10 + t_{A}$              | -    | $-10 + t_{A}$                        | -       | ns |
| Address float after RD,<br>WR (with RW-delay) | <i>t</i> <sub>10</sub> | CC   | -                          | 6    | _                                    | 6       | ns |
| Address float after RD,<br>WR (no RW-delay)   | <i>t</i> <sub>11</sub> | CC   | _                          | 26   | -                                    | TCL + 6 | ns |
| RD, WR low time<br>(with RW-delay)            | t <sub>12</sub>        | CC   | $30 + t_{\rm C}$           | _    | 2TCL - 10<br>+ <i>t</i> <sub>C</sub> | _       | ns |





# Multiplexed Bus, With Read/Write Delay, Normal ALE





#### re 17 External Memory Cycle: Multiplexed Bus, With Read/Write Delay, Extended ALE





#### gure 18 External Memory Cycle: Multiplexed Bus, No Read/Write Delay, Normal ALE





#### 19 External Memory Cycle: Multiplexed Bus, No Read/Write Delay, Extended ALE



# Demultiplexed Bus (cont'd)

(Operating Conditions apply)

ALE cycle time = 4 TCL +  $2t_A$  +  $t_C$  +  $t_F$  (80 ns at 25 MHz CPU clock without waitstates)

| Parameter                                                                              |                        | nbol | Max. CPU Clock<br>= 25 MHz  |                               | Variable (<br>1 / 2TCL =             | Unit                                                           |    |
|----------------------------------------------------------------------------------------|------------------------|------|-----------------------------|-------------------------------|--------------------------------------|----------------------------------------------------------------|----|
|                                                                                        |                        |      | min.                        | max.                          | min.                                 | max.                                                           |    |
| Data valid to $\overline{WR}$                                                          | t <sub>22</sub>        | CC   | $20 + t_{\rm C}$            | -                             | 2TCL - 20<br>+ <i>t</i> <sub>C</sub> | _                                                              | ns |
| Data hold after WR                                                                     | t <sub>24</sub>        | CC   | 10 + <i>t</i> <sub>F</sub>  | -                             | TCL - 10<br>+ <i>t</i> <sub>F</sub>  | -                                                              | ns |
| ALE rising edge after $\overline{RD}$ , $\overline{WR}$                                | t <sub>26</sub>        | CC   | -10 + <i>t</i> <sub>F</sub> | -                             | -10 + <i>t</i> <sub>F</sub>          | _                                                              | ns |
| Address hold after $\overline{WR}^{2)}$                                                | t <sub>28</sub>        | CC   | $0 + t_{F}$                 | -                             | $0 + t_{F}$                          | -                                                              | ns |
| ALE falling edge to $\overline{CS}^{3)}$                                               | t <sub>38</sub>        | CC   | -4 - t <sub>A</sub>         | 10 - <i>t</i> <sub>A</sub>    | -4 - <i>t</i> <sub>A</sub>           | 10 - <i>t</i> <sub>A</sub>                                     | ns |
| CS low to Valid Data In <sup>3)</sup>                                                  | t <sub>39</sub>        | SR   | _                           | $40 + t_{\rm C} + 2t_{\rm A}$ | -                                    | 3TCL - 20<br>+ <i>t</i> <sub>C</sub> + 2 <i>t</i> <sub>A</sub> | ns |
| $\overline{\text{CS}}$ hold after $\overline{\text{RD}}$ , $\overline{\text{WR}}^{3)}$ | t <sub>41</sub>        | CC   | 6 + <i>t</i> <sub>F</sub>   | _                             | TCL - 14<br>+ <i>t</i> <sub>F</sub>  | -                                                              | ns |
| ALE falling edge to RdCS,<br>WrCS (with RW-delay)                                      | t <sub>42</sub>        | CC   | 16 + <i>t</i> <sub>A</sub>  | -                             | TCL - 4<br>+ <i>t</i> <sub>A</sub>   | -                                                              | ns |
| ALE falling edge to RdCS,<br>WrCS (no RW-delay)                                        | t <sub>43</sub>        | CC   | $-4 + t_{A}$                | _                             | -4<br>+ t <sub>A</sub>               | -                                                              | ns |
| RdCS to Valid Data In (with RW-delay)                                                  | t <sub>46</sub>        | SR   | _                           | 16 + <i>t</i> <sub>C</sub>    | -                                    | 2TCL - 24<br>+ <i>t</i> <sub>C</sub>                           | ns |
| RdCS to Valid Data In (no RW-delay)                                                    | t <sub>47</sub>        | SR   | _                           | $36 + t_{\rm C}$              | -                                    | 3TCL - 24<br>+ <i>t</i> <sub>C</sub>                           | ns |
| RdCS, WrCS Low Time<br>(with RW-delay)                                                 | t <sub>48</sub>        | CC   | $30 + t_{\rm C}$            | -                             | 2TCL - 10<br>+ <i>t</i> <sub>C</sub> | _                                                              | ns |
| RdCS, WrCS Low Time<br>(no RW-delay)                                                   | t <sub>49</sub>        | CC   | 50 + $t_{\rm C}$            | -                             | 3TCL - 10<br>+ <i>t</i> <sub>C</sub> | _                                                              | ns |
| Data valid to $\overline{WrCS}$                                                        | <i>t</i> <sub>50</sub> | CC   | 26 + $t_{\rm C}$            | _                             | 2TCL - 14<br>+ <i>t</i> <sub>C</sub> | _                                                              | ns |
| Data hold after RdCS                                                                   | t <sub>51</sub>        | SR   | 0                           | -                             | 0                                    | -                                                              | ns |
| Data float after RdCS (with RW-delay) <sup>1)</sup>                                    | t <sub>53</sub>        | SR   | _                           | 20 + <i>t</i> <sub>F</sub>    | _                                    | $2\text{TCL} - 20 + 2t_A + t_F^{(1)}$                          | ns |





#### Figure 20 External Memory Cycle: Demultiplexed Bus, With Read/Write Delay, Normal ALE