



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                            |
|----------------------------|-----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                             |
| Core Size                  | 16-Bit                                                                            |
| Speed                      | 20 MIPS                                                                           |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                           |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, QEI, WDT                |
| Number of I/O              | 53                                                                                |
| Program Memory Size        | 128KB (128K × 8)                                                                  |
| Program Memory Type        | FLASH                                                                             |
| EEPROM Size                | -                                                                                 |
| RAM Size                   | 16K x 8                                                                           |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                         |
| Data Converters            | A/D 16x10b/12b                                                                    |
| Oscillator Type            | Internal                                                                          |
| Operating Temperature      | -40°C ~ 150°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                     |
| Package / Case             | 64-TQFP                                                                           |
| Supplier Device Package    | 64-TQFP (10x10)                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33fj128mc706a-h-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **Pin Diagrams (Continued)**



### TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via Email at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

#### 3.6.1 MULTIPLIER

The 17-bit x 17-bit multiplier is capable of signed or unsigned operation and can multiplex its output using a scaler to support either 1.31 fractional (Q31) or 32-bit integer results. Unsigned operands are zero-extended into the 17th bit of the multiplier input value. Signed operands are sign-extended into the 17th bit of the multiplier input value. Signed operands are sign-extended into the 17th bit of the multiplier/scaler is a 33-bit value which is sign-extended to 40 bits. Integer data is inherently represented as a signed two's complement value, where the MSb is defined as a sign bit. Generally speaking, the range of an N-bit two's complement integer is  $-2^{N-1}$  to  $2^{N-1} - 1$ . For a 16-bit integer, the data range is -32768 (0x8000) to 32767 (0x7FFF) including 0. For a 32-bit integer, the data range is -2,147,483,648 (0x8000 0000) to 2,147,483,647 (0x7FFF FFFF).

When the multiplier is configured for fractional multiplication, the data is represented as a two's complement fraction, where the MSb is defined as a sign bit and the radix point is implied to lie just after the sign bit (QX format). The range of an N-bit two's complement fraction with this implied radix point is -1.0 to  $(1 - 2^{1-N})$ . For a 16-bit fraction, the Q15 data range is -1.0 (0x8000) to 0.999969482 (0x7FFF) including 0 and has a precision of 3.01518 x 10<sup>-5</sup>. In Fractional mode, the 16 x 16 multiply operation generates a 1.31 product which has a precision of 4.65661 x 10<sup>-10</sup>.

The same multiplier is used to support the MCU multiply instructions which include integer 16-bit signed, unsigned and mixed sign multiplies.

The MUL instruction may be directed to use byte or word-sized operands. Byte operands will direct a 16-bit result, and word operands will direct a 32-bit result to the specified register(s) in the W array.

### 3.6.2 DATA ACCUMULATORS AND ADDER/SUBTRACTER

The data accumulator consists of a 40-bit adder/ subtracter with automatic sign extension logic. It can select one of two accumulators (A or B) as its pre-accumulation source and post-accumulation destination. For the ADD and LAC instructions, the data to be accumulated or loaded can be optionally scaled via the barrel shifter prior to accumulation.

## 3.6.2.1 Adder/Subtracter, Overflow and Saturation

The adder/subtracter is a 40-bit adder with an optional zero input into one side, and either true, or complement data into the other input. In the case of addition, the Carry/Borrow input is active-high and the other input is true data (not complemented); whereas in the case of subtraction, the Carry/Borrow input is active-low and the other input is complemented. The adder/subtracter generates Overflow Status bits, SA/SB and OA/OB, which are latched and reflected in the STATUS register:

- Overflow from bit 39: this is a catastrophic overflow in which the sign of the accumulator is destroyed.
- Overflow into guard bits 32 through 39: this is a recoverable overflow. This bit is set whenever all the guard bits are not identical to each other.

The adder has an additional saturation block which controls accumulator data saturation, if selected. It uses the result of the adder, the Overflow Status bits described above and the SAT<A:B> (CORCON<7:6>) and ACCSAT (CORCON<4>) mode control bits to determine when and to what value to saturate.

Six STATUS register bits have been provided to support saturation and overflow; they are:

- 1. OA: AccA overflowed into guard bits
- OB: AccB overflowed into guard bits
- 3. SA:

AccA saturated (bit 31 overflow and saturation) or

AccA overflowed into guard bits and saturated (bit 39 overflow and saturation)

- 4. SB:
  - AccB saturated (bit 31 overflow and saturation) or

AccB overflowed into guard bits and saturated (bit 39 overflow and saturation)

5. OAB:

Logical OR of OA and OB

6. SAB:

Logical OR of SA and SB

The OA and OB bits are modified each time data passes through the adder/subtracter. When set, they indicate that the most recent operation has overflowed into the accumulator guard bits (bits 32 through 39). The OA and OB bits can also optionally generate an arithmetic warning trap when they and the corresponding Overflow Trap Flag Enable bits (OVATE, OVBTE) in the INTCON1 register (refer to **Section 7.0 "Interrupt Controller"**) are set. This allows the user to take immediate action, for example, to correct system gain.

#### 4.1.1 PROGRAM MEMORY ORGANIZATION

The program memory space is organized in word-addressable blocks. Although it is treated as 24 bits wide, it is more appropriate to think of each address of the program memory as a lower and upper word, with the upper byte of the upper word being unimplemented. The lower word always has an even address, while the upper word has an odd address (Figure 4-2).

Program memory addresses are always word-aligned on the lower word, and addresses are incremented or decremented by two during code execution. This arrangement also provides compatibility with data memory space addressing and makes it possible to access data in the program memory space.

#### 4.1.2 INTERRUPT AND TRAP VECTORS

All dsPIC33FJXXXMCX06A/X08A/X10A devices reserve the addresses between 0x00000 and 0x000200 for hard-coded program execution vectors. A hardware Reset vector is provided to redirect code execution from the default value of the PC on device Reset to the actual start of code. A GOTO instruction is programmed by the user at 0x000000, with the actual address for the start of code at 0x000002.

dsPIC33FJXXXMCX06A/X08A/X10A devices also have two interrupt vector tables located from 0x000004 to 0x0000FF and 0x000100 to 0x0001FF. These vector tables allow each of the many device interrupt sources to be handled by separate Interrupt Service Routines (ISRs). A more detailed discussion of the interrupt vector tables is provided in **Section 7.1 "Interrupt Vector Table"**.



#### FIGURE 4-2: PROGRAM MEMORY ORGANIZATION

#### 4.6.2 DATA ACCESS FROM PROGRAM MEMORY USING TABLE INSTRUCTIONS

The TBLRDL and TBLWTL instructions offer a direct method of reading or writing the lower word of any address within the program space without going through data space. The TBLRDH and TBLWTH instructions are the only method to read or write the upper 8 bits of a program space word as data.

The PC is incremented by two for each successive 24-bit program word. This allows program memory addresses to directly map to data space addresses. Program memory can thus be regarded as two 16-bit word wide address spaces residing side by side, each with the same address range. TBLRDL and TBLWTL access the space which contains the least significant data word, and TBLRDH and TBLWTH access the space which contains the upper data byte.

Two table instructions are provided to move byte or word-sized (16-bit) data to and from program space. Both function as either byte or word operations.

1. TBLRDL (Table Read Low): In Word mode, it maps the lower word of the program space location (P<15:0>) to a data address (D<15:0>).

In Byte mode, either the upper or lower byte of the lower program word is mapped to the lower byte of a data address. The upper byte is selected when byte select is '1'; the lower byte is selected when it is '0'.  TBLRDH (Table Read High): In Word mode, it maps the entire upper word of a program address (P<23:16>) to a data address. Note that D<15:8>, the 'phantom' byte, will always be '0'.

In Byte mode, it maps the upper or lower byte of the program word to D<7:0> of the data address, as above. Note that the data will always be '0' when the upper 'phantom' byte is selected (byte select = 1).

In a similar fashion, two table instructions, TBLWTH and TBLWTL, are used to write individual bytes or words to a program space address. The details of their operation are explained in **Section 5.0 "Flash Program Memory"**.

For all table operations, the area of program memory space to be accessed is determined by the Table Page register (TBLPAG). TBLPAG covers the entire program memory space of the device, including user and configuration spaces. When TBLPAG<7> = 0, the table page is located in the user memory space. When TBLPAG<7> = 1, the page is located in configuration space.



#### FIGURE 4-10: ACCESSING PROGRAM MEMORY WITH TABLE INSTRUCTIONS

| R/W-0           | R-0                                                          | U-0               | U-0            | U-0              | U-0              | U-0             | U-0    |  |
|-----------------|--------------------------------------------------------------|-------------------|----------------|------------------|------------------|-----------------|--------|--|
| ALTIVT          | DISI                                                         |                   | —              | _                |                  | _               | —      |  |
| bit 15          | bit 8                                                        |                   |                |                  |                  |                 |        |  |
|                 |                                                              |                   |                |                  |                  |                 |        |  |
| U-0             | U-0                                                          | U-0               | R/W-0          | R/W-0            | R/W-0            | R/W-0           | R/W-0  |  |
|                 |                                                              |                   | INT4EP         | INT3EP           | INT2EP           | INT1EP          | INT0EP |  |
| bit 7           |                                                              |                   |                |                  |                  |                 | bit 0  |  |
| <b></b>         |                                                              |                   |                |                  |                  |                 |        |  |
| Legend:         |                                                              |                   |                |                  |                  |                 |        |  |
| R = Readable    | bit                                                          | W = Writable      | bit            | U = Unimpler     | mented bit, read | as '0'          |        |  |
| -n = Value at F | POR                                                          | '1' = Bit is set  |                | '0' = Bit is cle | ared             | x = Bit is unkr | nown   |  |
|                 |                                                              |                   |                |                  |                  |                 |        |  |
| bit 15          | ALTIVT: Enab                                                 | ole Alternate Inf | terrupt Vector | Table bit        |                  |                 |        |  |
|                 | 1 = Use Alter                                                | nate Interrupt V  | ector Table    |                  |                  |                 |        |  |
| bit 14          |                                                              | struction Status  | e hit          |                  |                  |                 |        |  |
| Dit 14          | 1 = 177 inst                                                 | ruction is active | 2              |                  |                  |                 |        |  |
|                 | 0 = DISI inst                                                | ruction is not a  | ctive          |                  |                  |                 |        |  |
| bit 13-5        | Unimplemen                                                   | ted: Read as '    | כ'             |                  |                  |                 |        |  |
| bit 4           | INT4EP: Exte                                                 | ernal Interrupt 4 | Edge Detect    | Polarity Selec   | t bit            |                 |        |  |
|                 | 1 = Interrupt o                                              | on negative edg   | ge             |                  |                  |                 |        |  |
|                 | 0 = Interrupt o                                              | on positive edge  | е              |                  |                  |                 |        |  |
| bit 3           | INT3EP: Exte                                                 | ernal Interrupt 3 | Edge Detect    | Polarity Selec   | t bit            |                 |        |  |
|                 | 1 = Interrupt of $0 = $ Interrupt of $0 =$                   | on negative edg   | ge             |                  |                  |                 |        |  |
| hit 2           | u - Interrupt on positive edge                               |                   |                |                  |                  |                 |        |  |
| Dit Z           | 1 = Interrupt on negative edge                               |                   |                |                  |                  |                 |        |  |
|                 | 0 = Interrupt on positive edge                               |                   |                |                  |                  |                 |        |  |
| bit 1           | INT1EP: External Interrupt 1 Edge Detect Polarity Select bit |                   |                |                  |                  |                 |        |  |
|                 | 1 = Interrupt on negative edge                               |                   |                |                  |                  |                 |        |  |
|                 | 0 = Interrupt on positive edge                               |                   |                |                  |                  |                 |        |  |
| bit 0           | INTOEP: Exte                                                 | ernal Interrupt 0 | Edge Detect    | Polarity Selec   | t bit            |                 |        |  |
|                 | 1 = Interrupt o                                              | on negative edg   | ge             |                  |                  |                 |        |  |
|                 |                                                              | on positive edg   | e              |                  |                  |                 |        |  |
|                 |                                                              |                   |                |                  |                  |                 |        |  |

#### REGISTER 7-4: INTCON2: INTERRUPT CONTROL REGISTER 2

| R/W-0        | R/W-0                        | R/W-1                       | R/W-1                | R/W-0                   | R/W-0            | R/W-0               | R/W-0      |
|--------------|------------------------------|-----------------------------|----------------------|-------------------------|------------------|---------------------|------------|
| ROI          |                              | DOZE<2:0>                   |                      | DOZEN <sup>(1)</sup>    |                  | FRCDIV<2:0>         |            |
| bit 15       |                              |                             |                      |                         |                  |                     | bit 8      |
|              |                              |                             |                      |                         |                  |                     |            |
| R/W-0        | R/W-1                        | U-0                         | R/W-0                | R/W-0                   | R/W-0            | R/W-0               | R/W-0      |
| PLLPO        | ST<1:0>                      | —                           |                      | F                       | PLLPRE<4:        | )>                  |            |
| bit 7        |                              |                             |                      |                         |                  |                     | bit 0      |
| Lenende      |                              |                             | fram Canfing         | ration bits on DOI      |                  |                     |            |
| D - Doodoblo | hit                          | y = value set               | hit                  |                         | R<br>ntod hit ro | od oo 'O'           |            |
|              |                              | '1' = Rit is set            | DIL                  | $0^{\circ}$ – Onimpleme | anteu bit, rea   | x = Bit is unkn     | 014/0      |
|              | FOR                          | I – DILIS SEL               |                      |                         | eu               |                     | JWII       |
| bit 15       | ROI: Recove                  | r on Interrupt bi           | t                    |                         |                  |                     |            |
|              | 1 = Interrupt                | s will clear the [          | DOZEN bit ar         | nd the processor        | clock/periph     | eral clock ratio is | set to 1:1 |
|              | 0 = Interrupt                | s have no effect            | t on the DOZ         | EN bit                  | F - F            |                     |            |
| bit 14-12    | DOZE<2:0>:                   | Processor Cloc              | k Reduction          | Select bits             |                  |                     |            |
|              | 000 = Fcy/1                  |                             |                      |                         |                  |                     |            |
|              | 001 = FCY/2                  |                             |                      |                         |                  |                     |            |
|              | 010 = FCY/4<br>011 = FCY/8   | (default)                   |                      |                         |                  |                     |            |
|              | 100 = Fcy/16                 | 5                           |                      |                         |                  |                     |            |
|              | 101 = FCY/32                 | 2                           |                      |                         |                  |                     |            |
|              | 110 = FCY/64<br>111 = FCY/12 | +<br>28                     |                      |                         |                  |                     |            |
| bit 11       | DOZEN: DO                    | ZE Mode Enabl               | e bit <sup>(1)</sup> |                         |                  |                     |            |
|              | 1 = DOZE<2                   | 2:0> field specifi          | es the ratio b       | between the perip       | heral clocks     | and the processo    | or clocks  |
|              | 0 = Process                  | or clock/periphe            | eral clock ratio     | o forced to 1:1         |                  |                     |            |
| bit 10-8     | FRCDIV<2:0                   | Internal Fast               | RC Oscillato         | or Postscaler bits      |                  |                     |            |
|              | 000 = FRC d                  | livide by 1 (defa           | ult)                 |                         |                  |                     |            |
|              | 001 = FRC d                  | livide by 2<br>livide by 4  |                      |                         |                  |                     |            |
|              | 011 = FRC d                  | livide by 8                 |                      |                         |                  |                     |            |
|              | 100 <b>= FRC d</b>           | livide by 16                |                      |                         |                  |                     |            |
|              | 101 = FRC d                  | livide by 32                |                      |                         |                  |                     |            |
|              | 110 = FRC d                  | livide by 64                |                      |                         |                  |                     |            |
| bit 7-6      | PLLPOST<1                    | :0>: PLL VCO (              | Output Divide        | er Select bits (also    | o denoted a      | s 'N2', PLL postsc  | aler)      |
|              | 00 = Output/                 | 2                           |                      | ·                       |                  | •                   | ,          |
|              | 01 = Output/                 | 4 (default)                 |                      |                         |                  |                     |            |
|              | 10 = Reserve                 | ed<br>8                     |                      |                         |                  |                     |            |
| bit 5        |                              | u<br><b>ted:</b> Read as 'i | ר <b>י</b>           |                         |                  |                     |            |
| bit 4-0      | PI I PRF<4.                  | >: PLI Phase I              | Detector Inni        | it Divider bits (als    | o denoted a      | is 'N1' PLL presc   | aler)      |
| Sit 1 0      | 00000 = Inp                  | ut/2 (default)              |                      |                         |                  |                     |            |
|              | 00001 <b>= Inp</b>           | ut/3                        |                      |                         |                  |                     |            |
|              | •                            |                             |                      |                         |                  |                     |            |
|              | •                            |                             |                      |                         |                  |                     |            |
|              | •<br>11111 = Inni            | ut/33                       |                      |                         |                  |                     |            |
|              |                              |                             |                      |                         |                  |                     |            |

#### REGISTER 9-2: CLKDIV: CLOCK DIVISOR REGISTER<sup>(2)</sup>

Note 1: This bit is cleared when the ROI bit is set and an interrupt occurs.

**2:** This register is reset only on a Power-on Reset (POR).

#### REGISTER 10-1: PMD1: PERIPHERAL MODULE DISABLE CONTROL REGISTER 1 (CONTINUED)

| bit 3 | SPI1MD: SPI1 Module Disable bit               |
|-------|-----------------------------------------------|
|       | 1 = SPI1 module is disabled                   |
|       | 0 = SPI1 module is enabled                    |
| bit 2 | C2MD: ECAN2 Module Disable bit                |
|       | 1 = ECAN2 module is disabled                  |
|       | 0 = ECAN2 module is enabled                   |
| bit 1 | C1MD: ECAN1 Module Disable bit                |
|       | 1 = ECAN1 module is disabled                  |
|       | 0 = ECAN1 module is enabled                   |
| bit 0 | AD1MD: ADC1 Module Disable bit <sup>(1)</sup> |
|       | 1 = ADC1 module is disabled                   |
|       | 0 = ADC1 module is enabled                    |

**Note 1:** The PCFGx bits have no effect if the ADC module is disabled by setting this bit. In this case, all port pins multiplexed with ANx will be in Digital mode.

#### REGISTER 10-2: PMD2: PERIPHERAL MODULE DISABLE CONTROL REGISTER 2 (CONTINUED)

| bit 3 | <b>OC4MD:</b> Output Compare 4 Module Disable bit                                                        |
|-------|----------------------------------------------------------------------------------------------------------|
|       | <ul><li>1 = Output Compare 4 module is disabled</li><li>0 = Output Compare 4 module is enabled</li></ul> |
| bit 2 | <b>OC3MD:</b> Output Compare 3 Module Disable bit                                                        |
|       | <ul><li>1 = Output Compare 3 module is disabled</li><li>0 = Output Compare 3 module is enabled</li></ul> |
| bit 1 | <b>OC2MD:</b> Output Compare 2 Module Disable bit                                                        |
|       | <ul><li>1 = Output Compare 2 module is disabled</li><li>0 = Output Compare 2 module is enabled</li></ul> |
| bit 0 | <b>OC1MD:</b> Output Compare 1 Module Disable bit                                                        |
|       | 1 = Output Compare 1 module is disabled                                                                  |
|       | 0 = Output Compare 1 module is enabled                                                                   |
|       |                                                                                                          |



#### 18.1 SPI Helpful Tips

- 1. In Frame mode, if there is a possibility that the master may not be initialized before the slave:
  - a) If FRMPOL (SPIxCON2<13>) = 1, use a pull-down resistor on SSx.
  - b) If FRMPOL = 0, use a pull-up resistor on  $\frac{1}{SSx}$ .

| Note: | This                  | insures | that  | the       | first | fr | ame |
|-------|-----------------------|---------|-------|-----------|-------|----|-----|
|       | transr                | nission | after | initializ | ation | is | not |
|       | shifted or corrupted. |         |       |           |       |    |     |

- 2. In non-framed 3-wire mode, (i.e., not using SSx from a master):
  - a) If CKP (SPIxCON1<6>) = 1, always place a pull-up resistor on SSx.
  - b) If CKP = 0, always place a pull-down resistor on SSx.
- **Note:** This will insure that during power-up and initialization the master/slave will not lose sync due to an errant SCK transition that would cause the slave to accumulate data shift errors for both transmit and receive appearing as corrupted data.
- FRMEN (SPIxCON2<15>) = 1 and SSEN (SPIxCON1<7>) = 1 are exclusive and invalid. In Frame mode, SCKx is continuous and the Frame sync pulse is active on the SSx pin, which indicates the start of a data frame.

| Note: | Not all third-party devices support Frame |
|-------|-------------------------------------------|
|       | mode timing. Refer to the SPI electrical  |
|       | characteristics for details.              |

- In Master mode only, set the SMP bit (SPIxCON1<9>) to a '1' for the fastest SPI data rate possible. The SMP bit can only be set at the same time or after the MSTEN bit (SPIxCON1<5>) is set.
- 5. To avoid invalid slave read data to the master, the user's master software must guarantee enough time for slave software to fill its write buffer before the user application initiates a master write/read cycle. It is always advisable to preload the SPIxBUF transmit register in advance of the next master transaction cycle. SPIxBUF is transferred to the SPI shift register and is empty once the data transmission begins.

#### 18.2 SPI Resources

Many useful resources related to SPI are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en546066              |

#### 18.2.1 KEY RESOURCES

- Section 18. "Serial Peripheral Interface (SPI)" (DS70206)
- Code Samples
- Application Notes
- · Software Libraries
- Webinars
- All related dsPIC33F/PIC24H Family Reference Manuals Sections
- Development Tools

#### REGISTER 21-9: CiCFG1: ECAN™ BAUD RATE CONFIGURATION REGISTER 1

| U-0             | U-0                                            | U-0                          | U-0          | U-0                                     | U-0              | U-0      | U-0   |
|-----------------|------------------------------------------------|------------------------------|--------------|-----------------------------------------|------------------|----------|-------|
| —               |                                                | _                            |              | _                                       |                  |          |       |
| bit 15          |                                                |                              |              |                                         |                  |          | bit 8 |
|                 |                                                |                              |              |                                         |                  |          |       |
| R/W-0           | R/W-0                                          | R/W-0                        | R/W-0        | R/W-0                                   | R/W-0            | R/W-0    | R/W-0 |
| SJW<            | <1:0>                                          |                              |              | BRF                                     | P<5:0>           |          |       |
| bit 7           |                                                |                              |              |                                         |                  |          | bit 0 |
|                 |                                                |                              |              |                                         |                  |          |       |
| Legend:         |                                                |                              |              |                                         |                  |          |       |
| R = Readable    | bit                                            | W = Writable                 | bit          | U = Unimpler                            | mented bit, read | l as '0' |       |
| -n = Value at P | OR                                             | '1' = Bit is set             |              | '0' = Bit is cleared x = Bit is unknown |                  | nown     |       |
|                 |                                                |                              |              |                                         |                  |          |       |
| bit 15-8        | Unimplemen                                     | ted: Read as '               | )'           |                                         |                  |          |       |
| bit 7-6         | <b>SJW&lt;1:0&gt;:</b> S                       | ynchronization               | Jump Width I | oits                                    |                  |          |       |
|                 | 11 = Length i                                  | s 4 x Tq                     |              |                                         |                  |          |       |
|                 | 10 = Length                                    | s 3 x TQ                     |              |                                         |                  |          |       |
|                 | 01 = Length i                                  | SZXIQ<br>SIXTO               |              |                                         |                  |          |       |
| bit 5-0         | BRP<5:0>: F                                    | Baud Rate Pres               | caler bits   |                                         |                  |          |       |
|                 | 11 1111 = $T_0 = 2 \times 64 \times 1/F_{CAN}$ |                              |              |                                         |                  |          |       |
|                 | •                                              |                              |              |                                         |                  |          |       |
|                 | •                                              |                              |              |                                         |                  |          |       |
|                 | •                                              |                              |              |                                         |                  |          |       |
|                 | 00 0010 = T                                    | Q = 2 x 3 x 1/F              | CAN          |                                         |                  |          |       |
|                 | 00 0001 = T                                    | $Q = 2 \times 2 \times 1/Fc$ | CAN          |                                         |                  |          |       |
|                 | 00 0000 = $TQ = 2 \times 1 \times 1/FCAN$      |                              |              |                                         |                  |          |       |

#### REGISTER 22-4: ADxCON4: ADCx CONTROL REGISTER 4

| U-0             | U-0 | U-0              | U-0 | U-0              | U-0             | U-0            | U-0   |
|-----------------|-----|------------------|-----|------------------|-----------------|----------------|-------|
|                 | —   | _                | —   | _                | _               | _              | _     |
| bit 15          |     |                  |     |                  |                 |                | bit 8 |
|                 |     |                  |     |                  |                 |                |       |
| U-0             | U-0 | U-0              | U-0 | U-0              | R/W-0           | R/W-0          | R/W-0 |
| —               | —   | —                | —   | —                |                 | DMABL<2:0>     |       |
| bit 7           |     |                  |     |                  |                 |                | bit 0 |
|                 |     |                  |     |                  |                 |                |       |
| Legend:         |     |                  |     |                  |                 |                |       |
| R = Readable    | bit | W = Writable b   | oit | U = Unimple      | mented bit, rea | id as '0'      |       |
| -n = Value at F | POR | '1' = Bit is set |     | '0' = Bit is cle | eared           | x = Bit is unk | nown  |

-n = Value at POR '1' = Bit is set '0' = Bit is o

bit 15-3 Unimplemented: Read as '0'

bit 2-0

DMABL<2:0>: Selects Number of DMA Buffer Locations per Analog Input bits

111 = Allocates 128 words of buffer to each analog input

110 = Allocates 64 words of buffer to each analog input

101 = Allocates 32 words of buffer to each analog input

100 = Allocates 16 words of buffer to each analog input

011 = Allocates 8 words of buffer to each analog input

010 = Allocates 4 words of buffer to each analog input

001 = Allocates 2 words of buffer to each analog input

000 = Allocates 1 word of buffer to each analog input





| AC CHARACTERISTICS |        |                                   | Standard Ope<br>(unless other<br>Operating temp | rating Co<br>wise state<br>perature | onditions<br>ed)<br>-40°C ≤<br>-40°C ≤ | : <b>3.0V to</b><br>Ta ≤ +8<br>Ta ≤ +12 | 5°C for I<br>5°C for E | ndustrial<br>Extended |
|--------------------|--------|-----------------------------------|-------------------------------------------------|-------------------------------------|----------------------------------------|-----------------------------------------|------------------------|-----------------------|
| Param<br>No.       | Symbol | Characteristic                    |                                                 | Min                                 | Typ <sup>(1)</sup>                     | Max                                     | Units                  | Conditions            |
| DO31               | TioR   | Port Output Rise Time             |                                                 | _                                   | 10                                     | 25                                      | ns                     | _                     |
| DO32               | TIOF   | Port Output Fall Time             |                                                 | _                                   | 10                                     | 25                                      | ns                     | —                     |
| DI35               | TINP   | INTx Pin High or Low Time (input) |                                                 | 20                                  | _                                      | _                                       | ns                     | _                     |
| DI40               | Trbp   | CNx High or Low Time (input)      |                                                 | 2                                   | _                                      | _                                       | TCY                    |                       |

|  | TABLE 26-20: | I/O TIMING R | EQUIREMENTS |
|--|--------------|--------------|-------------|
|--|--------------|--------------|-------------|

**Note 1:** Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.

## TABLE 26-21:RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMERTIMING REQUIREMENTS

| AC CHARACTERISTICS |        |                                                                | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq T_A \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq T_A \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |                                      |     |       |                                                                                        |  |
|--------------------|--------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----|-------|----------------------------------------------------------------------------------------|--|
| Param<br>No.       | Symbol | Characteristic <sup>(1)</sup>                                  | Min                                                                                                                                                                                                                                                                                       | Тур <sup>(2)</sup>                   | Max | Units | Conditions                                                                             |  |
| SY10               | TMCL   | MCLR Pulse Width (low)                                         | 2                                                                                                                                                                                                                                                                                         | —                                    | _   | μS    | -40°C to +85°C                                                                         |  |
| SY11               | Tpwrt  | Power-up Timer Period                                          |                                                                                                                                                                                                                                                                                           | 2<br>4<br>8<br>16<br>32<br>64<br>128 |     | ms    | -40°C to +85°C<br>User programmable                                                    |  |
| SY12               | TPOR   | Power-on Reset Delay                                           | 3                                                                                                                                                                                                                                                                                         | 10                                   | 30  | μS    | -40°C to +85°C                                                                         |  |
| SY13               | Tioz   | I/O High-Impedance from<br>MCLR Low or Watchdog<br>Timer Reset | 0.68                                                                                                                                                                                                                                                                                      | 0.72                                 | 1.2 | μS    | _                                                                                      |  |
| SY20               | Twdt1  | Watchdog Timer Time-out<br>Period                              | _                                                                                                                                                                                                                                                                                         | _                                    | _   | _     | See Section 23.4 "Watchdog<br>Timer (WDT)" and LPRC<br>specification F21 (Table 26-19) |  |
| SY30               | Tost   | Oscillator Start-up Timer<br>Period                            | —                                                                                                                                                                                                                                                                                         | 1024 Tosc                            | _   | _     | Tosc = OSC1 period                                                                     |  |
| SY35               | TFSCM  | Fail-Safe Clock Monitor<br>Delay                               | —                                                                                                                                                                                                                                                                                         | 500                                  | 900 | μS    | -40°C to +85°C                                                                         |  |

**Note 1:** These parameters are characterized but not tested in manufacturing.

**2:** Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.



## FIGURE 26-18: SPIX SLAVE MODE (FULL-DUPLEX, CKE = 1, CKP = 0, SMP = 0) TIMING CHARACTERISTICS

## TABLE 26-37:SPIX SLAVE MODE (FULL-DUPLEX, CKE = 1, CKP = 1, SMP = 0) TIMING<br/>REQUIREMENTS

| AC CHARACTERISTICS |                       | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.4V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |              |                    |     |       |                                      |
|--------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------|-----|-------|--------------------------------------|
| Param<br>No.       | Symbol                | Characteristic <sup>(1)</sup>                                                                                                                                                                                                                                                           | Min          | Тур <sup>(2)</sup> | Max | Units | Conditions                           |
| SP70               | TscP                  | Maximum SCK Input Frequency                                                                                                                                                                                                                                                             | _            |                    | 11  | MHz   | See Note 3                           |
| SP72               | TscF                  | SCKx Input Fall Time                                                                                                                                                                                                                                                                    | —            | _                  | _   | ns    | See parameter DO32 and <b>Note 4</b> |
| SP73               | TscR                  | SCKx Input Rise Time                                                                                                                                                                                                                                                                    | _            |                    | _   | ns    | See parameter DO31 and <b>Note 4</b> |
| SP30               | TdoF                  | SDOx Data Output Fall Time                                                                                                                                                                                                                                                              | —            | _                  | _   | ns    | See parameter DO32 and <b>Note 4</b> |
| SP31               | TdoR                  | SDOx Data Output Rise Time                                                                                                                                                                                                                                                              | _            | _                  | —   | ns    | See parameter DO31 and <b>Note 4</b> |
| SP35               | TscH2doV,<br>TscL2doV | SDOx Data Output Valid after<br>SCKx Edge                                                                                                                                                                                                                                               | —            | 6                  | 20  | ns    | —                                    |
| SP36               | TdoV2scH,<br>TdoV2scL | SDOx Data Output Setup to<br>First SCKx Edge                                                                                                                                                                                                                                            | 30           | —                  | _   | ns    | —                                    |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDIx Data Input to SCKx Edge                                                                                                                                                                                                                                              | 30           | _                  | —   | ns    | _                                    |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input to SCKx Edge                                                                                                                                                                                                                                               | 30           | _                  | _   | ns    | —                                    |
| SP50               | TssL2scH,<br>TssL2scL | $\overline{SSx} \downarrow$ to SCKx $\uparrow$ or SCKx Input                                                                                                                                                                                                                            | 120          | Ι                  | —   | ns    | _                                    |
| SP51               | TssH2doZ              | SSx                                                                                                                                                                                                                                                                                     | 10           | _                  | 50  | ns    | _                                    |
| SP52               | TscH2ssH<br>TscL2ssH  | SSx after SCKx Edge                                                                                                                                                                                                                                                                     | 1.5 TCY + 40 | —                  |     | ns    | See Note 4                           |
| SP60               | TssL2doV              | SDOx Data Output Valid after<br>SSx Edge                                                                                                                                                                                                                                                | _            | —                  | 50  | ns    | _                                    |

**Note 1:** These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.

**3:** The minimum clock period for SCKx is 91 ns. Therefore, the SCK clock generated by the Master must not violate this specificiation.

**4:** Assumes 50 pF load on all SPIx pins.

| AC CHARACTERISTICS |                                   |                                   | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |         |            |         |                                                  |  |  |  |  |
|--------------------|-----------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------|---------|--------------------------------------------------|--|--|--|--|
| Param<br>No.       | Symbol                            | Characteristic                    | Min.                                                                                                                                                                                                                                                                                    | Тур     | Max.       | Units   | Conditions                                       |  |  |  |  |
|                    |                                   | ADC Accuracy (10-Bit Mode         | e) – Meas                                                                                                                                                                                                                                                                               | urement | ts with E  | xternal | VREF+/VREF-                                      |  |  |  |  |
| AD20c              | Nr                                | Resolution                        | 10 data bits                                                                                                                                                                                                                                                                            |         |            | bits    |                                                  |  |  |  |  |
| AD21c              | INL                               | Integral Nonlinearity             | -1.5                                                                                                                                                                                                                                                                                    | -       | +1.5       | LSb     | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.6V |  |  |  |  |
| AD22c              | DNL                               | Differential Nonlinearity         | >-1                                                                                                                                                                                                                                                                                     | —       | <1         | LSb     | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.6V |  |  |  |  |
| AD23c              | Gerr                              | Gain Error                        | -                                                                                                                                                                                                                                                                                       | 3       | 6          | LSb     | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.6V |  |  |  |  |
| AD24c              | EOFF                              | Offset Error                      | -                                                                                                                                                                                                                                                                                       | 2       | 5          | LSb     | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.6V |  |  |  |  |
| AD25c              | —                                 | Monotonicity                      | —                                                                                                                                                                                                                                                                                       | —       | —          | _       | Guaranteed                                       |  |  |  |  |
|                    |                                   | ADC Accuracy (10-Bit Mode         | e) – Meas                                                                                                                                                                                                                                                                               | uremen  | ts with lı | nternal | VREF+/VREF-                                      |  |  |  |  |
| AD20d              | Nr                                | Resolution                        | 10 data bits                                                                                                                                                                                                                                                                            |         |            | bits    | _                                                |  |  |  |  |
| AD21d              | INL                               | Integral Nonlinearity             | -1                                                                                                                                                                                                                                                                                      | —       | +1         | LSb     | VINL = AVSS = 0V, AVDD = 3.6V                    |  |  |  |  |
| AD22d              | DNL                               | Differential Nonlinearity         | >-1                                                                                                                                                                                                                                                                                     | —       | <1         | LSb     | VINL = AVSS = 0V, AVDD = 3.6V                    |  |  |  |  |
| AD23d              | Gerr                              | Gain Error                        | —                                                                                                                                                                                                                                                                                       | 7       | 15         | LSb     | VINL = AVSS = 0V, AVDD = 3.6V                    |  |  |  |  |
| AD24d              | EOFF                              | Offset Error                      | —                                                                                                                                                                                                                                                                                       | 3       | 7          | LSb     | VINL = AVSS = 0V, AVDD = 3.6V                    |  |  |  |  |
| AD25d              | —                                 | Monotonicity                      | —                                                                                                                                                                                                                                                                                       | —       |            | -       | Guaranteed                                       |  |  |  |  |
|                    | Dynamic Performance (10-Bit Mode) |                                   |                                                                                                                                                                                                                                                                                         |         |            |         |                                                  |  |  |  |  |
| AD30b              | THD                               | Total Harmonic Distortion         | —                                                                                                                                                                                                                                                                                       | —       | -64        | dB      | _                                                |  |  |  |  |
| AD31b              | SINAD                             | Signal to Noise and<br>Distortion | 57                                                                                                                                                                                                                                                                                      | 58.5    | _          | dB      | —                                                |  |  |  |  |
| AD32b              | SFDR                              | Spurious Free Dynamic<br>Range    | 72                                                                                                                                                                                                                                                                                      | _       | _          | dB      | _                                                |  |  |  |  |
| AD33b              | Fnyq                              | Input Signal Bandwidth            | _                                                                                                                                                                                                                                                                                       | _       | 550        | kHz     | —                                                |  |  |  |  |
| AD34b              | ENOB                              | Effective Number of Bits          | 9.16                                                                                                                                                                                                                                                                                    | 9.4     |            | bits    | —                                                |  |  |  |  |

#### TABLE 26-45: ADC MODULE SPECIFICATIONS (10-BIT MODE)<sup>(1)</sup>

**Note 1:** Injection currents > | 0 | can affect the ADC results by approximately 4-6 counts.

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

### QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2009-2012, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

#### ISBN: 978-1-62076-343-8

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.

### **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing

Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hangzhou** Tel: 86-571-2819-3187 Fax: 86-571-2819-3189

China - Hong Kong SAR Tel: 852-2401-1200

Fax: 852-2401-3431 China - Nanjing

Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 **China - Qingdao** Tel: 86-532-8502-7355

Fax: 86-532-8502-7505

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

**India - New Delhi** Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Osaka** Tel: 81-66-152-7160 Fax: 81-66-152-9310

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

**Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-330-9305

**Taiwan - Taipei** Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

11/29/11