Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | dsPIC | | Core Size | 16-Bit | | Speed | 40 MIPs | | Connectivity | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, QEI, WDT | | Number of I/O | 85 | | Program Memory Size | 256KB (256K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 30K x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | Data Converters | A/D 24x10/12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 100-TQFP | | Supplier Device Package | 100-TQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/dspic33fj256mc710a-e-pf | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # 2.0 GUIDELINES FOR GETTING STARTED WITH 16-BIT DIGITAL SIGNAL CONTROLLERS - Note 1: This data sheet summarizes the features of the dsPIC33FJXXXMCX06A/X08A/X10A family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com). - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information. ### 2.1 Basic Connection Requirements Getting started with the dsPIC33FJXXXMCX06A/X08A/X10A family of 16-bit Digital Signal Controllers (DSC) requires attention to a minimal set of device pin connections before proceeding with development. The following is a list of pin names, which must always be connected: - All VDD and Vss pins (see Section 2.2 "Decoupling Capacitors") - All AVDD and AVSS pins (regardless if ADC module is not used) (see Section 2.2 "Decoupling Capacitors") • VCAP (see Section 2.3 "CPU Logic Filter Capacitor Connection (VCAP)") - MCLR pin (see Section 2.4 "Master Clear (MCLR) Pin") - PGECx/PGEDx pins used for In-Circuit Serial Programming™ (ICSP™) and debugging purposes (see Section 2.5 "ICSP Pins") - OSC1 and OSC2 pins when external oscillator source is used (see Section 2.6 "External Oscillator Pins") Additionally, the following pins may be required: VREF+/VREF- pins used when external voltage reference for ADC module is implemented **Note:** The AVDD and AVSS pins must be connected independent of the ADC voltage reference source. ### 2.2 Decoupling Capacitors The use of decoupling capacitors on every pair of power supply pins, such as VDD, VSS, AVDD and AVSS is required. Consider the following criteria when using decoupling capacitors: - Value and type of capacitor: Recommendation of 0.1 $\mu$ F (100 nF), 10-20V. This capacitor should be a low-ESR and have resonance frequency in the range of 20 MHz and higher. It is recommended that ceramic capacitors be used. - Placement on the printed circuit board: The decoupling capacitors should be placed as close to the pins as possible. It is recommended to place the capacitors on the same side of the board as the device. If space is constricted, the capacitor can be placed on another layer on the PCB using a via; however, ensure that the trace length from the pin to the capacitor is within one-quarter inch (6 mm) in length. - Handling high-frequency noise: If the board is experiencing high-frequency noise, upward of tens of MHz, add a second ceramic type capacitor in parallel to the above described decoupling capacitor. The value of the second capacitor can be in the range of 0.01 μF to 0.001 μF. Place this second capacitor next to the primary decoupling capacitor. In high-speed circuit designs, consider implementing a decade pair of capacitances as close to the power and ground pins as possible. For example, 0.1 μF in parallel with 0.001 μF. - Maximizing performance: On the board layout from the power supply circuit, run the power and return traces to the decoupling capacitors first, and then to the device pins. This ensures that the decoupling capacitors are first in the power chain. Equally important is to keep the trace length between the capacitor and the power pins to a minimum, thereby reducing PCB track inductance. # FIGURE 2-1: RECOMMENDED MINIMUM CONNECTION Note 1: As an option, instead of a hard-wired connection, an inductor (L1) can be substituted between VDD and AVDD to improve ADC noise rejection. The inductor impedance should be less than $1\Omega$ and the inductor capacity greater than 10 mA. Where $$f = \frac{FCNV}{2} \qquad \text{(i.e., ADC conversion rate/2)}$$ $$f = \frac{1}{(2\pi\sqrt{LC})}$$ $$L = \left(\frac{1}{(2\pi f\sqrt{C})}\right)^2$$ #### 2.2.1 TANK CAPACITORS On boards with power traces running longer than six inches in length, it is suggested to use a tank capacitor for integrated circuits including DSCs to supply a local power source. The value of the tank capacitor should be determined based on the trace resistance that connects the power supply source to the device and the maximum current drawn by the device in the application. In other words, select the tank capacitor so that it meets the acceptable voltage sag at the device. Typical values range from 4.7 $\mu F$ to 47 $\mu F$ . # 2.3 CPU Logic Filter Capacitor Connection (VCAP) A low-ESR (< 5 Ohms) capacitor is required on the VCAP pin, which is used to stabilize the voltage regulator output voltage. The VCAP pin must not be connected to VDD and must have a capacitor between 4.7 $\mu$ F and 10 $\mu$ F, 16V connected to ground. The type can be ceramic or tantalum. Refer to **Section 26.0** "Electrical Characteristics" for additional information. The placement of this capacitor should be close to the VCAP. It is recommended that the trace length not exceed one-quarter inch (6 mm). Refer to **Section 23.2** "On-Chip Voltage Regulator" for details. ### 2.4 Master Clear (MCLR) Pin The $\overline{\text{MCLR}}$ pin provides for two specific device functions: - · Device Reset - · Device Programming and Debugging During device programming and debugging, the resistance and capacitance that can be added to the pin must be considered. Device programmers and debuggers drive the $\overline{\text{MCLR}}$ pin. Consequently, specific voltage levels (VIH and VIL) and fast signal transitions must not be adversely affected. Therefore, specific values of R and C will need to be adjusted based on the application and PCB requirements. For example, as shown in Figure 2-2, it is recommended that the capacitor, C, be isolated from the $\overline{\text{MCLR}}$ pin during programming and debugging operations. Place the components shown in Figure 2-2 within one-quarter inch (6 mm) from the $\overline{\text{MCLR}}$ pin. # FIGURE 2-2: EXAMPLE OF MCLR PIN CONNECTIONS - Note 1: $R \le 10 \text{ k}\Omega$ is recommended. A suggested starting value is $10 \text{ k}\Omega$ . Ensure that the MCLR pin VIH and VIL specifications are met. - 2: $R1 \le 470\Omega$ will limit any current flowing into $\overline{MCLR}$ from the external capacitor, C, in the event of $\overline{MCLR}$ pin breakdown, due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS). Ensure that the $\overline{MCLR}$ pin VIH and VIL specifications are met. #### REGISTER 3-2: CORCON: CORE CONTROL REGISTER | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R-0 | R-0 | R-0 | |--------|-----|-----|-------|--------------------|-----|---------|-------| | _ | _ | _ | US | EDT <sup>(1)</sup> | | DL<2:0> | | | bit 15 | _ | _ | | | | | bit 8 | | R/W-0 | R/W-0 | R/W-1 | R/W-0 | R/C-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-------|-------|--------|---------------------|-------|-------|-------| | SATA | SATB | SATDW | ACCSAT | IPL3 <sup>(2)</sup> | PSV | RND | IF | | bit 7 | | | | | | | bit 0 | | Legend: | C = Clearable bit | | | |---------------------|---------------------|-----------------------------|------------------| | R = Readable bit | W = Writable bit | -n = Value at POR | '1' = Bit is set | | 0' = Bit is cleared | 'x = Bit is unknown | U = Unimplemented bit, read | as '0' | bit 15-13 **Unimplemented:** Read as '0' bit 12 US: DSP Multiply Unsigned/Signed Control bit 1 = DSP engine multiplies are unsigned0 = DSP engine multiplies are signed bit 11 EDT: Early DO Loop Termination Control bit<sup>(1)</sup> 1 = Terminate executing DO loop at end of current loop iteration 0 = No effect bit 10-8 DL<2:0>: DO Loop Nesting Level Status bits 111 = 7 DO loops active : 001 = 1 DO loop active 000 = 0 DO loops active bit 7 SATA: AccA Saturation Enable bit 1 = Accumulator A saturation enabled0 = Accumulator A saturation disabled bit 6 SATB: AccB Saturation Enable bit 1 = Accumulator B saturation enabled0 = Accumulator B saturation disabled bit 5 SATDW: Data Space Write from DSP Engine Saturation Enable bit 1 = Data space write saturation enabled0 = Data space write saturation disabled bit 4 ACCSAT: Accumulator Saturation Mode Select bit 1 = 9.31 saturation (super saturation) 0 = 1.31 saturation (normal saturation) bit 3 IPL3: CPU Interrupt Priority Level Status bit 3<sup>(2)</sup> 1 = CPU interrupt priority level is greater than 7 0 = CPU interrupt priority level is 7 or less bit 2 **PSV:** Program Space Visibility in Data Space Enable bit 1 = Program space visible in data space0 = Program space not visible in data space bit 1 RND: Rounding Mode Select bit 1 = Biased (conventional) rounding enabled0 = Unbiased (convergent) rounding enabled bit 0 IF: Integer or Fractional Multiplier Mode Select bit 1 = Integer mode enabled for DSP multiply ops0 = Fractional mode enabled for DSP multiply ops Note 1: This bit will always read as '0'. 2: The IPL3 bit is concatenated with the IPL<2:0> bits (SR<7:5>) to form the CPU interrupt priority level. **TABLE 4-22:** ECAN1 REGISTER MAP WHEN WIN (C1CTRL<0>) = 1 | File Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | |------------|---------------|--------|---------------------|--------|--------|--------|--------|--------|----------|---------------------------------------------------------------|----------|--------|-------|-------|--------|--------|--------|---------------| | | 0400-<br>041E | | See defin | | | | | | | ion when WIN = x | | | | | | | | | | C1BUFPNT1 | 0420 | | F3BP<3:0> F2BP<3:0> | | | | | | | | F1BP | <3:0> | | | F0BP | '<3:0> | | 0000 | | C1BUFPNT2 | 0422 | | F7BF | P<3:0> | | | F6BF | P<3:0> | | | F5BP | <3:0> | | | F4BP | '<3:0> | | 0000 | | C1BUFPNT3 | 0424 | | F11BI | P<3:0> | | | F10B | P<3:0> | | | F9BP | <3:0> | | | F8BP | '<3:0> | | 0000 | | C1BUFPNT4 | 0426 | | F15B | P<3:0> | | | F14B | P<3:0> | | | F13BF | P<3:0> | | | F12BF | P<3:0> | | 0000 | | C1RXM0SID | 0430 | | | | SID< | 10:3> | | | | | SID<2:0> | | _ | MIDE | _ | EID< | 17:16> | xxxx | | C1RXM0EID | 0432 | | | | EID< | 15:8> | | | | | | | EID< | 7:0> | | | | xxxx | | C1RXM1SID | 0434 | | | | SID< | 10:3> | | | | | SID<2:0> | | _ | MIDE | _ | EID< | 17:16> | xxxx | | C1RXM1EID | 0436 | | | | EID< | 15:8> | | | | | | | EID< | 7:0> | | _ | | xxxx | | C1RXM2SID | 0438 | | SID<10:3> | | | | | | | SID<2:0> | | _ | MIDE | _ | EID< | 17:16> | xxxx | | | C1RXM2EID | 043A | | EID<15:8> | | | | | | | | | EID< | 7:0> | | | | xxxx | | | C1RXF0SID | 0440 | | SID<10:3> | | | | | | SID<2:0> | | _ | EXIDE | _ | EID< | 17:16> | xxxx | | | | C1RXF0EID | 0442 | | EID<15:8> | | | | | | EID<7:0> | | | | | | | xxxx | | | | C1RXF1SID | 0444 | | | | SID< | 10:3> | | | | | SID<2:0> | | _ | EXIDE | _ | EID< | 17:16> | xxxx | | C1RXF1EID | 0446 | | | | EID< | 15:8> | | | | | | | EID< | 7:0> | | | | xxxx | | C1RXF2SID | 0448 | | | | SID< | 10:3> | | | | | SID<2:0> | | _ | EXIDE | _ | EID< | 17:16> | xxxx | | C1RXF2EID | 044A | | | | EID< | 15:8> | | | | | | | EID< | 7:0> | | _ | | xxxx | | C1RXF3SID | 044C | | | | SID< | 10:3> | | | | SID<2:0> — EXIDE — EID<17:16> | | | | | 17:16> | xxxx | | | | C1RXF3EID | 044E | | | | EID< | 15:8> | | | | EID<7:0> | | | | | | xxxx | | | | C1RXF4SID | 0450 | | | | SID< | 10:3> | | | | SID<2:0> — EXIDE — EID<17:16> | | | | | | 17:16> | xxxx | | | C1RXF4EID | 0452 | | | | EID< | 15:8> | | | | EID<7:0> | | | | | | | xxxx | | | C1RXF5SID | 0454 | | | | SID< | 10:3> | | | | SID<2:0> | | | | | | 17:16> | xxxx | | | C1RXF5EID | 0456 | | | | EID< | 15:8> | | | | EID<7:0> | | | | | | xxxx | | | | C1RXF6SID | 0458 | | | | SID< | 10:3> | | | | | SID<2:0> | | _ | EXIDE | _ | EID< | 17:16> | xxxx | | C1RXF6EID | 045A | | | | EID< | 15:8> | | | | | | | EID< | 7:0> | | _ | | xxxx | | C1RXF7SID | 045C | | | | SID< | 10:3> | | | | | SID<2:0> | | _ | EXIDE | _ | EID< | 17:16> | xxxx | | C1RXF7EID | 045E | | | | EID< | 15:8> | | | | | | | EID< | 7:0> | | _ | | xxxx | | C1RXF8SID | 0460 | | SID<10:3> | | | | | | | | SID<2:0> | | _ | EXIDE | _ | EID< | 17:16> | xxxx | | C1RXF8EID | 0462 | | EID<15:8> | | | | | | | EID<7:0> | | | | | | xxxx | | | | C1RXF9SID | 0464 | | | · | SID< | 10:3> | | | | SID<2:0> — EXIDE — EID<17:16> | | | | | | 17:16> | xxxx | | | C1RXF9EID | 0466 | | EID<15:8> | | | | | | | EID<7:0> | | | | | | · | xxxx | | | C1RXF10SID | 0468 | | | | SID< | 10:3> | | | | SID<2:0> — EXIDE — EID<17:16> | | | | | 17:16> | xxxx | | | | C1RXF10EID | 046A | | | | EID< | 15:8> | | | | | | | EID< | 7:0> | | | | xxxx | dsPIC33FJXXXMCX06A/X08A/X10A x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend: **TABLE 4-25:** ECAN2 REGISTER MAP WHEN WIN (C1CTRL<0>) = 1 FOR dsPIC33FJXXXMC708A/710A DEVICES | File Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | |------------|---------------|----------------|---------------------|--------|--------|--------|--------|--------|--------------|---------------------------------------------------------------|----------|--------|-------|--------|--------|--------|--------|---------------| | | 0500-<br>051E | See definition | | | | | | | when WIN = x | | | | | | | | | | | C2BUFPNT1 | 0520 | | F3BP<3:0> F2BP<3:0> | | | | | | | | F1BF | 2<3:0> | | | F0BF | P<3:0> | | 0000 | | C2BUFPNT2 | 0522 | | F7BF | P<3:0> | | | F6BP | 2<3:0> | | | F5BF | 2<3:0> | | | F4BF | P<3:0> | | 0000 | | C2BUFPNT3 | 0524 | | F11BI | P<3:0> | | | F10BF | P<3:0> | | | F9BF | >3:0> | | | F8BF | P<3:0> | | 0000 | | C2BUFPNT4 | 0526 | | F15BI | P<3:0> | | | F14BF | P<3:0> | | | F13BI | P<3:0> | | | F12BI | P<3:0> | | 0000 | | C2RXM0SID | 0530 | | | | SID< | 10:3> | | | | | SID<2:0> | | _ | MIDE | _ | EID< | 17:16> | xxxx | | C2RXM0EID | 0532 | | | | EID< | 15:8> | | | | | | | EID< | <7:0> | | | | xxxx | | C2RXM1SID | 0534 | | | | SID< | 10:3> | | | | | SID<2:0> | | _ | MIDE | _ | EID< | 17:16> | xxxx | | C2RXM1EID | 0536 | | | | EID< | 15:8> | | | | | | | EID< | <7:0> | | | | xxxx | | C2RXM2SID | 0538 | SID<10:3> | | | | | | | SID<2:0> | | _ | MIDE | _ | EID< | 17:16> | xxxx | | | | C2RXM2EID | 053A | EID<15:8> | | | | | | | | | EID< | <7:0> | | | | xxxx | | | | C2RXF0SID | 0540 | SID<10:3> | | | | | | | SID<2:0> | | _ | EXIDE | _ | EID< | 17:16> | xxxx | | | | C2RXF0EID | 0542 | | | | EID< | 15:8> | | | | EID<7:0> | | | | | | | xxxx | | | C2RXF1SID | 0544 | | | | SID< | 10:3> | | | | | SID<2:0> | | _ | EXIDE | _ | EID< | 17:16> | xxxx | | C2RXF1EID | 0546 | | | | EID< | 15:8> | | | | | | | EID< | <7:0> | | | | xxxx | | C2RXF2SID | 0548 | | | | SID< | 10:3> | | | | | SID<2:0> | | _ | EXIDE | _ | EID< | 17:16> | xxxx | | C2RXF2EID | 054A | | | | EID< | 15:8> | | | | | | | EID | <7:0> | | | | xxxx | | C2RXF3SID | 054C | | | | SID< | 10:3> | | | | SID<2:0> — EXIDE — EID<17:16> | | | | 17:16> | xxxx | | | | | C2RXF3EID | 054E | | | | EID< | 15:8> | | | | EID<7:0> | | | | | | xxxx | | | | C2RXF4SID | 0550 | | | | SID< | 10:3> | | | | SID<2:0> — EXIDE — EID<17:16> | | | | | 17:16> | xxxx | | | | C2RXF4EID | 0552 | | | | EID< | 15:8> | | | | EID<7:0> | | | | | | | xxxx | | | C2RXF5SID | 0554 | | | | SID< | 10:3> | | | | SID<2:0> — EXIDE — EID<17:16> | | | | | | 17:16> | xxxx | | | C2RXF5EID | 0556 | | | | EID< | 15:8> | | | | | | | EID | <7:0> | | | | xxxx | | C2RXF6SID | 0558 | | | | SID< | 10:3> | | | | | SID<2:0> | | _ | EXIDE | _ | EID< | 17:16> | xxxx | | C2RXF6EID | 055A | | | | EID< | 15:8> | | | | | | | EID | <7:0> | | | | xxxx | | C2RXF7SID | 055C | | | | SID< | 10:3> | | | | | SID<2:0> | | _ | EXIDE | _ | EID< | 17:16> | xxxx | | C2RXF7EID | 055E | EID<15:8> | | | | | | | | | | | EID | <7:0> | | | | xxxx | | C2RXF8SID | 0560 | SID<10:3> | | | | | | | | SID<2:0> — EXIDE — EID<17:16> | | | | 17:16> | xxxx | | | | | C2RXF8EID | 0562 | EID<15:8> | | | | | | | | | | | EID | <7:0> | | | | xxxx | | C2RXF9SID | 0564 | SID<10:3> | | | | | | | | | SID<2:0> | | _ | EXIDE | _ | EID< | 17:16> | xxxx | | C2RXF9EID | 0566 | EID<15:8> | | | | | | | | EID<7:0> | | | | | | xxxx | | | | C2RXF10SID | 0568 | | | | SID< | 10:3> | | · | | SID<2:0> — EXIDE — EID<17:16> | | | | | 17:16> | xxxx | | | | C2RXF10EID | 056A | | | | EID< | 15:8> | | | | | | | EID | <7:0> | | | | xxxx | Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal. TABLE 7-1: INTERRUPT VECTORS | Vector<br>Number | Interrupt<br>Request (IRQ)<br>Number | IVT Address | AIVT Address | Interrupt Source | | | |------------------|--------------------------------------|-------------|--------------|---------------------------------|--|--| | 8 | 0 | 0x000014 | 0x000114 | INT0 – External Interrupt 0 | | | | 9 | 1 | 0x000016 | 0x000116 | IC1 – Input Capture 1 | | | | 10 | 2 | 0x000018 | 0x000118 | OC1 – Output Compare 1 | | | | 11 | 3 | 0x00001A | 0x00011A | T1 – Timer1 | | | | 12 | 4 | 0x00001C | 0x00011C | DMA0 – DMA Channel 0 | | | | 13 | 5 | 0x00001E | 0x00011E | IC2 – Input Capture 2 | | | | 14 | 6 | 0x000020 | 0x000120 | OC2 – Output Compare 2 | | | | 15 | 7 | 0x000022 | 0x000122 | T2 – Timer2 | | | | 16 | 8 | 0x000024 | 0x000124 | T3 – Timer3 | | | | 17 | 9 | 0x000026 | 0x000126 | SPI1E – SPI1 Error | | | | 18 | 10 | 0x000028 | 0x000128 | SPI1 – SPI1 Transfer Done | | | | 19 | 11 | 0x00002A | 0x00012A | U1RX – UART1 Receiver | | | | 20 | 12 | 0x00002C | 0x00012C | U1TX – UART1 Transmitter | | | | 21 | 13 | 0x00002E | 0x00012E | ADC1 – ADC 1 | | | | 22 | 14 | 0x000030 | 0x000130 | DMA1 – DMA Channel 1 | | | | 23 | 15 | 0x000032 | 0x000132 | Reserved | | | | 24 | 16 | 0x000034 | 0x000134 | SI2C1 – I2C1 Slave Events | | | | 25 | 17 | 0x000036 | 0x000136 | MI2C1 – I2C1 Master Events | | | | 26 | 18 | 0x000038 | 0x000138 | Reserved | | | | 27 | 19 | 0x00003A | 0x00013A | Change Notification Interrupt | | | | 28 | 20 | 0x00003C | 0x00013C | INT1 – External Interrupt 1 | | | | 29 | 21 | 0x00003E | 0x00013E | ADC2 – ADC 2 | | | | 30 | 22 | 0x000040 | 0x000140 | IC7 – Input Capture 7 | | | | 31 | 23 | 0x000042 | 0x000142 | IC8 – Input Capture 8 | | | | 32 | 24 | 0x000044 | 0x000114 | DMA2 – DMA Channel 2 | | | | 33 | 25 | 0x000046 | 0x000146 | OC3 – Output Compare 3 | | | | 34 | 26 | 0x000048 | 0x000148 | OC4 – Output Compare 4 | | | | 35 | 27 | 0x00004A | 0x00014A | T4 – Timer4 | | | | 36 | 28 | 0x00004C | 0x00014C | T5 – Timer5 | | | | 37 | 29 | 0x00004E | 0x00014E | INT2 – External Interrupt 2 | | | | 38 | 30 | 0x000050 | 0x000150 | U2RX – UART2 Receiver | | | | 39 | 31 | 0x000052 | 0x000152 | U2TX – UART2 Transmitter | | | | 40 | 32 | 0x000054 | 0x000154 | SPI2E – SPI2 Error | | | | 41 | 33 | 0x000056 | 0x000156 | SPI1 – SPI1 Transfer Done | | | | 42 | 34 | 0x000058 | 0x000158 | C1RX – ECAN1 Receive Data Ready | | | | 43 | 35 | 0x00005A | 0x00015A | C1 – ECAN1 Event | | | | 44 | 36 | 0x00005C | 0x00015C | DMA3 – DMA Channel 3 | | | | 45 | 37 | 0x00005E | 0x00015E | IC3 – Input Capture 3 | | | | 46 | 38 | 0x000060 | 0x000160 | IC4 – Input Capture 4 | | | | 47 | 39 | 0x000062 | 0x000162 | IC5 – Input Capture 5 | | | | 48 | 40 | 0x000064 | 0x000164 | IC6 – Input Capture 6 | | | | 49 | 41 | 0x000066 | 0x000166 | OC5 – Output Compare 5 | | | | 50 | 42 | 0x000068 | 0x000168 | OC6 – Output Compare 6 | | | | 51 | 43 | 0x00006A | 0x00016A | OC7 – Output Compare 7 | | | | 52 | 44 | 0x00006C | 0x00016C | OC8 – Output Compare 8 | | | | 53 | 45 | 0x00006E | 0x00016E | Reserved | | | ### REGISTER 7-26: IPC11: INTERRUPT PRIORITY CONTROL REGISTER 11 | U-0 | R/W-1 | R/W-0 | R/W-0 | U-0 | R/W-1 | R/W-0 | R/W-0 | |--------|-------|-----------|-------|-----|-------|-------------|-------| | _ | | T6IP<2:0> | | _ | | DMA4IP<2:0> | | | bit 15 | | | | | | | bit 8 | | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-1 | R/W-0 | R/W-0 | |-------|-----|-----|-----|-----|-------|------------|-------| | _ | _ | _ | _ | _ | | OC8IP<2:0> | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 **Unimplemented:** Read as '0' bit 14-12 T6IP<2:0>: Timer6 Interrupt Priority bits 111 = Interrupt is priority 7 (highest priority interrupt) • • 001 = Interrupt is priority 1 000 = Interrupt source is disabled bit 11 **Unimplemented:** Read as '0' bit 10-8 DMA4IP<2:0>: DMA Channel 4 Data Transfer Complete Interrupt Priority bits 111 = Interrupt is priority 7 (highest priority interrupt) • • \_ \_ \_ 001 = Interrupt is priority 1 000 = Interrupt source is disabled bit 7-3 **Unimplemented:** Read as '0' bit 2-0 OC8IP<2:0>: Output Compare Channel 8 Interrupt Priority bits 111 = Interrupt is priority 7 (highest priority interrupt) • • 001 = Interrupt is priority 1 000 = Interrupt source is disabled ### 7.4 Interrupt Setup Procedures #### 7.4.1 INITIALIZATION To configure an interrupt source, do the following: - Set the NSTDIS bit (INTCON1<15>) if nested interrupts are not desired. - Select the user-assigned priority level for the interrupt source by writing the control bits in the appropriate IPCx register. The priority level will depend on the specific application and type of interrupt source. If multiple priority levels are not desired, the IPCx register control bits for all enabled interrupt sources may be programmed to the same non-zero value. **Note:** At a device Reset, the IPCx registers are initialized such that all user interrupt sources are assigned to priority level 4. - 3. Clear the interrupt flag status bit associated with the peripheral in the associated IFSx register. - Enable the interrupt source by setting the interrupt enable control bit associated with the source in the appropriate IECx register. #### 7.4.2 INTERRUPT SERVICE ROUTINE The method that is used to declare an Interrupt Service Routine (ISR) and initialize the IVT with the correct vector address will depend on the programming language (i.e., 'C' or assembler) and the language development toolsuite that is used to develop the application. In general, the user must clear the interrupt flag in the appropriate IFSx register for the source of interrupt that the ISR handles. Otherwise, the ISR will be re-entered immediately after exiting the routine. If the ISR is coded in assembly language, it must be terminated using a RETFIE instruction to unstack the saved PC value, SRL value and old CPU priority level. #### 7.4.3 TRAP SERVICE ROUTINE A Trap Service Routine (TSR) is coded like an ISR, except that the appropriate trap status flag in the INTCON1 register must be cleared to avoid re-entry into the TSR. ### 7.4.4 INTERRUPT DISABLE All user interrupts can be disabled using the following procedure: - 1. Push the current SR value onto the software stack using the PUSH instruction. - 2. Force the CPU to priority level 7 by inclusive ORing the value OEh with SRL. To enable user interrupts, the ${\tt POP}$ instruction may be used to restore the previous SR value. Note that only user interrupts with a priority level of 7 or less can be disabled. Trap sources (level 8-level 15) cannot be disabled. The DISI instruction provides a convenient way to disable interrupts of priority levels 1-6 for a fixed period of time. Level 7 interrupt sources are not disabled by the DISI instruction. ### REGISTER 8-2: DMAXREQ: DMA CHANNEL x IRQ SELECT REGISTER | R/W-0 | U-0 |----------------------|-----|-----|-----|-----|-----|-----|-------| | FORCE <sup>(1)</sup> | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | |-------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------| | _ | IRQSEL6 <sup>(2)</sup> | IRQSEL5 <sup>(2)</sup> | IRQSEL4 <sup>(2)</sup> | IRQSEL3 <sup>(2)</sup> | IRQSEL2 <sup>(2)</sup> | IRQSEL1 <sup>(2)</sup> | IRQSEL0 <sup>(2)</sup> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 **FORCE**: Force DMA Transfer bit<sup>(1)</sup> 1 = Force a single DMA transfer (Manual mode) 0 = Automatic DMA transfer initiation by DMA request bit 14-7 **Unimplemented:** Read as '0' bit 6-0 IRQSEL<6:0>: DMA Peripheral IRQ Number Select bits<sup>(2)</sup> 0000000-1111111 = DMAIRQ0-DMAIRQ127 selected to be Channel DMAREQ **Note 1:** The FORCE bit cannot be cleared by the user. The FORCE bit is cleared by hardware when the forced DMA transfer is complete. 2: See Table 8-1 for a complete listing of IRQ numbers for all interrupt sources. Note: ### 13.0 TIMER2/3, TIMER4/5, TIMER6/7 AND TIMER8/9 - Note 1: This data sheet summarizes the features of the dsPIC33FJXXXMCX06A/X08A/X10A family of devices. However, it is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 11. "Timers" (DS70205) in the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com). - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information. The Timer2/3, Timer4/5, Timer6/7 and Timer8/9 modules are 32-bit timers that can also be configured as four independent 16-bit timers with selectable operating modes. As a 32-bit timer, Timer2/3, Timer4/5, Timer6/7 and Timer8/9 operate in three modes: - Two Independent 16-Bit Timers (e.g., Timer2 and Timer3) with all 16-Bit operating modes (except Asynchronous Counter mode) - · Single 32-Bit Timer - Single 32-Bit Synchronous Counter They also support the following features: - · Timer Gate Operation - · Selectable Prescaler Settings - · Timer Operation during Idle and Sleep modes - · Interrupt on a 32-Bit Period Register Match - Time Base for Input Capture and Output Compare Modules (Timer2 and Timer3 only) - ADC1 Event Trigger (Timer2/3 only) - ADC2 Event Trigger (Timer4/5 only) Individually, all eight of the 16-bit timers can function as synchronous timers or counters. They also offer the features listed above, except for the event trigger; this is implemented only with Timer2/3. The operating modes and enabled features are determined by setting the appropriate bit(s) in the T2CON, T3CON, T4CON, T5CON, T6CON, T7CON, T8CON and T9CON registers. T2CON, T4CON, T6CON and T8CON are shown in generic form in Register 13-1. T3CON, T5CON, T7CON and T9CON are shown in Register 13-2. For 32-bit timer/counter operation, Timer2, Timer4, Timer6 or Timer8 is the least significant word; Timer3, Timer5, Timer7 or Timer9 is the most significant word of the 32-bit timers. For 32-bit operation, T3CON, T5CON, T7CON and T9CON control bits are ignored. Only T2CON, T4CON, T6CON and T8CON control bits are used for setup and control. Timer2, Timer4, Timer6 and Timer8 clock and gate inputs are utilized for the 32-bit timer modules, but an interrupt is generated with the Timer3, Timer5, Ttimer7 and Timer9 interrupt flags. To configure Timer2/3, Timer4/5, Timer6/7 or Timer8/9 for 32-bit operation, do the following: - 1. Set the corresponding T32 control bit. - 2. Select the prescaler ratio for Timer2, Timer4, Timer6 or Timer8 using the TCKPS<1:0> bits. - 3. Set the Clock and Gating modes using the corresponding TCS and TGATE bits. - 4. Load the timer period value. PR3, PR5, PR7 or PR9 contains the most significant word of the value, while PR2, PR4, PR6 or PR8 contains the least significant word. - If interrupts are required, set the interrupt enable bit, T3IE, T5IE, T7IE or T9IE. Use the priority bits, T3IP<2:0>, T5IP<2:0>, T7IP<2:0> or T9IP<2:0>, to set the interrupt priority. While Timer2, Timer4, Timer6 or Timer8 control the timer, the interrupt appears as a Timer3, Timer5, Timer7 or Timer9 interrupt. - 6. Set the corresponding TON bit. The timer value at any point is stored in the register pair, TMR3:TMR2, TMR5:TMR4, TMR7:TMR6 or TMR9:TMR8. TMR3, TMR5, TMR7 or TMR9 always contain the most significant word of the count, while TMR2, TMR4, TMR6 or TMR8 contain the least significant word. To configure any of the timers for individual 16-bit operation, do the following: - 1. Clear the T32 bit corresponding to that timer. - 2. Select the timer prescaler ratio using the TCKPS<1:0> bits. - Set the Clock and Gating modes using the TCS and TGATE bits. - 4. Load the timer period value into the PRx register. - 5. If interrupts are required, set the interrupt enable bit, TxIE. Use the priority bits, TxIP<2:0>, to set the interrupt priority. - 6. Set the TON bit. A block diagram for a 32-bit timer pair (Timer4/5) example is shown in Figure 13-1, and a timer (Timer4) operating in 16-bit mode example is shown in Figure 13-2. **Note:** Only Timer2 and Timer3 can trigger a DMA data transfer. ### REGISTER 15-1: OCxCON: OUTPUT COMPARE x CONTROL REGISTER (x = 1, 2) | U-0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0 | |--------|-----|--------|-----|-----|-----|-----|-------| | _ | _ | OCSIDL | _ | _ | - | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 | U-0 | U-0 | R-0, HC | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-----|---------|--------|-------|----------|-------| | _ | _ | _ | OCFLT | OCTSEL | | OCM<2:0> | | | bit 7 | | | | | | | bit 0 | Legend: HC = Hardware Clearable bit R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-14 **Unimplemented:** Read as '0' bit 13 OCSIDL: Stop Output Compare in Idle Mode Control bit 1 = Output Compare x halts in CPU Idle mode 0 = Output Compare x continues to operate in CPU Idle mode bit 12-5 Unimplemented: Read as '0' bit 4 OCFLT: PWM Fault Condition Status bit 1 = PWM Fault condition has occurred (cleared in hardware only) 0 = No PWM Fault condition has occurred (this bit is only used when OCM<2:0> = 111) bit 3 OCTSEL: Output Compare Timer Select bit 1 = Timer3 is the clock source for Compare x 0 = Timer2 is the clock source for Compare x bit 2-0 OCM<2:0>: Output Compare Mode Select bits 111 = PWM mode on OCx, Fault pin enabled 110 = PWM mode on OCx, Fault pin disabled 101 = Initialize OCx pin low, generate continuous output pulses on OCx pin 100 = Initialize OCx pin low, generate single output pulse on OCx pin 011 = Compare event toggles OCx pin 010 = Initialize OCx pin high, compare event forces OCx pin low 001 = Initialize OCx pin low, compare event forces OCx pin high 000 = Output compare channel is disabled #### REGISTER 16-1: PXTCON: PWMX TIME BASE CONTROL REGISTER | R/W-0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0 | |--------|-----|--------|-----|-----|-----|-----|-------| | PTEN | _ | PTSIDL | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | R/W-0 | |-------|-------|--------|-------|-------|---------|------------|-------|--| | | PTOPS | i<3:0> | | PTCK | PS<1:0> | PTMOD<1:0> | | | | bit 7 | | | | | | • | bit 0 | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 PTEN: PWM Time Base Timer Enable bit 1 = PWM time base is on 0 = PWM time base is off bit 14 **Unimplemented:** Read as '0' bit 13 PTSIDL: PWM Time Base Stop in Idle Mode bit 1 = PWM time base halts in CPU Idle mode 0 = PWM time base runs in CPU Idle mode bit 12-8 **Unimplemented:** Read as '0' bit 7-4 PTOPS<3:0>: PWM Time Base Output Postscale Select bits 1111 = 1:16 postscale . 0001 = 1:2 postscale 0000 = 1:1 postscale bit 3-2 PTCKPS<1:0>: PWM Time Base Input Clock Prescale Select bits 11 = PWM time base input clock period is 64 Tcy (1:64 prescale) 10 = PWM time base input clock period is 16 Tcy (1:16 prescale) 01 = PWM time base input clock period is 4 Tcy (1:4 prescale) 00 = PWM time base input clock period is Tcy (1:1 prescale) bit 1-0 PTMOD<1:0>: PWM Time Base Mode Select bits 11 = PWM time base operates in a Continuous Up/Down Count mode with interrupts for double PWM updates 10 = PWM time base operates in a Continuous Up/Down Count mode 01 = PWM time base operates in a Single Pulse mode 00 = PWM time base operates in a Free-Running mode ### 19.2 <sup>2</sup>C Resources Many useful resources related to $I^2C$ are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information. Note: In the event you are not able to access the product page using the link above, enter this URL in your browser: http://www.microchip.com/wwwproducts/ http://www.microchip.com/wwwproducts Devices.aspx?dDocName=en546066 #### 19.2.1 KEY RESOURCES - Section 11. "Inter-Integrated Circuit™ (I<sup>2</sup>C™)" (DS70195) - · Code Samples - Application Notes - · Software Libraries - Webinars - All related dsPIC33F/PIC24H Family Reference Manuals Sections - · Development Tools ### 19.3 I<sup>2</sup>C Control Registers I2CxCON and I2CxSTAT are control and status registers, respectively. The I2CxCON register is readable and writable. The lower six bits of I2CxSTAT are read-only. The remaining bits of the I2CSTAT are read/write. I2CxRSR is the shift register used for shifting data, whereas I2CxRCV is the buffer register to which data bytes are written, or from which data bytes are read. I2CxRCV is the receive buffer. I2CxTRN is the transmit register to which bytes are written during a transmit operation. The I2CxADD register holds the slave address. A status bit, ADD10, indicates 10-bit Address mode. The I2CxBRG acts as the Baud Rate Generator (BRG) reload value. In receive operations, I2CxRSR and I2CxRCV together form a double-buffered receiver. When I2CxRSR receives a complete byte, it is transferred to I2CxRCV and an interrupt pulse is generated. ### REGISTER 22-1: ADxCON1: ADCx CONTROL REGISTER 1 (where x = 1 or 2) | R/W-0 | U-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | |--------|-----|--------|---------|-----|-------|-------|--------| | ADON | _ | ADSIDL | ADDMABM | _ | AD12B | FORM | 1<1:0> | | bit 15 | | | | | | | bit 8 | | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0,<br>HC,HS | R/C-0,<br>HC, HS | |-----------|-------|-------|-----|--------|-------|-----------------|------------------| | SSRC<2:0> | | | _ | SIMSAM | ASAM | SAMP | DONE | | bit 7 | | | | | | | bit 0 | | Legend: | HC = Hardware Clearable bit | HS = Hardware Settable bit | C= Clearable bit | |-------------------|-----------------------------|-----------------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read | as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | bit 15 ADON: ADC Operating Mode bit 1 = ADC module is operating 0 = ADC is off bit 14 **Unimplemented:** Read as '0' bit 13 ADSIDL: Stop in Idle Mode bit 1 = Discontinue module operation when device enters Idle mode 0 = Continue module operation in Idle mode bit 12 ADDMABM: DMA Buffer Build Mode bit 1 = DMA buffers are written in the order of conversion. The module will provide an address to the DMA channel that is the same as the address used for the non-DMA stand-alone buffer 0 = DMA buffers are written in Scatter/Gather mode. The module will provide a scatter/gather address to the DMA channel, based on the index of the analog input and the size of the DMA buffer bit 11 **Unimplemented:** Read as '0' bit 10 AD12B: 10-Bit or 12-Bit Operation Mode bit 1 = 12-bit, 1-channel ADC operation 0 = 10-bit, 4-channel ADC operation bit 9-8 **FORM<1:0>:** Data Output Format bits For 10-Bit Operation: 11 = Signed fractional (Dout = sddd dddd dd00 0000, where s = .NOT.d<9>) 10 = Fractional (Dout = dddd dddd dd00 0000) 01 = Signed integer (Dout = ssss sssd dddd dddd, where s = .NOT.d<9>) 00 = Integer (Dout = 0000 00dd dddd dddd) For 12-Bit Operation: 11 = Signed fractional (Dout = sddd dddd dddd 0000, where s = .NOT.d<11>) 10 = Fractional (Dout = dddd dddd dddd 0000) 01 = Signed Integer (Dout = ssss sddd dddd, where s = .NOT.d<11>) 00 = Integer (Dout = 0000 dddd dddd dddd) bit 7-5 SSRC<2:0>: Sample Clock Source Select bits 111 = Internal counter ends sampling and starts conversion (auto-convert) 110 = Reserved 101 = Reserved 100 = GP timer (Timer5 for ADC1, Timer3 for ADC2) compare ends sampling and starts conversion 011 = MPWM interval ends sampling and starts conversion 010 = GP timer (Timer3 for ADC1, Timer5 for ADC2) compare ends sampling and starts conversion 001 = Active transition on INTO pin ends sampling and starts conversion 000 = Clearing sample bit ends sampling and starts conversion bit 4 Unimplemented: Read as '0' TABLE 23-2: CONFIGURATION BITS DESCRIPTION (CONTINUED) | 17 (BEE 20 2: | | | 3 DESCRIPTION (CONTINUED) | |---------------|----------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit Field | Register | RTSP<br>Effect | Description | | PWMPIN | FPOR | Immediate | Motor Control PWM Module Pin Mode bit 1 = PWM module pins controlled by PORT register at device Reset (tri-stated) 0 = PWM module pins controlled by PWM module at device Reset (configured as output pins) | | HPOL | FPOR | Immediate | Motor Control PWM High Side Polarity bit 1 = PWM module high side output pins have active-high output polarity 0 = PWM module high side output pins have active-low output polarity | | LPOL | FPOR | Immediate | Motor Control PWM Low Side Polarity bit 1 = PWM module low side output pins have active-high output polarity 0 = PWM module low side output pins have active-low output polarity | | FPWRT<2:0> | FPOR | Immediate | Power-on Reset Timer Value Select bits 111 = PWRT = 128 ms 110 = PWRT = 64 ms 101 = PWRT = 32 ms 100 = PWRT = 16 ms 011 = PWRT = 8 ms 010 = PWRT = 4 ms 001 = PWRT = 2 ms 000 = PWRT = Disabled | | JTAGEN | FICD | Immediate | JTAG Enable bit 1 = JTAG enabled 0 = JTAG disabled | | ICS<1:0> | FICD | Immediate | ICD Communication Channel Select bits 11 = Communicate on PGEC1 and PGED1 10 = Communicate on PGEC2 and PGED2 01 = Communicate on PGEC3 and PGED3 00 = Reserved | TABLE 26-9: DC CHARACTERISTICS: I/O PIN INPUT SPECIFICATIONS | DC CHA | DC CHARACTERISTICS | | | | se stated<br>erature - | <b>)</b><br>40°C ≤ ` | : <b>3.0V to 3.6V</b> TA ≤ +85°C for Industrial TA ≤ +125°C for Extended | |--------------|--------------------|--------------------------------------------------------------------------------|--------------------|--------------------|------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------| | Param<br>No. | Symbol | Characteristic | Min | Typ <sup>(1)</sup> | Max | Units | Conditions | | | VIL | Input Low Voltage | | | | | | | DI10 | | I/O Pins | Vss | _ | 0.2 VDD | V | | | DI15 | | MCLR | Vss | _ | 0.2 VDD | V | | | DI16 | | I/O Pins with OSC1 or SOSCI | Vss | _ | 0.2 VDD | V | | | DI18 | | I/O Pins with I <sup>2</sup> C™ | Vss | _ | 0.3 VDD | V | SMBus disabled | | DI19 | | I/O Pins with I <sup>2</sup> C | Vss | _ | 0.8 V | V | SMBus enabled | | | VIH | Input High Voltage | | | | | | | DI20 | | I/O Pins Not 5V Tolerant <sup>(4)</sup><br>I/O Pins 5V Tolerant <sup>(4)</sup> | 0.7 VDD<br>0.7 VDD | _<br>_ | V <sub>DD</sub><br>5.5 | V<br>V | | | DI28 | | SDAx, SCLx | 0.7 VDD | _ | 5.5 | V | SMBus disabled | | DI29 | | SDAx, SCLx | 2.1 | _ | 5.5 | V | SMBus enabled | | | ICNPU | CNx Pull-up Current | | | | | | | DI30 | | | 50 | 250 | 400 | μΑ | VDD = 3.3V, VPIN = VSS | | DI50 | lıL | Input Leakage Current <sup>(2,3)</sup> I/O Pins 5V Tolerant <sup>(4)</sup> | _ | _ | ±2 | μΑ | Vss ≤ VPIN ≤ VDD,<br>Pin at high-impedance | | DI51 | | I/O Pins Not 5V Tolerant <sup>(4)</sup> | _ | _ | ±1 | μΑ | VSS ≤ VPIN ≤ VDD,<br>Pin at high-impedance,<br>-40°C ≤ TA ≤ +85°C | | DI51a | | I/O Pins Not 5V Tolerant <sup>(4)</sup> | _ | _ | ±2 | μΑ | Shared with external reference pins, $-40^{\circ}C \le TA \le +85^{\circ}C$ | | DI51b | | I/O Pins Not 5V Tolerant <sup>(4)</sup> | _ | _ | ±3.5 | μΑ | Vss ≤ VPIN ≤ VDD, Pin at high-impedance, -40°C ≤ Ta ≤ +125°C | | DI51c | | I/O Pins Not 5V Tolerant <sup>(4)</sup> | _ | _ | ±8 | μΑ | Analog pins shared with external reference pins, -40°C ≤ Ta ≤ +125°C | | DI55 | | MCLR | _ | _ | ±2 | μΑ | $Vss \leq Vpin \leq Vdd$ | | DI56 | | OSC1 | _ | _ | ±2 | μА | $\label{eq:VSS} \begin{array}{l} \text{VSS} \leq \text{VPIN} \leq \text{VDD}, \\ \text{XT and HS modes} \end{array}$ | - Note 1: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated. - 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. - **3:** Negative current is defined as current sourced by the pin. - 4: See "Pin Diagrams" for a list of 5V tolerant pins. - 5: VIL source < (Vss 0.3). Characterized but not tested. - **6:** Non-5V tolerant pins VIH source > (VDD + 0.3), 5V tolerant pins VIH source > 5.5V. Characterized but not tested. - 7: Digital 5V tolerant pins cannot tolerate any "positive" input injection current from input sources > 5.5V. - 8: Injection currents > | 0 | can affect the ADC results by approximately 4-6 counts. - **9:** Any number and/or combination of I/O pins not excluded under IICL or IICH conditions are permitted provided the mathematical "absolute instantaneous" sum of the input injection currents from all pins do not exceed the specified limit. Characterized but not tested. TABLE 26-38: SPIX SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 1, SMP = 0) TIMING REQUIREMENTS | AC CHA | AC CHARACTERISTICS | | | Standard Operating Conditions: 2.4V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for Extended | | | | | |--------------|-----------------------|----------------------------------------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|--------------------------------------|--| | Param<br>No. | Symbol | Characteristic <sup>(1)</sup> | Min | Typ <sup>(2)</sup> | Max | Units | Conditions | | | SP70 | TscP | Maximum SCK Input Frequency | _ | _ | 15 | MHz | See Note 3 | | | SP72 | TscF | SCKx Input Fall Time | _ | | _ | ns | See parameter DO32 and <b>Note 4</b> | | | SP73 | TscR | SCKx Input Rise Time | _ | | 1 | ns | See parameter DO31 and <b>Note 4</b> | | | SP30 | TdoF | SDOx Data Output Fall Time | _ | | | ns | See parameter DO32 and <b>Note 4</b> | | | SP31 | TdoR | SDOx Data Output Rise Time | _ | 1 | 1 | ns | See parameter DO31 and <b>Note 4</b> | | | SP35 | TscH2doV,<br>TscL2doV | SDOx Data Output Valid after<br>SCKx Edge | _ | 6 | 20 | ns | _ | | | SP36 | TdoV2scH,<br>TdoV2scL | SDOx Data Output Setup to First SCKx Edge | 30 | _ | _ | ns | _ | | | SP40 | TdiV2scH,<br>TdiV2scL | Setup Time of SDIx Data Input to SCKx Edge | 30 | | _ | ns | _ | | | SP41 | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input to SCKx Edge | 30 | 1 | 1 | ns | _ | | | SP50 | TssL2scH,<br>TssL2scL | $\overline{SSx} \downarrow \text{ to SCKx} \uparrow \text{ or SCKx Input}$ | 120 | 1 | 1 | ns | _ | | | SP51 | TssH2doZ | SSx ↑to SDOx Output<br>High-Impedance <sup>(4)</sup> | 10 | _ | 50 | ns | _ | | | SP52 | TscH2ssH<br>TscL2ssH | SSx after SCKx Edge | 1.5 Tcy + 40 | _ | _ | ns | See Note 4 | | Note 1: These parameters are characterized, but are not tested in manufacturing. - 2: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated. - **3:** The minimum clock period for SCKx is 66.7 ns. Therefore, the SCK clock generated by the Master must not violate this specificiation. - 4: Assumes 50 pF load on all SPIx pins. ### 64-Lead Plastic Thin Quad Flatpack (PT) - 10x10x1 mm Body, 2.00 mm [TQFP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | MILLIMETERS | | | | |--------------------------|---------------|-------------|-----------|------|--| | Dime | ension Limits | MIN | NOM | MAX | | | Number of Leads | N | | 64 | | | | Lead Pitch | е | | 0.50 BSC | | | | Overall Height | Α | - | _ | 1.20 | | | Molded Package Thickness | A2 | 0.95 | 1.00 | 1.05 | | | Standoff | A1 | 0.05 | _ | 0.15 | | | Foot Length | L | 0.45 | 0.60 | 0.75 | | | Footprint | L1 | 1.00 REF | | | | | Foot Angle | ф | 0° | 3.5° | 7° | | | Overall Width | E | | 12.00 BSC | | | | Overall Length | D | | 12.00 BSC | | | | Molded Package Width | E1 | | 10.00 BSC | | | | Molded Package Length | D1 | | 10.00 BSC | | | | Lead Thickness | С | 0.09 | _ | 0.20 | | | Lead Width | b | 0.17 | 0.22 | 0.27 | | | Mold Draft Angle Top | α | 11° | 12° | 13° | | | Mold Draft Angle Bottom | β | 11° | 12° | 13° | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Chamfers at corners are optional; size may vary. - 3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-085B | Pinout I/O Descriptions (table) | 15 | CiFCTRL (ECAN FIFO Control) | 223 | |----------------------------------------------|-----|------------------------------------------------|-----| | PMD Module | | CiFEN1 (ECAN Acceptance Filter Enable) | | | Register Map | 62 | CiFIFO (ECAN FIFO Status) | | | POR and Long Oscillator Start-up Times | | CiFMSKSEL1 (ECAN Filter 7-0 Mask Selection) | | | PORTA | | CiFMSKSEL2 (ECAN Filter 15-8 Mask | | | Register Map | 60 | Selection) | 237 | | PORTB | | CilNTE (ECAN Interrupt Enable) | | | Register Map | 60 | CilNTF (ECAN Interrupt Flag) | | | PORTC | | CiRXFnEID (ECAN Acceptance Filter n | | | Register Map | 61 | Extended Identifier) | 235 | | PORTD | | CiRXFnSID (ECAN Acceptance Filter n | | | Register Map | 61 | Standard Identifier) | 235 | | PORTE | | CiRXFUL1 (ECAN Receive Buffer Full 1) | | | Register Map | 61 | CiRXFUL2 (ECAN Receive Buffer Full 2) | | | PORTF | | CiRXMnEID (ECAN Acceptance Filter | | | Register Map | 61 | Mask n Extended Identifier) | 238 | | PORTG | | CiRXMnSID (ECAN Acceptance Filter Mask n | | | Register Map | 62 | Standard Identifier) | 238 | | Power-Saving Features | | CiRXOVF1 (ECAN Receive Buffer Overflow 1) | | | Clock Frequency and Switching | | CiRXOVF2 (ECAN Receive Buffer Overflow 2) | | | Program Address Space | | CiTRBnDLC (ECAN Buffer n Data | 270 | | Construction | | Length Control) | 243 | | Data Access from Program Memory Using | | CiTRBnDm (ECAN Buffer n Data Field Byte m) | | | Program Space Visibility | 71 | CiTRBnEID (ECAN Buffer in Extended Identifier) | | | Data Access from Program Memory Using | / 1 | CiTRBnSID (ECAN Buffer n Standard Identifier) | | | Table Instructions | 70 | , | | | | | CITRBNSTAT (ECAN Receive Buffer n Status) | | | Data Access from, Address Generation | | CiTRmnCON (ECAN TX/RX Buffer m Control) | | | Memory Map | 35 | CIVEC (ECAN Interrupt Code) | | | Table Read High Instructions | 70 | CLKDIV (Clock Divisor) | | | TBLRDH | 70 | CORCON (Core Control) | | | Table Read Low Instructions | 70 | DFLTxCON (Digital Filter x Control) | | | TBLRDL | | DMACS0 (DMA Controller Status 0) | | | Visibility Operation | /1 | DMACS1 (DMA Controller Status 1) | | | Program Memory | 00 | DMAxCNT (DMA Channel x Transfer Count) | | | Interrupt Vector | | DMAxCON (DMA Channel x Control) | 135 | | Organization | | DMAxPAD (DMA Channel x | | | Reset Vector | 36 | Peripheral Address) | | | Q | | DMAxREQ (DMA Channel x IRQ Select) | 136 | | | 400 | DMAxSTA (DMA Channel x RAM Start | | | Quadrature Encoder Interface (QEI) | 193 | Address Offset A) | 137 | | Quadrature Encoder Interface (QEI) Module | | DMAxSTB (DMA Channel x RAM Start | | | Register Map | 50 | Address Offset B) | | | R | | DSADR (Most Recent DMA RAM Address) | | | | 270 | I2CxCON (I2Cx Control) | | | Reader Response | 370 | I2CxMSK (I2Cx Slave Mode Address Mask) | | | Registers | 050 | I2CxSTAT (I2Cx Status) | | | ADxCHS0 (ADCx Input Channel 0 Select) | 256 | ICxCON (Input Capture x Control) | | | ADxCHS123 (ADCx Input | 055 | IEC0 (Interrupt Enable Control 0) | | | Channel 1, 2, 3 Select) | | IEC1 (Interrupt Enable Control 1) | | | ADxCON1 (ADCx Control 1) | | IEC2 (Interrupt Enable Control 2) | 107 | | ADxCON2 (ADCx Control 2) | | IEC3 (Interrupt Enable Control 3) | | | ADxCON3 (ADCx Control 3) | | IEC4 (Interrupt Enable Control 4) | 111 | | ADxCON4 (ADCx Control 4) | | IFS0 (Interrupt Flag Status 0) | 94 | | ADxCSSH (ADCx Input Scan Select High) | | IFS1 (Interrupt Flag Status 1) | 96 | | ADxCSSL (ADCx Input Scan Select Low) | | IFS2 (Interrupt Flag Status 2) | 98 | | ADxPCFGH (ADCx Port Configuration High) | | IFS3 (Interrupt Flag Status 3) | | | ADxPCFGL (ADCx Port Configuration Low) | | IFS4 (Interrupt Flag Status 4) | 102 | | CiBUFPNT1 (ECAN Filter 0-3 Buffer Pointer) | | INTCON1 (Interrupt Control 1) | | | CiBUFPNT2 (ECAN Filter 4-7 Buffer Pointer) | 232 | INTCON2 (Interrupt Control 2) | | | CiBUFPNT3 (ECAN Filter 8-11 Buffer Pointer) | 233 | INTTREG (Interrupt Control and Status) | | | CiBUFPNT4 (ECAN Filter 12-15 Buffer Pointer) | 234 | IPC0 (Interrupt Priority Control 0) | | | CiCFG1 (ECAN Baud Rate Configuration 1) | 228 | IPC1 (Interrupt Priority Control 1) | | | CiCFG2 (ECAN Baud Rate Configuration 2) | 229 | IPC10 (Interrupt Priority Control 10) | | | CiCTRL1 (ECAN Control 1) | | IPC11 (Interrupt Priority Control 11) | | | CiCTRL2 (ECAN Control 2) | 221 | IPC12 (Interrupt Priority Control 12) | | | CiEC (ECAN Transmit/Receive Error Count) | | - ( ·- ·- ·- ·- ·- ·- ·- ·- ·- ·- ·- ·- ·- | _ |