

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

Ξ·ΧΕΙ

| Product Status             | Active                                                                            |
|----------------------------|-----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                             |
| Core Size                  | 16-Bit                                                                            |
| Speed                      | 40 MIPs                                                                           |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                           |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, QEI, WDT                |
| Number of I/O              | 53                                                                                |
| Program Memory Size        | 64KB (64K x 8)                                                                    |
| Program Memory Type        | FLASH                                                                             |
| EEPROM Size                | -                                                                                 |
| RAM Size                   | 8K x 8                                                                            |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                         |
| Data Converters            | A/D 16x10b/12b                                                                    |
| Oscillator Type            | Internal                                                                          |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                 |
| Mounting Type              | Surface Mount                                                                     |
| Package / Case             | 64-VFQFN Exposed Pad                                                              |
| Supplier Device Package    | 64-VQFN (9x9)                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33fj64mc506at-i-mr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Pin Diagrams



## 4.2 Data Address Space

The dsPIC33FJXXXMCX06A/X08A/X10A CPU has a separate 16-bit wide data memory space. The data space is accessed using separate Address Generation Units (AGUs) for read and write operations. Data memory maps of devices with different RAM sizes are shown in Figure 4-3 through Figure 4-5.

All Effective Addresses (EAs) in the data memory space are 16 bits wide and point to bytes within the data space. This arrangement gives a data space address range of 64 Kbytes or 32K words. The lower half of the data memory space (that is, when EA<15> = 0) is used for implemented memory addresses, while the upper half (EA<15> = 1) is reserved for the Program Space Visibility area (see Section 4.6.3 "Reading Data from Program Memory Using Program Space Visibility").

dsPIC33FJXXXMCX06A/X08A/X10A devices implement a total of up to 30 Kbytes of data memory. Should an EA point to a location outside of this area, an all-zero word or byte will be returned.

## 4.2.1 DATA SPACE WIDTH

The data memory space is organized in byte addressable, 16-bit wide blocks. Data is aligned in data memory and registers as 16-bit words, but all data space EAs resolve to bytes. The Least Significant Bytes of each word have even addresses, while the Most Significant Bytes have odd addresses.

#### 4.2.2 DATA MEMORY ORGANIZATION AND ALIGNMENT

To maintain backward compatibility with PIC<sup>®</sup> microcontrollers and improve data space memory usage efficiency, the dsPIC33FJXXXMCX06A/X08A/X10A instruction set supports both word and byte operations. As a consequence of byte accessibility, all Effective Address calculations are internally scaled to step through word-aligned memory. For example, the core recognizes that Post-Modified Register Indirect Addressing mode [Ws++] will result in a value of Ws + 1 for byte operations and Ws + 2 for word operations.

Data byte reads will read the complete word that contains the byte, using the LSb of any EA to determine which byte to select. The selected byte is placed onto the LSb of the data path. That is, data memory and registers are organized as two parallel, byte-wide entities with shared (word) address decode but separate write lines. Data byte writes only write to the corresponding side of the array or register which matches the byte address. All word accesses must be aligned to an even address. Misaligned word data fetches are not supported, so care must be taken when mixing byte and word operations or translating from 8-bit MCU code. If a misaligned read or write is attempted, an address error trap is generated. If the error occurred on a read, the instruction underway is completed; if it occurred on a write, the instruction will be executed but the write does not occur. In either case, a trap is then executed, allowing the system and/or user to examine the machine state prior to execution of the address Fault.

All byte loads into any W register are loaded into the Least Significant Byte. The Most Significant Byte is not modified.

A sign-extend instruction (SE) is provided to allow users to translate 8-bit signed data to 16-bit signed values. Alternatively, for 16-bit unsigned data, users can clear the MSb of any W register by executing a zero-extend (ZE) instruction on the appropriate address.

## 4.2.3 SFR SPACE

The first 2 Kbytes of the Near Data Space, from 0x0000 to 0x07FF, is primarily occupied by Special Function Registers (SFRs). These are used by the dsPIC33FJXXXMCX06A/X08A/X10A core and peripheral modules for controlling the operation of the device.

SFRs are distributed among the modules that they control and are generally grouped together by module. Much of the SFR space contains unused addresses; these are read as '0'.

**Note:** The actual set of peripheral features and interrupts varies by the device. Please refer to the corresponding device tables and pinout diagrams for device-specific information.

## 4.2.4 NEAR DATA SPACE

The 8-Kbyte area between 0x0000 and 0x1FFF is referred to as the Near Data Space. Locations in this space are directly addressable via a 13-bit absolute address field within all memory direct instructions. Additionally, the whole data space is addressable using MOV instructions, which support Memory Direct Addressing mode with a 16-bit address field, or by using Indirect Addressing mode using a working register as an Address Pointer.



## FIGURE 4-3: DATA MEMORY MAP FOR dsPIC33FJXXXMCX06A/X08A/X10A DEVICES WITH 8-Kbyte RAM

#### TABLE 4-13: UART1 REGISTER MAP

| SFR Name | SFR<br>Addr | Bit 15   | Bit 14 | Bit 13   | Bit 12 | Bit 11  | Bit 10 | Bit 9 | Bit 8      | Bit 7         | Bit 6   | Bit 5 | Bit 4       | Bit 3   | Bit 2 | Bit 1  | Bit 0 | All<br>Resets |
|----------|-------------|----------|--------|----------|--------|---------|--------|-------|------------|---------------|---------|-------|-------------|---------|-------|--------|-------|---------------|
| U1MODE   | 0220        | UARTEN   | —      | USIDL    | IREN   | RTSMD   | —      | UEN1  | UEN0       | WAKE          | LPBACK  | ABAUD | URXINV      | BRGH    | PDSE  | _<1:0> | STSEL | 0000          |
| U1STA    | 0222        | UTXISEL1 | UTXINV | UTXISEL0 | _      | UTXBRK  | UTXEN  | UTXBF | TRMT       | URXISE        | EL<1:0> | ADDEN | RIDLE       | PERR    | FERR  | OERR   | URXDA | 0110          |
| U1TXREG  | 0224        | _        | _      | _        | _      | _       | _      | _     |            |               |         | UART1 | Transmit Re | egister |       |        |       | xxxx          |
| U1RXREG  | 0226        | _        | _      | _        | —      | _       | _      | —     |            |               |         | UART1 | Receive Re  | egister |       |        |       | 0000          |
| U1BRG    | 0228        |          |        |          |        |         |        | Bau   | d Rate Ger | nerator Preso | aler    |       |             |         |       |        |       | 0000          |
|          |             |          | - ·    |          |        | 1 (-1 B |        |       |            |               |         |       |             |         |       |        |       |               |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

## TABLE 4-14: UART2 REGISTER MAP

| SFR<br>Name | SFR<br>Addr | Bit 15                             | Bit 14 | Bit 13   | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7  | Bit 6   | Bit 5 | Bit 4      | Bit 3   | Bit 2 | Bit 1  | Bit 0 | All<br>Resets |
|-------------|-------------|------------------------------------|--------|----------|--------|--------|--------|-------|-------|--------|---------|-------|------------|---------|-------|--------|-------|---------------|
| U2MODE      | 0230        | UARTEN                             | _      | USIDL    | IREN   | RTSMD  | _      | UEN1  | UEN0  | WAKE   | LPBACK  | ABAUD | URXINV     | BRGH    | PDSE  | _<1:0> | STSEL | 0000          |
| U2STA       | 0232        | UTXISEL1                           | UTXINV | UTXISEL0 | _      | UTXBRK | UTXEN  | UTXBF | TRMT  | URXISE | EL<1:0> | ADDEN | RIDLE      | PERR    | FERR  | OERR   | URXDA | 0110          |
| U2TXREG     | 0234        | _                                  | -      | _        | _      | _      | _      | _     |       |        |         | UART2 | Transmit R | egister |       |        |       | xxxx          |
| U2RXREG     | 0236        | _                                  | -      | _        | _      | _      | _      | _     |       |        |         | UART2 | Receive R  | egister |       |        |       | 0000          |
| U2BRG       | 0238        | Baud Rate Generator Prescaler 0000 |        |          |        |        |        |       |       |        | 0000    |       |            |         |       |        |       |               |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-15: SPI1 REGISTER MAP

| SFR<br>Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13  | Bit 12 | Bit 11 | Bit 10 | Bit 9      | Bit 8      | Bit 7        | Bit 6    | Bit 5 | Bit 4 | Bit 3     | Bit 2 | Bit 1  | Bit 0  | All<br>Resets |
|-------------|-------------|--------|--------|---------|--------|--------|--------|------------|------------|--------------|----------|-------|-------|-----------|-------|--------|--------|---------------|
| SPI1STAT    | 0240        | SPIEN  | —      | SPISIDL | —      | —      | —      | —          | —          | —            | SPIROV   | —     | _     | -         | -     | SPITBF | SPIRBF | 0000          |
| SPI1CON1    | 0242        | —      | _      | —       | DISSCK | DISSDO | MODE16 | SMP        | CKE        | SSEN         | CKP      | MSTEN |       | SPRE<2:0> |       | PPRE   | <1:0>  | 0000          |
| SPI1CON2    | 0244        | FRMEN  | SPIFSD | FRMPOL  | _      | _      | _      | _          | _          | _            | _        | _     | _     | _         | _     | FRMDLY | _      | 0000          |
| SPI1BUF     | 0248        |        |        |         |        |        |        | SPI1 Trans | mit and Re | ceive Buffer | Register |       |       |           |       |        |        | 0000          |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-16: SPI2 REGISTER MAP

| SFR Name | SFR<br>Addr | Bit 15                                    | Bit 14 | Bit 13  | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6  | Bit 5 | Bit 4 | Bit 3     | Bit 2 | Bit 1  | Bit 0  | All<br>Resets |
|----------|-------------|-------------------------------------------|--------|---------|--------|--------|--------|-------|-------|-------|--------|-------|-------|-----------|-------|--------|--------|---------------|
| SPI2STAT | 0260        | SPIEN                                     | —      | SPISIDL | —      | _      | —      | -     | _     | —     | SPIROV | —     |       | —         | _     | SPITBF | SPIRBF | 0000          |
| SPI2CON1 | 0262        | _                                         | _      | _       | DISSCK | DISSDO | MODE16 | SMP   | CKE   | SSEN  | CKP    | MSTEN |       | SPRE<2:0> |       | PPRE   | <1:0>  | 0000          |
| SPI2CON2 | 0264        | FRMEN                                     | SPIFSD | FRMPOL  | _      | _      | _      | _     | _     | _     | _      | _     | _     | _         | _     | FRMDLY | _      | 0000          |
| SPI2BUF  | 0268        | SPI2 Transmit and Receive Buffer Register |        |         |        |        |        |       |       |       |        |       | 0000  |           |       |        |        |               |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

| <b>TABLE 4-22:</b> | ECAN1 REGISTER MAP WHEN WIN (C1CTRL<0>) = 1 (CONTINUED) |
|--------------------|---------------------------------------------------------|
|--------------------|---------------------------------------------------------|

| File Name  | Addr | Bit 15                | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8    | Bit 7    | Bit 6    | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|------------|------|-----------------------|--------|--------|--------|--------|--------|-------|----------|----------|----------|-------|-------|-------|-------|-------|-------|---------------|
| C1RXF11SID | 046C |                       |        |        | SID<   | :10:3> |        |       |          |          | SID<2:0> |       | _     | EXIDE | —     | EID<1 | 7:16> | xxxx          |
| C1RXF11EID | 046E | EID<15:8>             |        |        |        |        |        |       | EID<7:0> |          |          |       |       |       |       |       |       |               |
| C1RXF12SID | 0470 |                       |        |        | SID<   | :10:3> |        |       |          |          | SID<2:0> |       | _     | EXIDE | _     | EID<1 | 7:16> | xxxx          |
| C1RXF12EID | 0472 |                       |        |        | EID<   | :15:8> |        |       |          |          | EID<7:0> |       |       |       |       |       |       |               |
| C1RXF13SID | 0474 |                       |        |        | SID<   | :10:3> |        |       |          |          | SID<2:0> |       | _     | EXIDE | _     | EID<1 | 7:16> | xxxx          |
| C1RXF13EID | 0476 |                       |        |        | EID<   | :15:8> |        |       |          | EID<7:0> |          |       |       |       |       |       |       | xxxx          |
| C1RXF14SID | 0478 |                       |        |        | SID<   | :10:3> |        |       |          |          | SID<2:0> |       | _     | EXIDE | _     | EID<1 | 7:16> | xxxx          |
| C1RXF14EID | 047A |                       |        |        | EID<   | :15:8> |        |       |          |          |          |       | EID<  | 7:0>  |       |       |       | xxxx          |
| C1RXF15SID | 047C |                       |        |        | SID<   | :10:3> |        |       |          |          | SID<2:0> |       | _     | EXIDE | _     | EID<1 | 7:16> | xxxx          |
| C1RXF15EID | 047E | 7E EID<15:8> EID<7:0> |        |        |        |        |        |       |          |          | xxxx     |       |       |       |       |       |       |               |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### 4.4.3 MODULO ADDRESSING APPLICABILITY

Modulo Addressing can be applied to the Effective Address (EA) calculation associated with any W register. It is important to realize that the address boundaries check for addresses less than or greater than the upper (for incrementing buffers) and lower (for decrementing buffers) boundary addresses (not just equal to). Address changes may, therefore, jump beyond boundaries and still be adjusted correctly.

Note: The modulo corrected Effective Address is written back to the register only when Pre-Modify or Post-Modify Addressing mode is used to compute the Effective Address. When an address offset (e.g., [W7+W2]) is used, Modulo Address correction is performed but the contents of the register remain unchanged.

## 4.5 Bit-Reversed Addressing

Bit-Reversed Addressing mode is intended to simplify data reordering for radix-2 FFT algorithms. It is supported by the X AGU for data writes only.

The modifier, which may be a constant value or register contents, is regarded as having its bit order reversed. The address source and destination are kept in normal order; thus, the only operand requiring reversal is the modifier.

## 4.5.1 BIT-REVERSED ADDRESSING IMPLEMENTATION

Bit-Reversed Addressing mode is enabled when the following conditions exist:

- The BWM bits (W register selection) in the MODCON register are any value other than 15 (the stack cannot be accessed using Bit-Reversed Addressing).
- 2. The BREN bit is set in the XBREV register.
- 3. The addressing mode used is Register Indirect with Pre-Increment or Post-Increment.

If the length of a bit-reversed buffer is  $M = 2^N$  bytes, the last 'N' bits of the data buffer start address must be zeros.

XB<14:0> is the Bit-Reversed Address modifier, or 'pivot point,' which is typically a constant. In the case of an FFT computation, its value is equal to half of the FFT data buffer size.

| Note: | All bit-reversed EA calculations assume   |
|-------|-------------------------------------------|
|       | word-sized data (LSb of every EA is       |
|       | always clear). The XB value is scaled     |
|       | accordingly to generate compatible (byte) |
|       | addresses.                                |

When enabled, Bit-Reversed Addressing is only executed for Register Indirect with Pre-Increment or Post-Increment Addressing and word-sized data writes. It will not function for any other addressing mode or for byte-sized data; normal addresses are generated instead. When Bit-Reversed Addressing is active, the W Address Pointer is always added to the address modifier (XB) and the offset associated with the Register Indirect Addressing mode is ignored. In addition, as word-sized data is a requirement, the LSb of the EA is ignored (and always clear).

| Note: | Modulo Addressing and Bit-Reversed        |
|-------|-------------------------------------------|
|       | Addressing should not be enabled          |
|       | together. In the event that the user      |
|       | attempts to do so, Bit-Reversed Address-  |
|       | ing will assume priority for the X WAGU,  |
|       | and X WAGU Modulo Addressing will be      |
|       | disabled. However, Modulo Addressing will |
|       | continue to function in the X RAGU.       |

If Bit-Reversed Addressing has already been enabled by setting the BREN bit (XBREV<15>), then a write to the XBREV register should not be immediately followed by an indirect read operation using the W register that has been designated as the Bit-Reversed Pointer.

| REGISTE       | R 6-1: RCON                    |                                      |                               | GISTER <sup>(1)</sup>     |                   |                   |                      |
|---------------|--------------------------------|--------------------------------------|-------------------------------|---------------------------|-------------------|-------------------|----------------------|
| R/W-0         | ) R/W-0                        | U-0                                  | U-0                           | U-0                       | U-0               | U-0               | R/W-0                |
| TRAP          | r iopuwr                       | —                                    | _                             | —                         | _                 | _                 | VREGS <sup>(3)</sup> |
| bit 15        |                                |                                      |                               |                           |                   |                   | bit 8                |
|               |                                |                                      |                               |                           |                   |                   |                      |
|               |                                |                                      |                               |                           |                   |                   |                      |
| LAIR<br>bit 7 | SWR                            | SWDTEN,                              | VUIO                          | SLEEF                     | IDLE              | DUK               |                      |
| DIL 7         |                                |                                      |                               |                           |                   |                   |                      |
| Legend:       |                                |                                      |                               |                           |                   |                   |                      |
| R = Read      | able bit                       | W = Writable I                       | oit                           | U = Unimpler              | nented bit, read  | d as '0'          |                      |
| -n = Value    | e at POR                       | '1' = Bit is set                     |                               | '0' = Bit is cle          | ared              | x = Bit is unk    | nown                 |
|               |                                |                                      |                               |                           |                   |                   |                      |
| bit 15        | TRAPR: Trap                    | Reset Flag bit                       |                               |                           |                   |                   |                      |
|               | 1 = A Trap Co<br>0 = A Trap Co | onflict Reset ha                     | s occurred<br>s not occurre   | d                         |                   |                   |                      |
| bit 14        |                                | aal Opcode or                        | Uninitialized                 | ~<br>W Access Rese        | et Flag bit       |                   |                      |
|               | 1 = An illega                  | al opcode detec                      | tion, an illeg                | gal address mo            | ode or uninitia   | lized W regist    | er used as an        |
|               | Address                        | Pointer caused                       | a Reset                       |                           |                   |                   |                      |
| 1.1.40.0      | 0 = An illega                  | l opcode or unir                     | nitialized W H                | leset has not of          | ccurred           |                   |                      |
| bit 13-9      | Unimplemen                     | ited: Read as '                      | )'<br>Na 11 - Dail            | <b>O</b> (3)              |                   |                   |                      |
| DIT 8         |                                | age Regulator :                      | standby Durir                 | ng Sleep bit              |                   |                   |                      |
|               | 1 = Voltage re0 = Voltage re   | egulator is activ                    | to Standby n                  | p mode<br>node during Sle | ер                |                   |                      |
| bit 7         | EXTR: Extern                   | nal Reset (MCL                       | R) Pin bit                    | 0                         | •                 |                   |                      |
|               | 1 = A Master<br>0 = A Master   | Clear (pin) Res<br>Clear (pin) Res   | et has occur<br>et has not oc | red<br>curred             |                   |                   |                      |
| bit 6         | SWR: Softwa                    | are Reset (Instru                    | iction) Flag b                | it                        |                   |                   |                      |
|               | 1 = A RESET                    | instruction has                      | been execute                  | ed                        |                   |                   |                      |
|               | $0 = \mathbf{A} \text{ RESET}$ | instruction has                      | not been exe                  | ecuted                    |                   |                   |                      |
| DIT 5         |                                | oπware Enable/                       | Disable of W                  |                           |                   |                   |                      |
|               | 0 = WDT is d                   | isabled                              |                               |                           |                   |                   |                      |
| bit 4         | WDTO: Watc                     | hdog Timer Tim                       | e-out Flag bi                 | t                         |                   |                   |                      |
|               | 1 = WDT time<br>0 = WDT time   | e-out has occuri<br>e-out has not oc | red<br>curred                 |                           |                   |                   |                      |
| bit 3         | SLEEP: Wak                     | e-up from Sleep                      | Flag bit                      |                           |                   |                   |                      |
|               | 1 = Device ha<br>0 = Device ha | as been in Slee<br>as not been in S  | o mode<br>Sleep mode          |                           |                   |                   |                      |
| bit 2         | IDLE: Wake-                    | up from Idle Fla                     | g bit                         |                           |                   |                   |                      |
|               | 1 = Device w<br>0 = Device w   | as in Idle mode<br>as not in Idle m  | ode                           |                           |                   |                   |                      |
| Note 1:       | All of the Reset sta           | atus bits may be                     | set or cleare                 | d in software. S          | Setting one of th | nese bits in soft | ware does not        |
| р.            |                                | <br>opfiquration hit i               |                               | rammod) the M             |                   | anablad radar     | diago of the         |

- 2: If the FWDTEN Configuration bit is '1' (unprogrammed), the WDT is always enabled, regardless of the SWDTEN bit setting.
- **3:** For dsPIC33FJ256MCX06A/X08A/X10A devices, this bit is unimplemented and reads back a programmed value.

## 7.3 Interrupt Control and Status Registers

dsPIC33FJXXXMCX06A/X08A/X10A devices implement a total of 30 registers for the interrupt controller:

- INTCON1
- INTCON2
- IFS0 through IFS4
- IEC0 through IEC4
- IPC0 through IPC17
- INTTREG

Global interrupt control functions are controlled from INTCON1 and INTCON2. INTCON1 contains the Interrupt Nesting Disable bit (NSTDIS) as well as the control and status flags for the processor trap sources. The INTCON2 register controls the external interrupt request signal behavior and the use of the Alternate Interrupt Vector Table.

The IFS registers maintain all of the interrupt request flags. Each source of interrupt has a status bit, which is set by the respective peripherals or external signal and is cleared via software.

The IEC registers maintain all of the interrupt enable bits. These control bits are used to individually enable interrupts from the peripherals or external signals. The IPC registers are used to set the interrupt priority level for each source of interrupt. Each user interrupt source can be assigned to one of eight priority levels.

The INTTREG register contains the associated interrupt vector number and the new CPU interrupt priority level, which are latched into vector number (VECNUM<6:0>) and Interrupt level bit (ILR<3:0>) fields in the INTTREG register. The new interrupt priority level is the priority of the pending interrupt.

The interrupt sources are assigned to the IFSx, IECx and IPCx registers in the same sequence that they are listed in Table 7-1. For example, the INT0 (External Interrupt 0) is shown as having vector number 8 and a natural order priority of 0. Thus, the INT0IF bit is found in IFS0<0>, the INT0IE bit in IEC0<0> and the INT0IP bits in the first position of IPC0 (IPC0<2:0>).

Although they are not specifically part of the interrupt control hardware, two of the CPU Control registers contain bits that control interrupt functionality. The CPU STATUS register, SR, contains the IPL<2:0> bits (SR<7:5>). These bits indicate the current CPU interrupt priority level. The user can change the current CPU priority level by writing to the IPL bits.

The CORCON register contains the IPL3 bit, which together with IPL<2:0>, also indicates the current CPU priority level. IPL3 is a read-only bit so that trap events cannot be masked by the user software.

All Interrupt registers are described in Register 7-1 through Register 7-32 in the following pages.

**EQUATION 9-3:** 

**XT WITH PLL MODE** 

= 40 MIPS

**EXAMPLE** 

 $FCY = \frac{FOSC}{2} = \frac{1}{2} \left( \frac{10000000 \cdot 32}{2 \cdot 2} \right)$ 

For example, suppose a 10 MHz crystal is being used with "XT with PLL" as the selected oscillator mode. If PLLPRE<4:0> = 0, then N1 = 2. This yields a VCO input of 10/2 = 5 MHz, which is within the acceptable range of 0.8-8 MHz. If PLLDIV<8:0> = 0x1E, then M = 32. This yields a VCO output of 5 \* 32 = 160 MHz, which is within the 100-200 MHz ranged needed.

If PLLPOST<1:0> = 0, then N2 = 2. This provides a Fosc of 160/2 = 80 MHz. The resultant device operating speed is 80/2 = 40 MIPS.

#### FIGURE 9-2: dsPIC33FJXXXMCX06A/X08A/X10A PLL BLOCK DIAGRAM



#### TABLE 9-1: CONFIGURATION BIT VALUES FOR CLOCK SELECTION

| Oscillator Mode                                  | Oscillator Source | POSCMD<1:0> | FNOSC<2:0> | See Note |
|--------------------------------------------------|-------------------|-------------|------------|----------|
| Fast RC Oscillator with Divide-by-N<br>(FRCDIVN) | Internal          | XX          | 111        | 1, 2     |
| Fast RC Oscillator with Divide-by-16 (FRCDIV16)  | Internal          | xx          | 110        | 1        |
| Low-Power RC Oscillator (LPRC)                   | Internal          | xx          | 101        | 1        |
| Secondary (Timer1) Oscillator (Sosc)             | Secondary         | xx          | 100        | 1        |
| Primary Oscillator (HS) with PLL<br>(HSPLL)      | Primary           | 10          | 011        | —        |
| Primary Oscillator (XT) with PLL<br>(XTPLL)      | Primary           | 01          | 011        | —        |
| Primary Oscillator (EC) with PLL<br>(ECPLL)      | Primary           | 00          | 011        | 1        |
| Primary Oscillator (HS)                          | Primary           | 10          | 010        | —        |
| Primary Oscillator (XT)                          | Primary           | 01          | 010        | -        |
| Primary Oscillator (EC)                          | Primary           | 00          | 010        | 1        |
| Fast RC Oscillator with PLL (FRCPLL)             | Internal          | xx          | 001        | 1        |
| Fast RC Oscillator (FRC)                         | Internal          | xx          | 000        | 1        |

Note 1: OSC2 pin function is determined by the OSCIOFNC Configuration bit.

2: This is the default oscillator mode for an unprogrammed (erased) device.

|            | <b>P</b> 4                                 | <b>.</b>                               |                 |                                              | <b>D</b> 44/                     |                                       |                         |
|------------|--------------------------------------------|----------------------------------------|-----------------|----------------------------------------------|----------------------------------|---------------------------------------|-------------------------|
| 0-0        | R-0                                        | R-0                                    | R-0             | U-0                                          | R/W-y                            | R/W-y                                 | R/W-y                   |
|            |                                            | COSC<2:0>                              |                 | —                                            |                                  | NOSC<2:0>(-)                          | 1.11.0                  |
| DIT 15     |                                            |                                        |                 |                                              |                                  |                                       | DIT 8                   |
| R/W-0      | ) U-0                                      | R-0                                    | U-0             | R/C-0                                        | U-0                              | R/W-0                                 | R/W-0                   |
| CLKLO      | СК —                                       | LOCK                                   | _               | CF                                           |                                  | LPOSCEN                               | OSWEN                   |
| bit 7      |                                            |                                        |                 |                                              |                                  |                                       | bit 0                   |
| Legend:    |                                            | y = Value set f                        | rom Configur    | ation bits on P                              | OR                               |                                       |                         |
| R = Reada  | able bit                                   | W = Writable I                         | oit             | U = Unimplei                                 | mented bit, rea                  | id as '0'                             |                         |
| -n = Value | e at POR                                   | '1' = Bit is set                       |                 | '0' = Bit is cle                             | eared                            | x = Bit is unkn                       | own                     |
| bit 15     | Unimpleme                                  | nted: Read as 'd                       | )'              |                                              |                                  |                                       |                         |
| bit 14-12  | COSC<2:0>                                  | : Current Oscilla                      | tor Selection   | bits (read-only                              | ')                               |                                       |                         |
| 510 11 12  | 111 = Fast F                               | RC oscillator (FR                      | C) with Divid   | e-hv-N                                       | /                                |                                       |                         |
|            | 110 = Fast F                               | RC oscillator (FR                      | C) with Divid   | e-by-16                                      |                                  |                                       |                         |
|            | 101 = Low-F                                | Power RC oscilla                       | tor (LPRC)      | <i>c                                    </i> |                                  |                                       |                         |
|            | 100 <b>= Seco</b> r                        | ndary oscillator (                     | Sosc)           |                                              |                                  |                                       |                         |
|            | 011 <b>= Prima</b>                         | ry oscillator (XT,                     | HS, EC) with    | 1 PLL                                        |                                  |                                       |                         |
|            | 010 = Prima                                | ry oscillator (XT,                     | HS, EC)         |                                              |                                  |                                       |                         |
|            | 001 = Fast F<br>000 = Fast F               | RC Oscillator (FF<br>RC oscillator (FR | C) with Divid   | ie-by-in and PL                              | L (FRCDIVN                       | + PLL)                                |                         |
| bit 11     | Unimpleme                                  | nted: Read as 'd                       | )'              |                                              |                                  |                                       |                         |
| bit 10-8   | NOSC<2:0>                                  | : New Oscillator                       | Selection bits  | <sub>S</sub> (2)                             |                                  |                                       |                         |
|            | 111 = Fast F                               | RC oscillator (FR                      | C) with Divid   | e-by-N                                       |                                  |                                       |                         |
|            | 110 <b>= Fast F</b>                        | RC oscillator (FR                      | C) with Divid   | e-by-16                                      |                                  |                                       |                         |
|            | 101 = Low-F                                | ower RC oscilla                        | tor (LPRC)      |                                              |                                  |                                       |                         |
|            | 100 = Secor                                | idary oscillator (                     | SOSC)           |                                              |                                  |                                       |                         |
|            | 011 - Fiina<br>010 = Prima                 | ry oscillator (XT,                     | HS EC) with     | IFLL                                         |                                  |                                       |                         |
|            | 001 = Fast F                               | RC Oscillator (FF                      | RC) with Divid  | le-by-N and Pl                               | L (FRCDIVN                       | + PLL)                                |                         |
|            | 000 = Fast F                               | RC oscillator (FR                      | C)              | - <b>,</b>                                   | , -                              | ,                                     |                         |
| bit 7      | CLKLOCK:                                   | Clock Lock Enat                        | ole bit         |                                              |                                  |                                       |                         |
|            | 1 = If(FCKS)                               | SM0 = 1), then cl                      | ock and PLL     | configurations                               | are locked. If                   | (FCKSM0 = 0), th                      | nen clock and           |
|            | PLL con                                    | figurations may                        | be modified.    |                                              |                                  | م مانان م ما                          |                         |
| bit 6      |                                            | nd PLL selection                       | s are not lock  | ked; configurat                              | ions may be m                    | loaifiea                              |                         |
| bit 5      |                                            | Lock Status bit (                      | ,<br>road only) |                                              |                                  |                                       |                         |
| DIL 5      | 1 - Indicato                               | s that PLL is in l                     | neau-only)      | art un timor is                              | satisfied                        |                                       |                         |
|            | 0 = Indicate                               | s that PLL is out                      | of lock, start  | -up timer is in i                            | progress or PL                   | L is disabled                         |                         |
| bit 4      | Unimpleme                                  | nted: Read as '(                       | )'              |                                              | 5                                |                                       |                         |
| bit 3      | CF: Clock Fa                               | ail Detect bit (rea                    | d/clear by ap   | plication)                                   |                                  |                                       |                         |
| -          | 1 = FSCM h                                 | as detected cloc                       | k failure       | /                                            |                                  |                                       |                         |
|            | 0 = FSCM h                                 | as not detected                        | clock failure   |                                              |                                  |                                       |                         |
| Note 1     | Writes to this roai                        | star require an u                      | nlock sequer    | nce Refer to C                               | ection 7 "Oo                     | cillator" (D9704)                     | R6) in the              |
| NOLE I.    | "dsPIC33F/PIC24                            | H Family Refere                        | ence Manual"    | for details.                                 |                                  |                                       |                         |
| 2:         | Direct clock switch<br>This applies to clo | nes between any<br>ock switches in ei  | primary oscil   | lator mode with<br>. In these insta          | n PLL and FRC<br>nces, the appli | PLL modes are n<br>cation must switch | ot permitted.<br>to FRC |

## **REGISTER 9-1:** OSCCON: OSCILLATOR CONTROL REGISTER<sup>(1,3)</sup>

3: This register is reset only on a Power-on Reset (POR).

mode as a transition clock source between the two PLL modes.

## 15.0 OUTPUT COMPARE

- Note 1: This data sheet summarizes the features of the dsPIC33FJXXXMCX06A/ X08A/X10A families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the "dsPIC33F/PIC24H Family Reference Manual", Section 13. "Output Compare" (DS70209), which is available on the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The output compare module can select either Timer2 or Timer3 for its time base. The module compares the value of the timer with the value of one or two Compare registers depending on the operating mode selected. The state of the output pin changes when the timer value matches the Compare register value. The output compare module generates either a single output pulse, or a sequence of output pulses, by changing the state of the output pin on the compare match events. The output compare module can also generate interrupts on compare match events.

The output compare module has multiple operating modes:

- Active-Low One-Shot mode
- Active-High One-Shot mode
- Toggle mode
- · Delayed One-Shot mode
- Continuous Pulse mode
- PWM mode without Fault Protection
- PWM mode with Fault Protection

## FIGURE 15-1: OUTPUT COMPARE MODULE BLOCK DIAGRAM



#### 18.1 SPI Helpful Tips

- 1. In Frame mode, if there is a possibility that the master may not be initialized before the slave:
  - a) If FRMPOL (SPIxCON2<13>) = 1, use a pull-down resistor on SSx.
  - b) If FRMPOL = 0, use a pull-up resistor on  $\frac{1}{SSx}$ .

| Note: | This                  | insures | that  | the       | first | fr | ame |
|-------|-----------------------|---------|-------|-----------|-------|----|-----|
|       | transr                | nission | after | initializ | ation | is | not |
|       | shifted or corrupted. |         |       |           |       |    |     |

- 2. In non-framed 3-wire mode, (i.e., not using SSx from a master):
  - a) If CKP (SPIxCON1<6>) = 1, always place a pull-up resistor on SSx.
  - b) If CKP = 0, always place a pull-down resistor on SSx.
- Note: This will insure that during power-up and initialization the master/slave will not lose sync due to an errant SCK transition that would cause the slave to accumulate data shift errors for both transmit and receive appearing as corrupted data.
- FRMEN (SPIxCON2<15>) = 1 and SSEN (SPIxCON1<7>) = 1 are exclusive and invalid. In Frame mode, SCKx is continuous and the Frame sync pulse is active on the SSx pin, which indicates the start of a data frame.

| Note: | Not all third-party devices support Frame |
|-------|-------------------------------------------|
|       | mode timing. Refer to the SPI electrical  |
|       | characteristics for details.              |

- In Master mode only, set the SMP bit (SPIxCON1<9>) to a '1' for the fastest SPI data rate possible. The SMP bit can only be set at the same time or after the MSTEN bit (SPIxCON1<5>) is set.
- 5. To avoid invalid slave read data to the master, the user's master software must guarantee enough time for slave software to fill its write buffer before the user application initiates a master write/read cycle. It is always advisable to preload the SPIxBUF transmit register in advance of the next master transaction cycle. SPIxBUF is transferred to the SPI shift register and is empty once the data transmission begins.

## 18.2 SPI Resources

Many useful resources related to SPI are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |  |  |
|-------|---------------------------------------------|--|--|
|       | product page using the link above, enter    |  |  |
|       | this URL in your browser:                   |  |  |
|       | http://www.microchip.com/wwwproducts/       |  |  |
|       | Devices.aspx?dDocName=en546066              |  |  |

#### 18.2.1 KEY RESOURCES

- Section 18. "Serial Peripheral Interface (SPI)" (DS70206)
- Code Samples
- Application Notes
- · Software Libraries
- Webinars
- All related dsPIC33F/PIC24H Family Reference Manuals Sections
- Development Tools

## 21.0 ENHANCED CAN MODULE

- Note 1: This data sheet summarizes the features of the dsPIC33FJXXXMCX06A/ X08A/X10A family of devices. However, it is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 15. "Enhanced Controller Area Network (ECAN™)" (DS70185) in the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

## 21.1 Overview

The Enhanced Controller Area Network (ECAN™ technology) module is a serial interface, useful for communicating with other CAN modules or microcontroller devices. This interface/protocol was designed to allow communications within noisy environments. The dsPIC33FJXXXMCX06A/X08A/X10A devices contain up to two ECAN modules.

The CAN module is a communication controller implementing the CAN 2.0 A/B protocol, as defined in the BOSCH specification. The module will support CAN 1.2, CAN 2.0A, CAN 2.0B Passive and CAN 2.0B Active versions of the protocol. The module implementation is a full CAN system. The CAN specification is not covered within this data sheet. The reader may refer to the BOSCH CAN specification for further details.

The module features are as follows:

- Implementation of the CAN protocol, CAN 1.2, CAN 2.0A and CAN 2.0B
- Standard and extended data frames
- 0-8 bytes data length
- Programmable bit rate up to 1 Mbit/sec
- Automatic response to remote transmission requests
- Up to eight transmit buffers with application specified prioritization and abort capability (each buffer may contain up to 8 bytes of data)
- Up to 32 receive buffers (each buffer may contain up to 8 bytes of data)
- Up to 16 full (standard/extended identifier) acceptance filters
- · Three full acceptance filter masks
- DeviceNet<sup>™</sup> addressing support
- Programmable wake-up functionality with integrated low-pass filter
- Programmable Loopback mode supports self-test operation

- Signaling via interrupt capabilities for all CAN receiver and transmitter error states
- Programmable clock source
- Programmable link to input capture module (IC2 for both CAN1 and CAN2) for time-stamping and network synchronization
- · Low-power Sleep and Idle mode

The CAN bus module consists of a protocol engine and message buffering/control. The CAN protocol engine handles all functions for receiving and transmitting messages on the CAN bus. Messages are transmitted by first loading the appropriate data registers. Status and errors can be checked by reading the appropriate registers. Any message detected on the CAN bus is checked for errors and then matched against filters to see if it should be received and stored in one of the receive registers.

## 21.2 Frame Types

The CAN module transmits various types of frames which include data messages, or remote transmission requests initiated by the user, as other frames that are automatically generated for control purposes. The following frame types are supported:

Standard Data Frame:

A standard data frame is generated by a node when the node wishes to transmit data. It includes an 11-bit Standard Identifier (SID), but not an 18-bit Extended Identifier (EID).

• Extended Data Frame:

An extended data frame is similar to a standard data frame, but includes an extended identifier as well.

• Remote Frame:

It is possible for a destination node to request the data from the source. For this purpose, the destination node sends a remote frame with an identifier that matches the identifier of the required data frame. The appropriate data source node will then send a data frame as a response to this remote request.

• Error Frame:

An error frame is generated by any node that detects a bus error. An error frame consists of two fields: an error flag field and an error delimiter field.

Overload Frame:

An overload frame can be generated by a node as a result of two conditions. First, the node detects a dominant bit during interframe space which is an illegal condition. Second, due to internal conditions, the node is not yet able to start reception of the next message. A node may generate a maximum of 2 sequential overload frames to delay the start of the next message.

• Interframe Space:

Interframe space separates a proceeding frame (of whatever type) from a following data or remote frame.

## REGISTER 21-14: CIBUFPNT3: ECAN™ FILTER 8-11 BUFFER POINTER REGISTER

| R/W-0           | R/W-0                                             | R/W-0                                                     | R/W-0                                           | R/W-0                          | R/W-0           | R/W-0           | R/W-0 |
|-----------------|---------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------|--------------------------------|-----------------|-----------------|-------|
| F11BP<3:0>      |                                                   |                                                           |                                                 | F10E                           | 3P<3:0>         |                 |       |
| bit 15          |                                                   |                                                           |                                                 |                                |                 |                 | bit 8 |
|                 |                                                   |                                                           |                                                 |                                |                 |                 |       |
| R/W-0           | R/W-0                                             | R/W-0                                                     | R/W-0                                           | R/W-0                          | R/W-0           | R/W-0           | R/W-0 |
|                 | F9BP                                              | <3:0>                                                     |                                                 |                                | F8B             | P<3:0>          |       |
| bit 7           |                                                   |                                                           |                                                 |                                |                 |                 | bit 0 |
| Leaend:         |                                                   |                                                           |                                                 |                                |                 |                 |       |
| R = Readable    | bit                                               | W = Writable                                              | bit                                             | U = Unimplen                   | nented bit. rea | ad as '0'       |       |
| -n = Value at I | POR                                               | '1' = Bit is set                                          |                                                 | '0' = Bit is clea              | ared            | x = Bit is unkr | nown  |
|                 |                                                   |                                                           |                                                 |                                |                 |                 |       |
| bit 15-12       | F11BP<3:0><br>1111 = Filter<br>1110 = Filter      | : RX Buffer Writh<br>hits received in<br>hits received in | tten when Fill<br>n RX FIFO bu<br>n RX Buffer 1 | ter 11 Hits bits<br>Iffer<br>4 |                 |                 |       |
|                 | •                                                 |                                                           |                                                 |                                |                 |                 |       |
|                 | •                                                 |                                                           |                                                 |                                |                 |                 |       |
|                 | 0001 = Filter<br>0000 = Filter                    | hits received ir hits received ir                         | n RX Buffer 1<br>n RX Buffer 0                  |                                |                 |                 |       |
| bit 11-8        | F10BP<3:0><br>1111 = Filter<br>1110 = Filter      | : RX Buffer Wri<br>hits received ir<br>hits received ir   | tten when Fil<br>n RX FIFO bu<br>n RX Buffer 1  | ter 10 Hits bits<br>iffer<br>4 |                 |                 |       |
|                 | •                                                 |                                                           |                                                 |                                |                 |                 |       |
|                 | •                                                 |                                                           |                                                 |                                |                 |                 |       |
|                 | •<br>0001 = Filter<br>0000 = Filter               | hits received ir                                          | n RX Buffer 1<br>n RX Buffer 0                  |                                |                 |                 |       |
| bit 7-4         | F9BP<3:0>:<br>1111 = Filter<br>1110 = Filter<br>• | RX Buffer Writt<br>hits received ir<br>hits received ir   | en when Filte<br>n RX FIFO bu<br>n RX Buffer 1  | er 9 Hits bits<br>Iffer<br>4   |                 |                 |       |
|                 | •                                                 |                                                           |                                                 |                                |                 |                 |       |
|                 | 0001 = Filter<br>0000 = Filter                    | hits received ir hits received ir                         | n RX Buffer 1<br>n RX Buffer 0                  |                                |                 |                 |       |
| bit 3-0         | F8BP<3:0>:<br>1111 = Filter<br>1110 = Filter      | RX Buffer Writt<br>hits received ir<br>hits received ir   | en when Filte<br>n RX FIFO bu<br>n RX Buffer 1  | er 8 Hits bits<br>Iffer<br>4   |                 |                 |       |
|                 | •                                                 |                                                           |                                                 |                                |                 |                 |       |
|                 | 0001 = Filter<br>0000 = Filter                    | hits received ir hits received ir                         | n RX Buffer 1<br>n RX Buffer 0                  |                                |                 |                 |       |

#### **REGISTER 22-2:** ADxCON2: ADCx CONTROL REGISTER 2 (CONTINUED) (where x = 1 or 2)

- bit 0 ALTS: Alternate Input Sample Mode Select bit
  - 1 = Uses channel input selects for Sample A on first sample and Sample B on next sample
  - 0 = Always uses channel input selects for Sample A

## REGISTER 22-4: ADxCON4: ADCx CONTROL REGISTER 4

| U-0                                | U-0 | U-0 | U-0              | U-0             | U-0            | U-0        | U-0   |
|------------------------------------|-----|-----|------------------|-----------------|----------------|------------|-------|
|                                    | —   | _   | —                | _               | _              | _          | _     |
| bit 15                             |     |     |                  |                 |                |            | bit 8 |
|                                    |     |     |                  |                 |                |            |       |
| U-0                                | U-0 | U-0 | U-0              | U-0             | R/W-0          | R/W-0      | R/W-0 |
| —                                  | —   | —   | —                | —               |                | DMABL<2:0> |       |
| bit 7                              |     |     |                  |                 |                |            | bit 0 |
|                                    |     |     |                  |                 |                |            |       |
| Legend:                            |     |     |                  |                 |                |            |       |
| R = Readable bit W = Writable bit  |     | oit | U = Unimple      | mented bit, rea | id as '0'      |            |       |
| -n = Value at POR '1' = Bit is set |     |     | '0' = Bit is cle | eared           | x = Bit is unk | nown       |       |

-n = Value at POR '1' = Bit is set '0' = Bit is o

bit 15-3 Unimplemented: Read as '0'

bit 2-0

DMABL<2:0>: Selects Number of DMA Buffer Locations per Analog Input bits

111 = Allocates 128 words of buffer to each analog input

110 = Allocates 64 words of buffer to each analog input

101 = Allocates 32 words of buffer to each analog input

100 = Allocates 16 words of buffer to each analog input

011 = Allocates 8 words of buffer to each analog input

010 = Allocates 4 words of buffer to each analog input

001 = Allocates 2 words of buffer to each analog input

000 = Allocates 1 word of buffer to each analog input

## 23.4 Watchdog Timer (WDT)

For dsPIC33FJXXXMCX06A/X08A/X10A devices, the WDT is driven by the LPRC oscillator. When the WDT is enabled, the clock source is also enabled.

The nominal WDT clock source from LPRC is 32 kHz. This feeds a prescaler than can be configured for either 5-bit (divide-by-32) or 7-bit (divide-by-128) operation. The prescaler is set by the WDTPRE Configuration bit. With a 32 kHz input, the prescaler yields a nominal WDT time-out period (TWDT) of 1 ms in 5-bit mode, or 4 ms in 7-bit mode.

A variable postscaler divides down the WDT prescaler output and allows for a wide range of time-out periods. The postscaler is controlled by the WDTPOST<3:0> Configuration bits (FWDT<3:0>) which allow the selection of a total of 16 settings, from 1:1 to 1:32,768. Using the prescaler and postscaler, time-out periods ranging from 1 ms to 131 seconds can be achieved.

The WDT, prescaler and postscaler are reset:

- On any device Reset
- On the completion of a clock switch, whether invoked by software (i.e., setting the OSWEN bit after changing the NOSC bits) or by hardware (i.e., Fail-Safe Clock Monitor)
- When a PWRSAV instruction is executed (i.e., Sleep or Idle mode is entered)
- When the device exits Sleep or Idle mode to resume normal operation
- By a CLRWDT instruction during normal execution

If the WDT is enabled, it will continue to run during Sleep or Idle modes. When the WDT time-out occurs, the device will wake the device and code execution will continue from where the PWRSAV instruction was executed. The corresponding SLEEP or IDLE bits (RCON<3,2>) will need to be cleared in software after the device wakes up.

The WDT flag bit, WDTO (RCON<4>), is not automatically cleared following a WDT time-out. To detect subsequent WDT events, the flag must be cleared in software.

| Note: | The CLRWDT and PWRSAV instruction      | ons  |
|-------|----------------------------------------|------|
|       | clear the prescaler and postscaler cou | ints |
|       | when executed.                         |      |

The WDT is enabled or disabled by the FWDTEN Configuration bit in the FWDT Configuration register. When the FWDTEN Configuration bit is set, the WDT is always enabled.

The WDT can be optionally controlled in software when the FWDTEN Configuration bit has been programmed to '0'. The WDT is enabled in software by setting the SWDTEN control bit (RCON<5>). The SWDTEN control bit is cleared on any device Reset. The software WDT option allows the user to enable the WDT for critical code segments and disable the WDT during non-critical segments for maximum power savings.

Note: If the WINDIS bit (FWDT<6>) is cleared, the CLRWDT instruction should be executed by the application software only during the last 1/4 of the WDT period. This CLRWDT window can be determined by using a timer. If a CLRWDT instruction is executed before this window, a WDT Reset occurs.



|                    | L 24-2.              | IN STRU           | SCHOR SET OVERVIE                   |                                        |               |                | -                        |
|--------------------|----------------------|-------------------|-------------------------------------|----------------------------------------|---------------|----------------|--------------------------|
| Base<br>Instr<br># | Assembly<br>Mnemonic |                   | Assembly Syntax                     | Description                            | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |
| 34                 | EXCH                 | EXCH              | Wns,Wnd                             | Swap Wns with Wnd                      | 1             | 1              | None                     |
| 35                 | FBCL                 | FBCL              | Ws,Wnd                              | Find Bit Change from Left (MSb) Side   | 1             | 1              | С                        |
| 36                 | FF1L                 | FF1L              | Ws,Wnd                              | Find First One from Left (MSb) Side    | 1             | 1              | С                        |
| 37                 | FF1R                 | FF1R              | Ws,Wnd                              | Find First One from Right (LSb) Side   | 1             | 1              | С                        |
| 38                 | GOTO                 | GOTO              | Expr                                | Go to Address                          | 2             | 2              | None                     |
|                    |                      | GOTO              | Wn                                  | Go to Indirect                         | 1             | 2              | None                     |
| 39                 | INC                  | INC               | f                                   | f = f + 1                              | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | INC               | f,WREG                              | WREG = f + 1                           | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | INC               | Ws,Wd                               | Wd = Ws + 1                            | 1             | 1              | C,DC,N,OV,Z              |
| 40                 | INC2                 | INC2              | f                                   | f = f + 2                              | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | INC2              | f,WREG                              | WREG = f + 2                           | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | INC2              | Ws,Wd                               | Wd = Ws + 2                            | 1             | 1              | C,DC,N,OV,Z              |
| 41                 | IOR                  | IOR               | f                                   | f = f .IOR. WREG                       | 1             | 1              | N,Z                      |
|                    |                      | IOR               | f,WREG                              | WREG = f .IOR. WREG                    | 1             | 1              | N,Z                      |
|                    |                      | IOR               | #lit10,Wn                           | Wd = lit10 .IOR. Wd                    | 1             | 1              | N,Z                      |
|                    |                      | IOR               | Wb,Ws,Wd                            | Wd = Wb .IOR. Ws                       | 1             | 1              | N,Z                      |
|                    |                      | IOR               | Wb,#lit5,Wd                         | Wd = Wb .IOR. lit5                     | 1             | 1              | N,Z                      |
| 42                 | LAC                  | LAC               | Wso,#Slit4,Acc                      | Load Accumulator                       | 1             | 1              | OA,OB,OAB,<br>SA,SB,SAB  |
| 43                 | LNK                  | LNK               | #lit14                              | Link Frame Pointer                     | 1             | 1              | None                     |
| 44                 | LSR                  | LSR               | f                                   | f = Logical Right Shift f              | 1             | 1              | C,N,OV,Z                 |
|                    |                      | LSR               | f,WREG                              | WREG = Logical Right Shift f           | 1             | 1              | C,N,OV,Z                 |
|                    |                      | LSR               | Ws,Wd                               | Wd = Logical Right Shift Ws            | 1             | 1              | C,N,OV,Z                 |
|                    |                      | LSR               | Wb,Wns,Wnd                          | Wnd = Logical Right Shift Wb by Wns    | 1             | 1              | N,Z                      |
|                    |                      | LSR               | Wb,#lit5,Wnd                        | Wnd = Logical Right Shift Wb by lit5   | 1             | 1              | N,Z                      |
| 45                 | MAC                  | MAC               | Wm*Wn,Acc,Wx,Wxd,Wy,Wyd<br>,        | Multiply and Accumulate                | 1             | 1              | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | MAC               | Wm*Wm,Acc,Wx,Wxd,Wy,Wyd             | Square and Accumulate                  | 1             | 1              | OA,OB,OAB,<br>SA,SB,SAB  |
| 46                 | MOV                  | MOV               | f.Wn                                | Move f to Wn                           | 1             | 1              | None                     |
|                    |                      | MOV               | f                                   | Move f to f                            | 1             | 1              | None                     |
|                    |                      | MOV               | f,WREG                              | Move f to WREG                         | 1             | 1              | N.Z                      |
|                    |                      | MOV               | #lit16.Wn                           | Move 16-bit Literal to Wn              | 1             | 1              | None                     |
|                    |                      | MOV.b             | #lit8,Wn                            | Move 8-bit Literal to Wn               | 1             | 1              | None                     |
|                    |                      | MOV               | Wn,f                                | Move Wn to f                           | 1             | 1              | None                     |
|                    |                      | MOV               | Wso,Wdo                             | Move Ws to Wd                          | 1             | 1              | None                     |
|                    |                      | MOV               | WREG, f                             | Move WREG to f                         | 1             | 1              | None                     |
|                    |                      | MOV.D             | Wns,Wd                              | Move Double from W(ns):W(ns + 1) to Wd | 1             | 2              | None                     |
|                    |                      | MOV.D             | Ws,Wnd                              | Move Double from Ws to W(nd + 1):W(nd) | 1             | 2              | None                     |
| 47                 | MOVSAC               | MOVSAC            | Acc,Wx,Wxd,Wy,Wyd,AWB               | Prefetch and Store Accumulator         | 1             | 1              | None                     |
| 48                 | MPY                  | MPY<br>Wm*Wn,Ad   | cc,Wx,Wxd,Wy,Wyd                    | Multiply Wm by Wn to Accumulator       | 1             | 1              | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | MPY<br>Wm*Wm,Ad   | cc,Wx,Wxd,Wy,Wyd                    | Square Wm to Accumulator               | 1             | 1              | OA,OB,OAB,<br>SA,SB,SAB  |
| 49                 | MPY.N                | MPY.N<br>Wm*Wn,Ad | cc,Wx,Wxd,Wy,Wyd                    | -(Multiply Wm by Wn) to Accumulator    | 1             | 1              | None                     |
| 50                 | MSC                  | MSC               | Wm*Wm,Acc,Wx,Wxd,Wy,Wyd<br>,<br>AWB | Multiply and Subtract from Accumulator | 1             | 1              | OA,OB,OAB,<br>SA,SB,SAB  |

## TABLE 24-2: INSTRUCTION SET OVERVIEW (CONTINUED)

## APPENDIX B: REVISION HISTORY

## Revision A (May 2009)

This is the initial released version of the document.

## **Revision B (October 2009)**

The revision includes the following global update:

 Added Note 2 to the shaded table that appears at the beginning of each chapter. This new note provides information regarding the availability of registers and their associated bits.

This revision also includes minor typographical and formatting changes throughout the data sheet text.

All other major changes are referenced by their respective section in the following table.

## TABLE B-1: MAJOR SECTION UPDATES

| Section Name                                                                                                         | Update Description                                                                                                                                 |
|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| "16-bit Digital Signal Controllers (up to 256<br>KB Flash and 30 KB SRAM) with Motor<br>Control and Advanced Analog" | Added information on high temperature operation (see " <b>Operating Range:</b> ").                                                                 |
| Section 11.0 "I/O Ports"                                                                                             | Changed the reference to digital-only pins to 5V tolerant pins in the second paragraph of <b>Section 11.2</b> " <b>Open-Drain Configuration</b> ". |
| Section 20.0 "Universal Asynchronous Receiver Transmitter (UART)"                                                    | Updated the two baud rate range features to: 10 Mbps to 38 bps at 40 MIPS.                                                                         |
| Section 22.0 "10-bit/12-bit Analog-to-Digital Converter (ADC)"                                                       | Updated the ADCx block diagram (see Figure 22-1).                                                                                                  |
| Section 23.0 "Special Features"                                                                                      | Updated the second paragraph and removed the fourth paragraph in <b>Section 23.1 "Configuration Bits"</b> .                                        |
|                                                                                                                      | Updated the Device Configuration Register Map (see Table 23-1).                                                                                    |
| Section 26.0 "Electrical Characteristics"                                                                            | Updated the Absolute Maximum Ratings for high temperature and added Note 4.                                                                        |
|                                                                                                                      | Updated Power-Down Current parameters DC60d, DC60a, DC60b, and DC60d (see Table 26-7).                                                             |
|                                                                                                                      | Added I2Cx Bus Data Timing Requirements (Master Mode) parameter IM51 (see Table 26-40).                                                            |
|                                                                                                                      | Updated the SPIx Module Slave Mode (CKE = 1) Timing Characteristics (see Figure 26-17).                                                            |
|                                                                                                                      | Updated the Internal LPRC Accuracy parameters (see Table 26-19).                                                                                   |
|                                                                                                                      | Updated the ADC Module Specifications (12-bit Mode) parameters AD23a, AD24a, AD23b, and AD24b (see Table 26-46).                                   |
|                                                                                                                      | Updated the ADC Module Specifications (10-bit Mode) parameters AD23c, AD24c, AD23d, and AD24d (see Table 26-46).                                   |
| Section 27.0 "High Temperature Electrical Characteristics"                                                           | Added new chapter with high temperature specifications.                                                                                            |
| "Product Identification System"                                                                                      | Added the "H" definition for high temperature.                                                                                                     |

## **Revision C (March 2011)**

This revision includes typographical and formatting changes throughout the data sheet text. In addition, all instances of VDDCORE have been removed.

All other major changes are referenced by their respective section in the following table.

| TABLE B-2: | MAJOR | SECTION  | UPDATES   |
|------------|-------|----------|-----------|
|            |       | 02011011 | 0. 5/1150 |

| Section Name                                                                        | Update Description                                                                                                                                                                                |
|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Section 2.0 "Guidelines for Getting Started with 16-bit Digital Signal Controllers" | Updated the title of Section 2.3 "CPU Logic Filter Capacitor Connection (VCAP)".                                                                                                                  |
|                                                                                     | The frequency limitation for device PLL start-up conditions was<br>updated in <b>Section 2.7</b> " <b>Oscillator Value Conditions on Device</b><br><b>Start-up</b> ".                             |
|                                                                                     | The second paragraph in Section 2.9 "Unused I/Os" was updated.                                                                                                                                    |
| Section 4.0 "Memory Organization"                                                   | The All Resets values for the following SFRs in the Timer Register<br>Map were changed (see Table 4-6):<br>• TMR1<br>• TMR2<br>• TMR3<br>• TMR4<br>• TMR5<br>• TMR6<br>• TMR7<br>• TMR8<br>• TMR9 |
| Section 9.0 "Oscillator Configuration"                                              | Added Note 3 to the OSCCON: Oscillator Control Register (see Register 9-1).                                                                                                                       |
|                                                                                     | Added Note 2 to the CLKDIV: Clock Divisor Register (see Register 9-2).                                                                                                                            |
|                                                                                     | Added Note 1 to the PLLFBD: PLL Feedback Divisor Register (see Register 9-3).                                                                                                                     |
|                                                                                     | Added Note 2 to the OSCTUN: FRC Oscillator Tuning Register (see Register 9-4).                                                                                                                    |
| Section 22.0 "10-bit/12-bit Analog-to-Digital Converter (ADC)"                      | Updated the VREFL references in the ADC1 module block diagram (see Figure 22-1).                                                                                                                  |
| Section 23.0 "Special Features"                                                     | Added a new paragraph and removed the third paragraph in <b>Section 23.1 "Configuration Bits"</b> .                                                                                               |
|                                                                                     | Added the column "RTSP Effects" to the Configuration Bits Descriptions (see Table 23-2).                                                                                                          |