



Welcome to **E-XFL.COM** 

## **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

## **Applications of Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

| Details                         |                                                            |
|---------------------------------|------------------------------------------------------------|
| Product Status                  | Active                                                     |
| Core Processor                  | ARM926EJ-S                                                 |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                             |
| Speed                           | 266MHz                                                     |
| Co-Processors/DSP               | -                                                          |
| RAM Controllers                 | SDRAM                                                      |
| Graphics Acceleration           | No                                                         |
| Display & Interface Controllers | Keypad, LCD                                                |
| Ethernet                        | -                                                          |
| SATA                            | -                                                          |
| USB                             | USB 1.x (2)                                                |
| Voltage - I/O                   | 1.8V, 3V                                                   |
| Operating Temperature           | 0°C ~ 70°C (TA)                                            |
| Security Features               | -                                                          |
| Package / Case                  | 289-LFBGA                                                  |
| Supplier Device Package         | 289-MAPBGA (14x14)                                         |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mc9328mx21svk |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Table 2. i.MX21S Signal Descriptions

| Signal Name     | Function/Notes                                                                                                                                                                                                                                                                                                                                                               |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 | External Bus/Chip Select (EIM)                                                                                                                                                                                                                                                                                                                                               |
| A [25:0]        | Address bus signals                                                                                                                                                                                                                                                                                                                                                          |
| D [31:0]        | Data bus signals                                                                                                                                                                                                                                                                                                                                                             |
| EB0             | MSB Byte Strobe—Active low external enable byte signal that controls D [31:24], shared with SDRAM DQM0.                                                                                                                                                                                                                                                                      |
| EB1             | Byte Strobe—Active low external enable byte signal that controls D [23:16], shared with SDRAM DQM1.                                                                                                                                                                                                                                                                          |
| EB2             | Byte Strobe—Active low external enable byte signal that controls D [15:8], shared with SDRAM DQM2 and PCMCIA PC_REG.                                                                                                                                                                                                                                                         |
| EB3             | LSB Byte Strobe—Active low external enable byte signal that controls D [7:0], shared with SDRAM DQM3 and PCMCIA PC_IORD.                                                                                                                                                                                                                                                     |
| ŌĒ              | Memory Output Enable—Active low output enables external data bus, shared with PCMCIA PC_IOWR.                                                                                                                                                                                                                                                                                |
| <u>CS</u> [5:0] | Chip Select—The chip select signals $\overline{CS}$ [3:2] are multiplexed with $\overline{CSD}$ [1:0] and are selected by the Function Multiplexing Control Register (FMCR) in the System Control chapter. By default $\overline{CSD}$ [1:0] is selected. DTACK is multiplexed with $\overline{CS4}$ .                                                                       |
| ECB             | Active low input signal sent by flash device to the EIM whenever the flash device must terminate an ongoing burst sequence and initiate a new (long first access) burst sequence.                                                                                                                                                                                            |
| LBA             | Active low signal sent by flash device causing the external burst device to latch the starting burst address.                                                                                                                                                                                                                                                                |
| BCLK            | Clock signal sent to external synchronous memories (such as burst flash) during burst mode.                                                                                                                                                                                                                                                                                  |
| RW              | RW signal—Indicates whether external access is a read (high) or write (low) cycle. This signal is also shared with the PCMCIA PC_WE.                                                                                                                                                                                                                                         |
| DTACK           | DTACK signal—External input data acknowledge signal, multiplexed with CS4.                                                                                                                                                                                                                                                                                                   |
|                 | Bootstrap                                                                                                                                                                                                                                                                                                                                                                    |
| BOOT [3:0]      | System Boot Mode Select—The operational system boot mode upon system reset is determined by the settings of these pins. To hardwire these inputs low, terminate with a 1 K $\Omega$ resister to ground. For a logic high, terminate with a 1 K $\Omega$ resistor to VDDA. Do not change the state of these inputs after power-up. Boot 3 should always be tied to logic low. |
|                 | SDRAM Controller                                                                                                                                                                                                                                                                                                                                                             |
| SDBA [4:0]      | SDRAM non-interleave mode bank address signals. These signals are multiplexed with address signals A[20:16].                                                                                                                                                                                                                                                                 |
| SDIBA [3:0]     | SDRAM interleave addressing mode bank address signals. These signals are multiplexed with address signals A[24:21].                                                                                                                                                                                                                                                          |
| MA [11:0]       | SDRAM address signals. MA[9:0] are multiplexed with address signals A[10:1].                                                                                                                                                                                                                                                                                                 |
| DQM [3:0]       | SDRAM data qualifier mask multiplexed with EB[3:0]. DQM3 corresponds to D[31:24], DQM2 corresponds to D[23:16], DQM1 corresponds to D[15:8], and DQM0 corresponds to D[7:0].                                                                                                                                                                                                 |
| CSD0            | SDRAM Chip Select signal. This signal is multiplexed with the $\overline{\text{CS2}}$ signal. This signal is selectable by programming the Function Multiplexing Control Register in the System Control chapter.                                                                                                                                                             |
| CSD1            | SDRAM Chip Select signal. This signal is multiplexed with the $\overline{\text{CS3}}$ signal. This signal is selectable by programming the Function Multiplexing Control Register in the System Control chapter.                                                                                                                                                             |
| RAS             | SDRAM Row Address Select signal.                                                                                                                                                                                                                                                                                                                                             |

## MC9328MX21S Technical Data, Rev. 1.3

Table 2. i.MX21S Signal Descriptions (Continued)

| Signal Name                                      | Function/Notes                                                                                                                                                                                                                                                                            |
|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RTCK                                             | JTAG Return Clock used to enhance stability of JTAG debug interface devices. This signal is multiplexed with 1-Wire, therefore using 1-Wire renders RTCK unusable and vice versa.                                                                                                         |
|                                                  | LCD Controller                                                                                                                                                                                                                                                                            |
| LD [17:0]                                        | LCD Data Bus—All LCD signals are driven low after reset and when LCD is off. LD[15:0] signals are multiplexed with SLCDC1_DAT[15:0] from SLCDC1. LD[16] is multiplexed with EXT_DMAGRANT.                                                                                                 |
| FLM_VSYNC<br>(or simply referred<br>to as VSYNC) | Frame Sync or Vsync—This signal also serves as the clock signal output for gate driver (dedicated signal SPS for Sharp panel HR-TFT).                                                                                                                                                     |
| LP_HSYNC (or simply referred to as HSYNC)        | Line Pulse or HSync                                                                                                                                                                                                                                                                       |
| LSCLK                                            | Shift Clock.                                                                                                                                                                                                                                                                              |
| OE_ACD                                           | Alternate Crystal Direction/Output Enable.                                                                                                                                                                                                                                                |
| CONTRAST                                         | This signal is used to control the LCD bias voltage as contrast control.                                                                                                                                                                                                                  |
| SPL_SPR                                          | Sampling start signal for left and right scanning. This signal is multiplexed with the SLCDC1_CLK.                                                                                                                                                                                        |
| PS                                               | Control signal output for source driver (Sharp panel dedicated signal). This signal is multiplexed with the SLCDC1_CS.                                                                                                                                                                    |
| CLS                                              | Start signal output for gate driver. This signal is invert version of PS (Sharp panel dedicated signal). This signal is multiplexed with the SLCDC1_RS.                                                                                                                                   |
| REV                                              | Signal for common electrode driving signal preparation (Sharp panel dedicated signal). This signal is multiplexed with SLCDC1_D0.                                                                                                                                                         |
|                                                  | Smart LCD Controller                                                                                                                                                                                                                                                                      |
| SLCDC1_CLK                                       | SLCDC Clock output signal. This signal is multiplexed and available at 2 alternate locations. These are SPL_SPR and SD2_CLK signals of LCDC and SD2, respectively.                                                                                                                        |
| SLCDC1_CS                                        | SLCDC Chip Select output signal. This signal is multiplexed and available at 2 alternate signal locations. These are PS and SD2_CMD signals of LCDC and SD2, respectively.                                                                                                                |
| SLCDC1_RS                                        | SLCDC Register Select output signal. This signal is multiplexed and available at 2 alternate signal locations. These are CLS and SD2_D3 signals of LCDC and SD2, respectively.                                                                                                            |
| SLCDC1_D0                                        | SLCDC serial data output signal. This signal is multiplexed and available at 2 alternate signal locations. These are and REV and SD2_D2 signals of LCDC and SD2, respectively. This signal is inactive when a parallel data interface is used.                                            |
| SLCDC1_DAT[15:0]                                 | SLCDC Data output signals for connection to a parallel SLCD panel interface. These signals are multiplexed with LD[15:0] while an alternate 8-bit SLCD muxing is available on LD[15:8]. Further alternate muxing of these signals are available on some of the USB OTG and USBH1 signals. |
| SLCDC2_CLK                                       | SLCDC Clock input signal for pass through to SLCD device. This signal is multiplexed with SSI3_CLK signal from SSI3.                                                                                                                                                                      |
| SLCDC2_CS                                        | SLCDC Chip Select input signal for pass through to SLCD device. This signal is multiplexed with SSI3_TXD signal from SSI3.                                                                                                                                                                |
| SLCDC2_RS                                        | SLCDC Register Select input signal for pass through to SLCD device. This signal is multiplexed with SSI3_RXD signal from SSI3.                                                                                                                                                            |
| SLCDC2_D0                                        | SLCD Data input signal for pass through to SLCD device. This signal is multiplexed with SSI3_FS signal from SSI3.                                                                                                                                                                         |

## **Specifications**

**Table 5. DC Characteristics (Continued)** 

| Parameter                                       | Symbol            | Test Conditions                                                                                 | Min                      | Typ <sup>1</sup> | Max  | Units |
|-------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------|--------------------------|------------------|------|-------|
| Low-level output current, fast I/O              | I <sub>OL_F</sub> | V <sub>out</sub> =0.2NVDD1<br>DSCR <sup>2</sup> = 000<br>DSCR = 001<br>DSCR = 011<br>DSCR = 111 | 3.5<br>4.5<br>5.5<br>6.5 | -                | -    | mA    |
| Schmitt trigger Positive-input threshold        | V <sub>T</sub> +  | -                                                                                               | _                        | -                | 2.15 | V     |
| Schmitt trigger Negative-input threshold        | V <sub>T</sub> -  |                                                                                                 | 0.75                     | -                | _    | V     |
| Hysteresis                                      | V <sub>HYS</sub>  | -                                                                                               | _                        | 0.3              | _    | V     |
| Input leakage current (no pull-up or pull-down) | I <sub>in</sub>   | V <sub>in</sub> = 0 or NVDD                                                                     | _                        | _                | ±1   | μΑ    |
| I/O leakage current                             | I <sub>OZ</sub>   | V <sub>I/O</sub> = NVDD or 0<br>I/O = High impedance<br>state                                   | -                        | _                | ±5   | μА    |

- 1. Data labeled Typical is not guaranteed, but is intended as an indication of the IC's potential performance.
- 2. For DSCR definition refer to the System Control chapter in the reference manual.

Table 6 shows the input and output capacitance for the device.

**Table 6. Input/Output Capacitance** 

| Parameter          | Symbol         | Min | Тур | Max | Units |
|--------------------|----------------|-----|-----|-----|-------|
| Input capacitance  | C <sub>i</sub> | -   | _   | 5   | pF    |
| Output capacitance | C <sub>o</sub> | -   | -   | 5   | pF    |

Table 7 shows the power consumption for the device.

**Table 7. Power Consumption** 

| ID | Parameter                                                       | Conditions                                                                                                                                                          | Symbol                                 | Тур | Max | Units |
|----|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----|-----|-------|
| 1  | Run Current                                                     | QVDD = QVDDX = 1.65 V, NVDD1 = 1.8 V.                                                                                                                               | I <sub>QVDD</sub> + I <sub>QVDDX</sub> | 120 | _   | mA    |
|    |                                                                 | NVDD2 through NVDD6 = VDDA = 3.1V.<br>Core = 266 MHz, System = 133 MHz.                                                                                             | I <sub>NVDD1</sub>                     | 8   | _   | mA    |
|    | 44.1kHz audio.                                                  | I <sub>NVDD2</sub> through I <sub>NVDD6</sub> + I <sub>VDDA</sub>                                                                                                   | 6.6                                    | -   | mA  |       |
| 2  | Sleep Current Standby current with Well Biasing System enabled. |                                                                                                                                                                     | I <sub>STBY</sub>                      |     |     |       |
|    | Well Bias Control Register (WBCR) must be set as                | $QVDD = QVDDX = 1.65V, TA^1$                                                                                                                                        | _                                      | 3.0 | mA  |       |
|    |                                                                 | follows:<br> WBCR:                                                                                                                                                  | $QVDD = QVDDX = 1.65V, 25^{\circ}$     | -   | 700 | μΑ    |
|    |                                                                 | CRM_WBS bits = 01 CRM_WBFA bit = 1 CRM_WBM bits = 001 CRM_SPA_SEL bit = 1 FMCR bit = 1 For WBCR definition refer to System Control Chapter in the reference manual. | QVDD = QVDDX = 1.55V, 25°              | 320 | Т   | μА    |

<sup>1.</sup> TA =  $70^{\circ}$ C for suffixes VK, VM, DVK, DVM, and SVK. TA =  $85^{\circ}$ C for suffixes CVK, CVM, and SCVK.

## MC9328MX21S Technical Data, Rev. 1.3





Timing response end to next CMD start (data transfer mode)



Timing of command sequences (all modes)

Figure 19. Timing Diagrams at Data Transfer Mode

Figure 20 shows basic read operation timing. In a read operation, the sequence starts with a single block read command (which specifies the start address in the argument field). The response is sent on the SD\_CMD lines as usual. Data transmission from the card starts after the access time delay  $N_{AC}$ , beginning from the last bit of the read command. If the system is in multiple block read mode, the card sends a continuous flow of data blocks with distance  $N_{AC}$  until the card sees a stop transmission command. The data stops two clock cycles after the end bit of the stop command.

| Symbol | Minimum           | Maximum                 | Unit                    |
|--------|-------------------|-------------------------|-------------------------|
| NRC    | 8                 | -                       | Clock cycles            |
| NCC    | 8                 | -                       | Clock cycles            |
| NWR    | 2                 | -                       | Clock cycles            |
| NST    | 2                 | 2                       | Clock cycles            |
|        | NRC<br>NCC<br>NWR | NRC 8<br>NCC 8<br>NWR 2 | NRC 8 - NCC 8 - NWR 2 - |

Table 23. Timing Values for Figure 18 through Figure 22 (Continued)

NSAC: Data read access time -2 in CLK cycles (NSAC·100) defined in CSD register bit[111:104]

## 3.11.2 SDIO-IRQ and ReadWait Service Handling

In SDIO, there is a 1-bit or 4-bit interrupt response from the SDIO peripheral card. In 1-bit mode, the interrupt response is simply that the SD DAT[1] line is held low. The SD DAT[1] line is not used as data in this mode. The memory controller generates an interrupt according to this low and the system interrupt continues until the source is removed (SD\_DAT[1] returns to its high level).

In 4-bit mode, the interrupt is less simple. The interrupt triggers at a particular period called the *Interrupt* Period during the data access, and the controller must sample SD DAT[1] during this short period to determine the IRQ status of the attached card. The interrupt period only happens at the boundary of each block (512 bytes).



Figure 23. SDIO IRQ Timing Diagram

ReadWait is another feature in SDIO that allows the user to submit commands during the data transfer. In this mode, the block temporarily pauses the data transfer operation counter and related status, yet keeps the clock running, and allows the user to submit commands as normal. After all commands are submitted, the user can switch back to the data transfer operation and all counter and status values are resumed as access continues.



MC9328MX21S Technical Data. Rev. 1.3

## 3.15 Synchronous Serial Interface

The transmit and receive sections of the SSI can be synchronous or asynchronous. In synchronous mode, the transmitter and the receiver use a common clock and frame synchronization signal. In asynchronous mode, the transmitter and receiver each have their own clock and frame synchronization signals. Continuous or gated clock mode can be selected. In continuous mode, the clock runs continuously. In gated clock mode, the clock functions only during transmission. The internal and external clock timing diagrams are shown in Figure 34 through Figure 37.

Normal or network mode can also be selected. In normal mode, the SSI functions with one data word of I/O per frame. In network mode, a frame can contain between 2 and 32 data words. Network mode is typically used in star or ring-time division multiplex networks with other processors or codecs, allowing interface to time division multiplexed networks without additional logic. Use of the gated clock is not allowed in network mode. These distinctions result in the basic operating modes that allow the SSI to communicate with a wide variety of devices.

The SSI can be connected to 4 set of ports, SAP, SSI1, SSI2 and SSI3.



Figure 34. SSI Transmitter Internal Clock Timing Diagram



Figure 35. SSI Receiver Internal Clock Timing Diagram



Figure 36. SSI Transmitter External Clock Timing Diagram



Figure 37. SSI Receiver External Clock Timing Diagram

Table 29. SSI to SAP Ports Timing Parameters (Continued)

| Ref<br>No.                                       | Parameter                                        | 1.8 V ± 0.1 V |         | 3.0 V ± 0.3 V |         | Unit  |  |  |
|--------------------------------------------------|--------------------------------------------------|---------------|---------|---------------|---------|-------|--|--|
|                                                  |                                                  | Minimum       | Maximum | Minimum       | Maximum | Oille |  |  |
| Synchronous Internal Clock Operation (SAP Ports) |                                                  |               |         |               |         |       |  |  |
| 31                                               | SRXD setup before (Tx) CK falling                | 23.00         | _       | 21.41         | _       | ns    |  |  |
| 32                                               | SRXD hold after (Tx) CK falling                  | 0             | _       | 0             | _       | ns    |  |  |
|                                                  | Synchronous External Clock Operation (SAP Ports) |               |         |               |         |       |  |  |
| 33                                               | SRXD setup before (Tx) CK falling                | 1.20          | _       | 0.88          | _       | ns    |  |  |
| 34                                               | SRXD hold after (Tx) CK falling                  | 0             | _       | 0             | _       | ns    |  |  |

<sup>1.</sup> All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures.

**Table 30. SSI to SSI1 Ports Timing Parameters** 

| Ref                                                | Parameter                                      | 1.8 V         | ± 0.1 V | 3.0 V   | Unit    |      |  |  |
|----------------------------------------------------|------------------------------------------------|---------------|---------|---------|---------|------|--|--|
| No.                                                |                                                | Minimum       | Maximum | Minimum | Maximum | Unit |  |  |
| Internal Clock Operation <sup>1</sup> (SSI1 Ports) |                                                |               |         |         |         |      |  |  |
| 1                                                  | (Tx/Rx) CK clock period <sup>1</sup>           | 90.91         | -       | 90.91   | _       | ns   |  |  |
| 2                                                  | (Tx) CK high to FS (bl) high                   | -0.68         | -0.15   | -0.68   | -0.15   | ns   |  |  |
| 3                                                  | (Rx) CK high to FS (bl) high                   | -0.96         | -0.27   | -0.96   | -0.27   | ns   |  |  |
| 4                                                  | (Tx) CK high to FS (bl) low                    | -0.68         | -0.15   | -0.68   | -0.15   | ns   |  |  |
| 5                                                  | (Rx) CK high to FS (bl) low                    | -0.96         | -0.27   | -0.96   | -0.27   | ns   |  |  |
| 6                                                  | (Tx) CK high to FS (wl) high                   | -0.68         | -0.15   | -0.68   | -0.15   | ns   |  |  |
| 7                                                  | (Rx) CK high to FS (wl) high                   | -0.96         | -0.27   | -0.96   | -0.27   | ns   |  |  |
| 8                                                  | (Tx) CK high to FS (wl) low                    | -0.68         | -0.15   | -0.68   | -0.15   | ns   |  |  |
| 9                                                  | (Rx) CK high to FS (wl) low                    | -0.96         | -0.27   | -0.96   | -0.27   | ns   |  |  |
| 10                                                 | (Tx) CK high to STXD valid from high impedance | -1.68         | -0.36   | -1.68   | -0.36   | ns   |  |  |
| 11a                                                | (Tx) CK high to STXD high                      | -1.68         | -0.36   | -1.68   | -0.36   | ns   |  |  |
| 11b                                                | (Tx) CK high to STXD low                       | -1.68         | -0.36   | -1.68   | -0.36   | ns   |  |  |
| 12                                                 | (Tx) CK high to STXD high impedance            | -1.58         | -0.31   | -1.58   | -0.31   | ns   |  |  |
| 13                                                 | SRXD setup time before (Rx) CK low             | 20.41         | _       | 20.41   | _       | ns   |  |  |
| 14                                                 | SRXD hold time after (Rx) CK low               | 0             | _       | 0       | _       | ns   |  |  |
|                                                    | External Clock Op                              | eration (SSI1 | Ports)  |         |         |      |  |  |
| 15                                                 | (Tx/Rx) CK clock period <sup>1</sup>           | 90.91         | _       | 90.91   | _       | ns   |  |  |
| 16                                                 | (Tx/Rx) CK clock high period                   | 36.36         | -       | 36.36   | _       | ns   |  |  |
| 17                                                 | (Tx/Rx) CK clock low period                    | 36.36         | -       | 36.36   | _       | ns   |  |  |
| 18                                                 | (Tx) CK high to FS (bl) high                   | 10.22         | 17.63   | 8.82    | 16.24   | ns   |  |  |
| 19                                                 | (Rx) CK high to FS (bl) high                   | 10.79         | 19.67   | 9.39    | 18.28   | ns   |  |  |

## MC9328MX21S Technical Data, Rev. 1.3

Table 31. SSI to SSI2 Ports Timing Parameters (Continued)

| Ref | Parameter                                      | 1.8 V          | ± 0.1 V        | 3.0 V   | Heit    |      |
|-----|------------------------------------------------|----------------|----------------|---------|---------|------|
| No. | Parameter                                      | Minimum        | Maximum        | Minimum | Maximum | Unit |
| 11a | (Tx) CK high to STXD high                      | 0.34           | 0.72           | 0.34    | 0.72    | ns   |
| 11b | (Tx) CK high to STXD low                       | 0.34           | 0.72           | 0.34    | 0.72    | ns   |
| 12  | (Tx) CK high to STXD high impedance            | 0.34           | 0.48           | 0.34    | 0.48    | ns   |
| 13  | SRXD setup time before (Rx) CK low             | 21.50          | _              | 21.50   | -       | ns   |
| 14  | SRXD hold time after (Rx) CK low               | 0              | -              | 0       | -       | ns   |
|     | External Clock O                               | peration (SSI2 | Ports)         |         |         |      |
| 15  | (Tx/Rx) CK clock period <sup>1</sup>           | 90.91          | _              | 90.91   | _       | ns   |
| 16  | (Tx/Rx) CK clock high period                   | 36.36          | _              | 36.36   | _       | ns   |
| 17  | (Tx/Rx) CK clock low period                    | 36.36          | _              | 36.36   | _       | ns   |
| 18  | (Tx) CK high to FS (bl) high                   | 10.40          | 17.37          | 8.67    | 15.88   | ns   |
| 19  | (Rx) CK high to FS (bl) high                   | 11.00          | 19.70          | 9.28    | 18.21   | ns   |
| 20  | (Tx) CK high to FS (bl) low                    | 10.40          | 17.37          | 8.67    | 15.88   | ns   |
| 21  | (Rx) CK high to FS (bl) low                    | 11.00          | 19.70          | 9.28    | 18.21   | ns   |
| 22  | (Tx) CK high to FS (wl) high                   | 10.40          | 17.37          | 8.67    | 15.88   | ns   |
| 23  | (Rx) CK high to FS (wl) high                   | 11.00          | 19.70          | 9.28    | 18.21   | ns   |
| 24  | (Tx) CK high to FS (wl) low                    | 10.40          | 17.37          | 8.67    | 15.88   | ns   |
| 25  | (Rx) CK high to FS (wl) low                    | 11.00          | 19.70          | 9.28    | 18.21   | ns   |
| 26  | (Tx) CK high to STXD valid from high impedance | 9.59           | 17.08          | 7.86    | 15.59   | ns   |
| 27a | (Tx) CK high to STXD high                      | 9.59           | 17.08          | 7.86    | 15.59   | ns   |
| 27b | (Tx) CK high to STXD low                       | 9.59           | 17.08          | 7.86    | 15.59   | ns   |
| 28  | (Tx) CK high to STXD high impedance            | 9.59           | 16.84          | 7.86    | 15.35   | ns   |
| 29  | SRXD setup time before (Rx) CK low             | 2.52           | _              | 2.52    | -       | ns   |
| 30  | SRXD hole time after (Rx) CK low               | 0              | -              | 0       | -       | ns   |
|     | Synchronous Internal C                         | lock Operation | n (SSI2 Ports) |         |         |      |
| 31  | SRXD setup before (Tx) CK falling              | 20.78          | _              | 20.78   | _       | ns   |
| 32  | SRXD hold after (Tx) CK falling                | 0              | _              | 0       | _       | ns   |
|     | Synchronous External C                         | lock Operatio  | n (SSI2 Ports) | )       | •       | •    |
| 33  | SRXD setup before (Tx) CK falling              | 4.42           | _              | 4.42    | _       | ns   |
| 34  | SRXD hold after (Tx) CK falling                | 0              | _              | 0       | _       | ns   |
|     | •                                              |                | 1              |         |         |      |

<sup>1.</sup> All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures.

| Ref | Parameter                                         | 1.8 V ± 0.1 V |              | 3.0 V ± 0.3 V |         | Unit |  |  |
|-----|---------------------------------------------------|---------------|--------------|---------------|---------|------|--|--|
| No. |                                                   | Minimum       | Maximum      | Minimum       | Maximum | Oill |  |  |
| 28  | (Tx) CK high to STXD high impedance               | 9.02          | 16.46        | 7.29          | 14.97   | ns   |  |  |
| 29  | SRXD setup time before (Rx) CK low                | 1.49          | _            | 1.49          | _       | ns   |  |  |
| 30  | SRXD hole time after (Rx) CK low                  | 0             | _            | 0             | _       | ns   |  |  |
|     | Synchronous Internal Clo                          | ock Operation | (SSI3 Ports) | •             |         | •    |  |  |
| 31  | SRXD setup before (Tx) CK falling                 | 21.99         | _            | 21.99         | -       | ns   |  |  |
| 32  | SRXD hold after (Tx) CK falling                   | 0             | _            | 0             | _       | ns   |  |  |
|     | Synchronous External Clock Operation (SSI3 Ports) |               |              |               |         |      |  |  |
| 33  | SRXD setup before (Tx) CK falling                 | 3.80          | -            | 3.80          | -       | ns   |  |  |
| 34  | SRXD hold after (Tx) CK falling                   | 0             | _            | 0             | _       | ns   |  |  |

Table 32. SSI to SSI3 Ports Timing Parameters (Continued)

## 3.16 1-Wire Interface Timing

## 3.16.1 Reset Sequence with Reset Pulse Presence Pulse

To begin any communications with the DS2502, it is required that an initialization procedure be issued. A reset pulse must be generated and then a presence pulse must be detected. The minimum reset pulse length is 480 us. The bus master (one-wire) will generate this pulse, then after the DS2502 detects a rising edge on the one-wire bus, it will wait 15-60 us before it will transmit back a presence pulse. The presence pulse will exist for 60-240 us.

The timing diagram for this sequence is shown in Figure 38.



Figure 38. 1-Wire Initialization

The reset pulse begins the initialization sequence and it is initiated when the RPP control register bit is set. When the presence pulse is detected, this bit will be cleared. The presence pulse is used by the bus master to determine if at least one DS2502 is connected. Software will determine if more than one DS2502 exists. The one-wire will sample for the DS2502 presence pulse. The presence pulse is latched in the one-wire

<sup>1.</sup> All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures.

## 3.17 USB On-The-Go

Four types of data transfer modes exist for the USB module: control transfers, bulk transfers, isochronous transfers and interrupt transfers. From the perspective of the USB module, the interrupt transfer type is identical to the bulk data transfer mode, and no additional hardware is supplied to support it. This section covers the transfer modes and how they work from the ground up.

Data moves across the USB in packets. Groups of packets are combined to form data transfers. The same packet transfer mechanism applies to bulk, interrupt, and control transfers. Isochronous data is also moved in the form of packets, but because isochronous pipes are given a fixed portion of the USB bandwidth at all times, there is no end-of-transfer.



Figure 42. USB Timing Diagram for Data Transfer to USB Transceiver (TX)

Table 35. USB Timing Parameters for Data Transfer to USB Transceiver (TX)

| Ref | Parameter                                                                   | 3.0 V   | Unit    |      |
|-----|-----------------------------------------------------------------------------|---------|---------|------|
| No. | r at afficien                                                               | Minimum | Maximum |      |
| 1   | t <sub>OEB_TXDP</sub> ; USBD_OE active to USBD_TXDP low                     | 83.14   | 83.47   | ns   |
| 2   | t <sub>OEB_TXDM</sub> ; USBD_OE active to USBD_TXDM high                    | 81.55   | 81.98   | ns   |
| 3   | t <sub>TXDP_OEB</sub> ; USBD_TXDP high to USBD_OE deactivated               | 83.54   | 83.8    | ns   |
| 4   | t <sub>TXDM_OEB</sub> ; USBD_TXDM low to USBD_OE deactivated (includes SE0) | 248.9   | 249.13  | ns   |
| 5   | t <sub>FEOPT</sub> ; SE0 interval of EOP                                    | 160     | 175     | ns   |
| 6   | t <sub>PERIOD</sub> ; Data transfer rate                                    | 11.97   | 12.03   | Mb/s |



Figure 43. USB Timing Diagram for Data Transfer from USB Transceiver (RX)

Table 36. USB Timing Parameters for Data Transfer from USB Transceiver (RX)

| Ref No. | Parameter                                         | 3.0 V   | Unit    |       |
|---------|---------------------------------------------------|---------|---------|-------|
|         | T arameter                                        | Minimum | Maximum | J.iit |
| 1       | t <sub>FEOPR</sub> ; Receiver SE0 interval of EOP | 82      | _       | ns    |

The USBOTG I<sup>2</sup>C communication protocol consists of six components: START, Data Source/Recipient, Data Direction, Slave Acknowledge, Data, Data Acknowledge, and STOP.



Figure 44. USB Timing Diagram for Data Transfer from USB Transceiver (I<sup>2</sup>C)

Table 37. USB Timing Parameters for Data Transfer from USB Transceiver (I<sup>2</sup>C)

| Ref No. | Parameter                            | 1.8 V   | Unit    |       |
|---------|--------------------------------------|---------|---------|-------|
|         | Falameter                            | Minimum | Maximum | Offic |
| 1       | Hold time (repeated) START condition | 188     | _       | ns    |
| 2       | Data hold time                       | 0       | 188     | ns    |
| 3       | Data setup time                      | 88      | -       | ns    |
| 4       | HIGH period of the SCL clock         | 500     | _       | ns    |
| 5       | LOW period of the SCL clock          | 500     | -       | ns    |
| 6       | Setup time for STOP condition        | 185     | -       | ns    |



Figure 47. WSC = 1, WEA = 1, WEN = 1, A.HALF/E.HALF

## **Specifications**





Figure 50. WSC = 3, OEA = 2, A.WORD/E.HALF

Note: Signals listed with lower case letters are internal to the device.



Figure 51. WSC = 3, WEA = 1, WEN = 3, A.WORD/E.HALF

## **Specifications**





Figure 60. WSC = 2, CSA = 1, WWS = 1, A.WORD/E.HALF



Figure 61. WSC = 3, CSA = 1, A.HALF/E.HALF



Figure 70. DTACK Level Sensitive Sequential Read Accesses, WSC=2, EW=1, DCT=1, AGE=0 (Example of DTACK Remaining High)

# Pin Assignment and Package Information

## MC9328MX21S Technical Data, Rev. 1.3

| _ | Ī |          |
|---|---|----------|
| 7 | ñ |          |
| ò | Ď |          |
| Ċ | ņ |          |
| 9 | ? |          |
| 5 | ט | <u> </u> |
| ( | D |          |
| ( | 1 | ٦        |
| ò | Ď | ĺ        |
| Ė | į |          |
| Ξ | = | ١.       |
| ç | ? |          |
| ٤ | ₹ |          |
| 7 | 5 |          |
| ē |   |          |
| ē | 5 |          |
| 7 | 5 |          |
| - | ή |          |
|   |   |          |

## 4 Pin Assignment and Package Information

## Table 40. i.MX21S Pin Assignment

|   | 1              | 2              | 3              | 4           | 5     | 6            | 7      | 8           | 9      | 10             | 11             | 12             | 13            | 14            | 15             | 16             | 17              | 18         | 19             |
|---|----------------|----------------|----------------|-------------|-------|--------------|--------|-------------|--------|----------------|----------------|----------------|---------------|---------------|----------------|----------------|-----------------|------------|----------------|
| Α | LD9            | LD12           | LD14           | REV         | HSYNC | OE_<br>ACD   | SD2_D2 | PB10        | PB16   | PB20           | USBH1_<br>FS   | USBH1_<br>OE   | USBG_<br>FS   | TOUT          | SAP_<br>TXDAT  | SSI1_<br>CLK   | SSI2_<br>RXDAT  | SSI2_TXDAT | SSI3_<br>FS    |
| В | LD7            | LD5            | LD11           | LD16        | PS    | CON<br>TRAST | SD2_D0 | SD2_<br>CMD | PB14   | PB18           | USB_<br>PWR    | USBG_<br>SCL   | USBG_<br>TXDM | SAP_<br>FS    | SSI1_<br>FS    | SSI2_<br>FS    | SSI3_<br>TXDAT  | I2C_DATA   | CSPI2_<br>SS2  |
| С | LD1            | LD3            | LD6            | LD10        | LD17  | VSYNC        | SD2_D3 | PB11        | PB15   | PB21           | USB_<br>OC     | USBH1_<br>RXDM | USBG_<br>RXDM | TIN           | SSI1_<br>TXDAT | SSI3_<br>RXDAT | SSI3_<br>CLK    | I2C_CLK    | CSPI2_<br>SS1  |
| D | LD2            | LD0            | LD13           | CLS         | QVDD  | QVSS         | SD2_D1 | SD2_<br>CLK | PB12   | PB19           | USBH1_<br>TXDM | USBH1_<br>RXDP | USBG_<br>ON   | USBG_<br>RXDP | SAP_<br>RXDAT  | SSI1_<br>RXDAT | SSI2_<br>CLK    | CSPI2_SS0  | CSPI2_<br>SCLK |
| E | LD8            | LD4            | LD15           | SPL_<br>SPR |       |              |        |             |        |                |                |                |               |               |                | SAP_<br>CLK    | CSPI2_<br>MISO  | CSPI1_SS2  | CSPI2_<br>MOSI |
| F | A24_<br>NFIO14 | D31            | A25_<br>NFIO15 | LSCLK       |       |              |        |             |        |                |                |                |               |               |                | CSPI1_<br>SS1  | CSPI1_<br>MISO  | KP_ROW0    | CSPI1_<br>SS0  |
| G | A22_<br>NFIO12 | D29            | A23_<br>NFIO13 | D30         |       |              | NVDD6  | NVSS6       | PB13   | USB_<br>BYP    | USBH_<br>ON    | USBG_<br>SDA   | USBG_<br>TXDP |               |                | KP_<br>ROW1    | KP_<br>ROW3     | PE3        | KP_<br>ROW4    |
| н | A20            | D27            | A21_<br>NFIO11 | D28         |       |              | NVDD1  | NVSS5       | PB17   | CSPI1_<br>SCLK | CSPI1_<br>RDY  | USBH1_<br>TXDP | USBG_<br>OE   |               |                | TEST_<br>WB4   | TEST_<br>WB2    | TEST_WB3   | PWMO           |
| J | A19            | A18            | D25            | D26         |       |              | NVDD1  | NVDD5       | NVDD4  | KP_<br>ROW5    | KP_<br>ROW2    | CSPI1_<br>MOSI | TEST_<br>WB0  |               |                | PE4            | KP_COL1         | KP_COL0    | TEST_<br>WB1   |
| κ | A16            | A17            | D23            | D24         |       |              | NVSS1  | NVSS4       | QVDDX  | UART1_<br>RXD  | TDO            | QVDD           | QVSS          |               |                | KP_<br>COL3    | KP_COL5         | KP_COL4    | KP_<br>COL2    |
| L | A14_<br>NFIO9  | A15_<br>NFIO10 | D21            | D22         |       |              | NVSS1  | NVDD3       | QVDD   | QVSS           | NFIO2          | NFWP           | UART1_<br>TXD |               |                | PE6            | UART3_<br>RTS   | UART3_CTS  | UART3_<br>TXD  |
| М | D19            | A13_<br>NFIO8  | D20            | D18         |       |              | NVDD2  | NVDD3       | NVSS3  | QVSS           | NFIO7          | NFRB           | EXT_<br>48M   |               |                | PE7            | UART3_<br>RXD   | UART1_RTS  | UART1_<br>CTS  |
| N | A11            | A12            | D17            | D16         |       |              | LBA    | NVSS3       | SDCKE0 | NVSS1          | NVSS1          | NVDD1          | NVDD1         |               |                | SD1_<br>D0     | TCK             | SD1_D1     | RTCK           |
| Р | A9             | A10            | D15            | D14         |       |              |        |             |        |                |                |                |               |               |                | SD1_<br>D2     | SD1_<br>CMD     | TDI        | TMS            |
| R | A7             | A8             | D13            | D12         |       |              |        |             |        |                |                |                |               |               |                | SD1_<br>CLK    | EXT_<br>266M    | NVSS2      | TRST           |
| т | <b>A</b> 5     | A6             | EB3            | D10         | CS3   | CS1          | BCLK   | MA11        | RAS    | CAS            | NFIO5          | NFIO3          | NFWE          | RESET_<br>IN  | NFCE           | BOOT1          | SD1_D3          | CLKMODE1   | CLK<br>MODE0   |
| U | D11            | EB1            | EB2            | ŌĒ          | CS4   | D6           | ECB    | D3          | MA10   | PC_<br>PWRON   | PF16           | NFIO4          | NFIO1         | NFALE         | NFCLE          | POR            | BOOT2           | воотз      | XTAL32K        |
| v | A4             | EB0            | D9             | D8          | CS5   | D5           | CS0    | RW          | D1     | JTAG_<br>CTRL  | SDWE           | CLKO           | NFIO6         | QVSS          | RESET_<br>OUT  | воото          | OSC26M_<br>TEST | VDDA       | EXTAL<br>32K   |
| w | A3             | A2             | D7             | A1          | CS2   | A0           | D4     | D2          | D0     | SDCLK          | SDCKE1         | NFIO0          | NFRE          | QVDD          | QVSS           | EXTAL<br>26M   | XTAL26M         | QVDD       | QVSS           |

## How to Reach Us:

## Home Page:

www.freescale.com

## E-mail:

support@freescale.com

## **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

## Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

## Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064, Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

## Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd.
Technical Information Center
2 Dai King Street
Tai Po Industrial Estate
Tai Po, N.T., Hong Kong
+800 2666 8080
support.asia @freescale.com

## For Literature Requests Only:

Preescale Semiconductor Literature Distribution Center P.O. Box 5405
Denver, Colorado 80217
1-800-521-6274 or 303-675-2140
Fax: 303-675-2150
LDCForFreescaleSemiconductor@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. ARM, Multi-ICE, and the ARM Powered logo are registered trademarks of ARM Limited. ARM926EJ-S is a trademark of ARM Limited. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc. 2005–2008. All rights reserved.

Document Number: MC9328MX21S Rev. 1.3

Rev. 1.3 06/2008

