Welcome to **E-XFL.COM** #### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. # **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|-------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | ARM926EJ-S | | Number of Cores/Bus Width | 1 Core, 32-Bit | | Speed | 266MHz | | Co-Processors/DSP | - | | RAM Controllers | SDRAM | | Graphics Acceleration | No | | Display & Interface Controllers | Keypad, LCD | | Ethernet | - | | SATA | - | | USB | USB 1.x (2) | | Voltage - I/O | 1.8V, 3.0V | | Operating Temperature | 0°C ~ 70°C (TA) | | Security Features | - | | Package / Case | 289-LFBGA | | Supplier Device Package | 289-PBGA (17x17) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc9328mx21svmr2 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Signal Descriptions** Table 2. i.MX21S Signal Descriptions (Continued) | Signal Name | Function/Notes | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CAS | SDRAM Column Address Select signal | | SDWE | SDRAM Write Enable signal | | SDCKE0 | SDRAM Clock Enable 0 | | SDCKE1 | SDRAM Clock Enable 1 | | SDCLK | SDRAM Clock | | | Clocks and Resets | | EXTAL26M | Crystal input (26MHz), or a 16 MHz to 32 MHz oscillator (or square-wave) input when the internal oscillator circuit is shut down. When using an external signal source, feed this input with a square wave signal switching from GND to VDDA. | | XTAL26M | Oscillator output to external crystal. When using an external signal source, float this output. | | EXTAL32K | 32 kHz or 32.768 kHz crystal input. When using an external signal source, feed this input with a square wave signal switching from GND to QVDD5. | | XTAL32K | Oscillator output to external crystal. When using an external signal source, float this output. | | CLKO | Clock Out signal selected from internal clock signals. Please refer to clock controller for internal clock selection. | | EXT_48M | This is a special factory test signal. To ensure proper operation, connect this signal to ground. | | EXT_266M | This is a special factory test signal. To ensure proper operation, connect this signal to ground. | | RESET_IN | Master Reset—External active low Schmitt trigger input signal. When this signal goes active, all modules (except the reset module, SDRAMC module, and the clock control module) are reset. | | RESET_OUT | Reset Out—Internal active low output signal from the Watchdog Timer module and is asserted from the following sources: Power-on reset, External reset (RESET_IN), and Watchdog time-out. | | POR | Power On Reset—Active low Schmitt trigger input signal. The POR signal is normally generated by an external RC circuit designed to detect a power-up event. | | CLKMODE[1:0] | These are special factory test signals. To ensure proper operation, leave these signals as no connects. | | OSC26M_TEST | This is a special factory test signal. To ensure proper operation, leave this signal as a no connect. | | TEST_WB[2:0] | These are special factory test signals. However, these signals are also multiplexed with GPIO PORT E as well as alternate keypad signals. If not using these signals for GPIO functions or for other multiplexed functions, then configure as GPIO input with pull-up enabled, and leave as a no connect. | | TEST_WB[4:3] | These are special factory test signals. To ensure proper operation, leave these signals as no connects. | | WKGD | Battery indicator input used to qualify the walk-up process. Also multiplexed with TIN. | | For termination | JTAG recommendations, see the Table "JTAG pinouts" in the Multi-ICE® User Guide from ARM® Limited. | | TRST | Test Reset Pin—External active low signal used to asynchronously initialize the JTAG controller. | | TDO | Serial Output for test instructions and data. Changes on the falling edge of TCK. | | TDI | Serial Input for test instructions and data. Sampled on the rising edge of TCK. | | TCK | Test Clock to synchronize test logic and control register access through the JTAG port. | | TMS | Test Mode Select to sequence the JTAG test controller's state machine. Sampled on the rising edge of TCK. | | JTAG_CTRL | JTAG Controller select signal—JTAG_CTRL is sampled during the rising edge of TRST. Must be pulled to logic high for proper JTAG interface to debugger. Pulling JTAG_CRTL low is for internal test purposes only. | MC9328MX21S Technical Data, Rev. 1.3 # **Signal Descriptions** Table 2. i.MX21S Signal Descriptions (Continued) | Signal Name | Function/Notes | |--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | USBH1_RXDP | USB Host1 Receive Data Plus input signal. This signal is multiplexed with UART4_RXD and SLCDC1_DAT6. It also provides an alternative multiplex for UART4_RTS, where this signal is selectable by programming the Function Multiplexing Control Register in the System Control chapter. | | USBH1_RXDM | USB Host1 Receive Data Minus input signal. This signal is muxed with SLCDC1_DAT5. It also provides an alternative multiplex for UART4_CTS. | | USBH1_TXDP | USB Host1 Transmit Data Plus output signal. This signal is multiplexed with UART4_CTS and SLCDC1_DAT4. It also provides an alternative multiplex for UART4_RXD, where this signal is selectable by programming the Function Multiplexing Control Register in the System Control chapter. | | USBH1_TXDM | USB Host1 Transmit Data Minus output signal. Multiplexed with UART4_TXD and SLCDC1_DAT3. | | USBH1_RXDAT | USB Host1 Transceiver differential data receive signal. Multiplexed with USBH1_FS. | | USBH1_OE | USB Host1 Output Enable signal. This signal is muxed with SLCDC1_DAT2. | | USBH1_FS | USB Host1 Full Speed output signal. Multiplexed with UART4_RTS and SLCDC1_DAT1 and USBH1_RXDAT. | | USBH_ON | USB Host transceiver ON output signal. This signal is muxed with SLCDC1_DAT0. | | USBG_SCL | USB OTG I <sup>2</sup> C Clock input/output signal. This signal is multiplexed with SLCDC1_DAT8. | | USBG_SDA | USB OTG I <sup>2</sup> C Data input/output signal. This signal is multiplexed with SLCDC1_DAT7. | | USBG_TXR_INT | USB OTG transceiver interrupt input. Multiplexed with USBG_FS. | | | Secure Digital Interface | | SD1_CMD | SD Command bidirectional signal—If the system designer does not want to make use of the internal pullup, via the Pull-up enable register, a 4.7k–69k external pull-up resistor must be added. | | SD1_CLK | SD Output Clock. | | SD1_D[3:0] | SD Data bidirectional signals—If the system designer does not want to make use of the internal pull-up, via the Pull-up enable register, a 50k–69k external pull-up resistor must be added. | | SD2_CMD | SD Command bidirectional signal. This signal is multiplexed with SLCDC1_CS signal from SLCDC1. | | SD2_CLK | SD Output Clock signal. This signal is multiplexed with SLCDC1_CLK signal from SLCDC1. | | SD2_D[3:0] | SD Data bidirectional signals. SD2_D[3:2] are multiplexed with SLCDC1_RS and SLCDC_D0 signals from SLCDC1. | | | UARTs – IrDA/Auto-Bauding<br>(Note: UART2 is not used in the MC9328MX21S) | | UART1_RXD | Receive Data input signal | | UART1_TXD | Transmit Data output signal | | UART1_RTS | Request to Send input signal | | UART1_CTS | Clear to Send output signal | | UART3_RXD | Receive Data input signal. This signal is multiplexed with IR_RXD from FIRI. | | UART3_TXD | Transmit Data output signal. This signal is multiplexed with IR_TXD from FIRI. | | UART3_RTS | Request to Send input signal | | UART3_CTS | Clear to Send output signal | | UART4_RXD | Receive Data input signal which is multiplexed with USBH1_RXDP and USBH1_TXDP. | | UART4_TXD | Transmit Data output signal which is multiplexed with USBH1_TXDM. | | UART4_RTS | Request to Send input signal which is multiplexed with USBH1_FS and USBH1_RXDP. | # MC9328MX21S Technical Data, Rev. 1.3 **Table 5. DC Characteristics (Continued)** | Parameter | Symbol | Test Conditions | Min | Typ <sup>1</sup> | Max | Units | |-------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------|--------------------------|------------------|------|-------| | Low-level output current, fast I/O | I <sub>OL_F</sub> | V <sub>out</sub> =0.2NVDD1<br>DSCR <sup>2</sup> = 000<br>DSCR = 001<br>DSCR = 011<br>DSCR = 111 | 3.5<br>4.5<br>5.5<br>6.5 | - | - | mA | | Schmitt trigger Positive-input threshold | V <sub>T</sub> + | - | _ | - | 2.15 | V | | Schmitt trigger Negative-input threshold | V <sub>T</sub> - | | 0.75 | - | _ | V | | Hysteresis | V <sub>HYS</sub> | - | _ | 0.3 | _ | V | | Input leakage current (no pull-up or pull-down) | I <sub>in</sub> | V <sub>in</sub> = 0 or NVDD | _ | _ | ±1 | μΑ | | I/O leakage current | I <sub>OZ</sub> | V <sub>I/O</sub> = NVDD or 0<br>I/O = High impedance<br>state | - | _ | ±5 | μА | - 1. Data labeled Typical is not guaranteed, but is intended as an indication of the IC's potential performance. - 2. For DSCR definition refer to the System Control chapter in the reference manual. Table 6 shows the input and output capacitance for the device. **Table 6. Input/Output Capacitance** | Parameter | Symbol | Min | Тур | Max | Units | |--------------------|----------------|-----|-----|-----|-------| | Input capacitance | C <sub>i</sub> | - | _ | 5 | pF | | Output capacitance | C <sub>o</sub> | - | - | 5 | pF | Table 7 shows the power consumption for the device. **Table 7. Power Consumption** | ID | Parameter | Conditions | Symbol | Тур | Max | Units | |----|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----|-----|-------| | 1 | Run Current | QVDD = QVDDX = 1.65 V, NVDD1 = 1.8 V. | I <sub>QVDD</sub> + I <sub>QVDDX</sub> | 120 | _ | mA | | | | NVDD2 through NVDD6 = VDDA = 3.1V.<br>Core = 266 MHz, System = 133 MHz. | I <sub>NVDD1</sub> | 8 | _ | mA | | | | I <sub>NVDD2</sub> through I <sub>NVDD6</sub> + I <sub>VDDA</sub> | 6.6 | - | mA | | | 2 | Sleep Current | Standby current with Well Biasing System enabled. | I <sub>STBY</sub> | | | | | | S . | Well Bias Control Register (WBCR) must be set as | $QVDD = QVDDX = 1.65V, TA^1$ | _ | 3.0 | mA | | | | follows:<br>WBCR: | $QVDD = QVDDX = 1.65V, 25^{\circ}$ | - | 700 | μΑ | | | | CRM_WBS bits = 01 CRM_WBFA bit = 1 CRM_WBM bits = 001 CRM_SPA_SEL bit = 1 FMCR bit = 1 For WBCR definition refer to System Control Chapter in the reference manual. | QVDD = QVDDX = 1.55V, 25° | 320 | Т | μА | <sup>1.</sup> TA = $70^{\circ}$ C for suffixes VK, VM, DVK, DVM, and SVK. TA = $85^{\circ}$ C for suffixes CVK, CVM, and SCVK. ## MC9328MX21S Technical Data, Rev. 1.3 | Symbol | Minimum | Maximum | Unit | |--------|-------------------|-------------------------|-------------------------| | NRC | 8 | - | Clock cycles | | NCC | 8 | - | Clock cycles | | NWR | 2 | - | Clock cycles | | NST | 2 | 2 | Clock cycles | | | NRC<br>NCC<br>NWR | NRC 8<br>NCC 8<br>NWR 2 | NRC 8 - NCC 8 - NWR 2 - | Table 23. Timing Values for Figure 18 through Figure 22 (Continued) NSAC: Data read access time -2 in CLK cycles (NSAC·100) defined in CSD register bit[111:104] #### 3.11.2 SDIO-IRQ and ReadWait Service Handling In SDIO, there is a 1-bit or 4-bit interrupt response from the SDIO peripheral card. In 1-bit mode, the interrupt response is simply that the SD DAT[1] line is held low. The SD DAT[1] line is not used as data in this mode. The memory controller generates an interrupt according to this low and the system interrupt continues until the source is removed (SD\_DAT[1] returns to its high level). In 4-bit mode, the interrupt is less simple. The interrupt triggers at a particular period called the *Interrupt* Period during the data access, and the controller must sample SD DAT[1] during this short period to determine the IRQ status of the attached card. The interrupt period only happens at the boundary of each block (512 bytes). Figure 23. SDIO IRQ Timing Diagram ReadWait is another feature in SDIO that allows the user to submit commands during the data transfer. In this mode, the block temporarily pauses the data transfer operation counter and related status, yet keeps the clock running, and allows the user to submit commands as normal. After all commands are submitted, the user can switch back to the data transfer operation and all counter and status values are resumed as access continues. MC9328MX21S Technical Data. Rev. 1.3 Table 24. NFC Target Timing Parameters<sup>1</sup>,<sup>2</sup> | ID | Parameter Symbol | | Relationship to NFC<br>Clock Period<br>(T) | | NFC Clock<br>22.17 MHz<br>T = 45 ns | | NFC Clock<br>33.25 MHz<br>T = 30 ns | | Unit | |------|---------------------|------|--------------------------------------------|-----|-------------------------------------|-----|-------------------------------------|-----|------| | | | | Min | Max | Min | Max | Min | Max | | | NF1 | NFCLE Setup Time | tCLS | Т | _ | 45 | _ | 30 | - | ns | | NF2 | NFCLE Hold Time | tCLH | Т | - | 45 | - | 30 | _ | ns | | NF3 | NFCE Setup Time | tCS | Т | - | 45 | _ | 30 | _ | ns | | NF4 | NFCE Hold Time | tCH | Т | _ | 45 | _ | 30 | _ | ns | | NF5 | NF_WP Pulse Width | tWP | Т | _ | 45 | - | 30 | _ | ns | | NF6 | NFALE Setup Time | tALS | Т | _ | 45 | _ | 30 | _ | ns | | NF7 | NFALE Hold Time | tALH | Т | _ | 45 | _ | 30 | _ | ns | | NF8 | Data Setup Time | tDS | Т | _ | 45 | _ | 30 | _ | ns | | NF9 | Data Hold Time | tDH | Т | - | 45 | - | 30 | _ | ns | | NF10 | Write Cycle Time | tWC | 2T | _ | 90 | _ | 60 | _ | ns | | NF11 | NFWE Hold Time | tWH | Т | _ | 45 | _ | 30 | _ | ns | | NF12 | Ready to NFRE Low | tRR | 4T | _ | 180 | _ | 120 | _ | ns | | NF13 | NFRE Pulse Width | tRP | 1.5T | _ | 67.5 | _ | 45 | _ | ns | | NF14 | READ Cycle Time | tRC | 2T | _ | 90 | _ | 60 | _ | ns | | NF15 | NFRE High Hold Time | tREH | 0.5T | _ | 22.5 | _ | 15 | _ | ns | | NF16 | Data Setup on READ | tDSR | 15 | _ | 15 | _ | 15 | _ | ns | | NF17 | Data Hold on READ | tDHR | 0 | _ | 0 | _ | 0 | _ | ns | <sup>1.</sup> High is defined as 80% of signal value and low is defined as 20% of signal value. All timings are listed according to this NFC clock frequency (multiples of NFC clock period) except NF16, which is not NFC clock related. <sup>2.</sup> The read data is generated by the NAND Flash device and sampled with the internal NFC clock. # 3.15 Synchronous Serial Interface The transmit and receive sections of the SSI can be synchronous or asynchronous. In synchronous mode, the transmitter and the receiver use a common clock and frame synchronization signal. In asynchronous mode, the transmitter and receiver each have their own clock and frame synchronization signals. Continuous or gated clock mode can be selected. In continuous mode, the clock runs continuously. In gated clock mode, the clock functions only during transmission. The internal and external clock timing diagrams are shown in Figure 34 through Figure 37. Normal or network mode can also be selected. In normal mode, the SSI functions with one data word of I/O per frame. In network mode, a frame can contain between 2 and 32 data words. Network mode is typically used in star or ring-time division multiplex networks with other processors or codecs, allowing interface to time division multiplexed networks without additional logic. Use of the gated clock is not allowed in network mode. These distinctions result in the basic operating modes that allow the SSI to communicate with a wide variety of devices. The SSI can be connected to 4 set of ports, SAP, SSI1, SSI2 and SSI3. Figure 34. SSI Transmitter Internal Clock Timing Diagram Table 29. SSI to SAP Ports Timing Parameters (Continued) | Ref | Parameter | 1.8 V | ± 0.1 V | 3.0 V | Unit | | | | | |-----|--------------------------------------------------|---------|---------|---------|---------|-------|--|--|--| | No. | Farameter | Minimum | Maximum | Minimum | Maximum | Oille | | | | | | Synchronous Internal Clock Operation (SAP Ports) | | | | | | | | | | 31 | SRXD setup before (Tx) CK falling | 23.00 | _ | 21.41 | _ | ns | | | | | 32 | SRXD hold after (Tx) CK falling | 0 | _ | 0 | _ | ns | | | | | | Synchronous External Clock Operation (SAP Ports) | | | | | | | | | | 33 | SRXD setup before (Tx) CK falling | 1.20 | _ | 0.88 | _ | ns | | | | | 34 | SRXD hold after (Tx) CK falling | 0 | _ | 0 | _ | ns | | | | <sup>1.</sup> All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures. **Table 30. SSI to SSI1 Ports Timing Parameters** | Ref | Parameter | 1.8 V | ± 0.1 V | 3.0 V | Unit | | | | | | |-----|----------------------------------------------------|---------------|---------|---------|---------|-----|--|--|--|--| | No. | Farameter | Minimum | Maximum | Minimum | Maximum | Onn | | | | | | | Internal Clock Operation <sup>1</sup> (SSI1 Ports) | | | | | | | | | | | 1 | (Tx/Rx) CK clock period <sup>1</sup> | 90.91 | - | 90.91 | _ | ns | | | | | | 2 | (Tx) CK high to FS (bl) high | -0.68 | -0.15 | -0.68 | -0.15 | ns | | | | | | 3 | (Rx) CK high to FS (bl) high | -0.96 | -0.27 | -0.96 | -0.27 | ns | | | | | | 4 | (Tx) CK high to FS (bl) low | -0.68 | -0.15 | -0.68 | -0.15 | ns | | | | | | 5 | (Rx) CK high to FS (bl) low | -0.96 | -0.27 | -0.96 | -0.27 | ns | | | | | | 6 | (Tx) CK high to FS (wl) high | -0.68 | -0.15 | -0.68 | -0.15 | ns | | | | | | 7 | (Rx) CK high to FS (wl) high | -0.96 | -0.27 | -0.96 | -0.27 | ns | | | | | | 8 | (Tx) CK high to FS (wl) low | -0.68 | -0.15 | -0.68 | -0.15 | ns | | | | | | 9 | (Rx) CK high to FS (wl) low | -0.96 | -0.27 | -0.96 | -0.27 | ns | | | | | | 10 | (Tx) CK high to STXD valid from high impedance | -1.68 | -0.36 | -1.68 | -0.36 | ns | | | | | | 11a | (Tx) CK high to STXD high | -1.68 | -0.36 | -1.68 | -0.36 | ns | | | | | | 11b | (Tx) CK high to STXD low | -1.68 | -0.36 | -1.68 | -0.36 | ns | | | | | | 12 | (Tx) CK high to STXD high impedance | -1.58 | -0.31 | -1.58 | -0.31 | ns | | | | | | 13 | SRXD setup time before (Rx) CK low | 20.41 | _ | 20.41 | _ | ns | | | | | | 14 | SRXD hold time after (Rx) CK low | 0 | _ | 0 | _ | ns | | | | | | | External Clock Op | eration (SSI1 | Ports) | | | | | | | | | 15 | (Tx/Rx) CK clock period <sup>1</sup> | 90.91 | - | 90.91 | _ | ns | | | | | | 16 | (Tx/Rx) CK clock high period | 36.36 | - | 36.36 | _ | ns | | | | | | 17 | (Tx/Rx) CK clock low period | 36.36 | - | 36.36 | _ | ns | | | | | | 18 | (Tx) CK high to FS (bl) high | 10.22 | 17.63 | 8.82 | 16.24 | ns | | | | | | 19 | (Rx) CK high to FS (bl) high | 10.79 | 19.67 | 9.39 | 18.28 | ns | | | | | ## MC9328MX21S Technical Data, Rev. 1.3 Table 31. SSI to SSI2 Ports Timing Parameters (Continued) | Ref | Parameter | 1.8 V | ± 0.1 V | 3.0 V | Unit | | |-----|------------------------------------------------|----------------|----------------|---------|---------|------| | No. | Parameter | Minimum | Maximum | Minimum | Maximum | Unit | | 11a | (Tx) CK high to STXD high | 0.34 | 0.72 | 0.34 | 0.72 | ns | | 11b | (Tx) CK high to STXD low | 0.34 | 0.72 | 0.34 | 0.72 | ns | | 12 | (Tx) CK high to STXD high impedance | 0.34 | 0.48 | 0.34 | 0.48 | ns | | 13 | SRXD setup time before (Rx) CK low | 21.50 | _ | 21.50 | - | ns | | 14 | SRXD hold time after (Rx) CK low | 0 | - | 0 | - | ns | | | External Clock O | peration (SSI2 | Ports) | | | | | 15 | (Tx/Rx) CK clock period <sup>1</sup> | 90.91 | _ | 90.91 | _ | ns | | 16 | (Tx/Rx) CK clock high period | 36.36 | _ | 36.36 | _ | ns | | 17 | (Tx/Rx) CK clock low period | 36.36 | _ | 36.36 | _ | ns | | 18 | (Tx) CK high to FS (bl) high | 10.40 | 17.37 | 8.67 | 15.88 | ns | | 19 | (Rx) CK high to FS (bl) high | 11.00 | 19.70 | 9.28 | 18.21 | ns | | 20 | (Tx) CK high to FS (bl) low | 10.40 | 17.37 | 8.67 | 15.88 | ns | | 21 | (Rx) CK high to FS (bl) low | 11.00 | 19.70 | 9.28 | 18.21 | ns | | 22 | (Tx) CK high to FS (wl) high | 10.40 | 17.37 | 8.67 | 15.88 | ns | | 23 | (Rx) CK high to FS (wl) high | 11.00 | 19.70 | 9.28 | 18.21 | ns | | 24 | (Tx) CK high to FS (wl) low | 10.40 | 17.37 | 8.67 | 15.88 | ns | | 25 | (Rx) CK high to FS (wl) low | 11.00 | 19.70 | 9.28 | 18.21 | ns | | 26 | (Tx) CK high to STXD valid from high impedance | 9.59 | 17.08 | 7.86 | 15.59 | ns | | 27a | (Tx) CK high to STXD high | 9.59 | 17.08 | 7.86 | 15.59 | ns | | 27b | (Tx) CK high to STXD low | 9.59 | 17.08 | 7.86 | 15.59 | ns | | 28 | (Tx) CK high to STXD high impedance | 9.59 | 16.84 | 7.86 | 15.35 | ns | | 29 | SRXD setup time before (Rx) CK low | 2.52 | _ | 2.52 | - | ns | | 30 | SRXD hole time after (Rx) CK low | 0 | - | 0 | - | ns | | | Synchronous Internal C | lock Operation | n (SSI2 Ports) | | | | | 31 | SRXD setup before (Tx) CK falling | 20.78 | _ | 20.78 | _ | ns | | 32 | SRXD hold after (Tx) CK falling | 0 | _ | 0 | _ | ns | | | Synchronous External C | lock Operatio | n (SSI2 Ports) | ) | • | • | | 33 | SRXD setup before (Tx) CK falling | 4.42 | _ | 4.42 | _ | ns | | 34 | SRXD hold after (Tx) CK falling | 0 | _ | 0 | _ | ns | | | • | | 1 | | | | <sup>1.</sup> All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures. # 3.18 External Interface Module (EIM) The External Interface Module (EIM) handles the interface to devices external to the i.MX21S, including generation of chip-selects for external peripherals and memory. The timing diagram for the EIM is shown in Figure 45, and Table 38 defines the parameters of signals. Figure 45. EIM Bus Timing Diagram # 3.18.1 EIM External Bus Timing Diagrams The following timing diagrams show the timing of accesses to memory or a peripheral. Note: Signals listed with lower case letters are internal to the device. Figure 46. WSC = 1, A.HALF/E.HALF Figure 48. WSC = 1, OEA = 1, A.WORD/E.HALF Figure 50. WSC = 3, OEA = 2, A.WORD/E.HALF Note: Signals listed with lower case letters are internal to the device. Figure 53. WSC = 3, WEA = 2, WEN = 3, A.WORD/E.HALF Figure 54. WSC = 3, OEN = 2, A.WORD/E.HALF Figure 58. WSC = 2, WWS = 2, WEA = 1, WEN = 2, A.HALF/E.HALF Figure 62. WSC = 2, OEA = 2, CNC = 3, BCM = 1, A.HALF/E.HALF Figure 71. DTACK Level Sensitive Sequential Write Accesses, WSC=2, EW=1, RWA=1, RWN=1, DCT=1, AGE=0 (Example of DTACK Asserting) # 3.20 I<sup>2</sup>C Module The I<sup>2</sup>C communication protocol consists of seven elements: START, Data Source/Recipient, Data Direction, Slave Acknowledge, Data, Data Acknowledge, and STOP. Figure 72. Definition of Bus Timing for I<sup>2</sup>C Table 39. I<sup>2</sup>C Bus Timing Parameters | Ref | Parameter | 1.8 V | ± 0.1 V | 3.0 V | Unit | | |-----|--------------------------------------|---------|---------|---------|---------|------| | No. | | Minimum | Maximum | Minimum | Maximum | Onne | | | SCL Clock Frequency | 0 | 100 | 0 | 100 | kHz | | 1 | Hold time (repeated) START condition | 114.8 | _ | 111.1 | _ | ns | | 2 | Data hold time | 0 | 69.7 | 0 | 72.3 | ns | | 3 | Data setup time | 3.1 | - | 1.76 | _ | ns | | 4 | HIGH period of the SCL clock | 69.7 | _ | 68.3 | - | ns | | 5 | LOW period of the SCL clock | 336.4 | _ | 335.1 | _ | ns | | 6 | Setup time for STOP condition | 110.5 | _ | 111.1 | _ | ns | # 4.1 MAPBGA Package Dimensions Figure 73 illustrates the MAPBGA 14 mm $\times$ 14 mm $\times$ 1.41 mm package, which has 0.65 mm ball pitch. #### NOTES: - 1. ALL DIMENSIONS IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. À MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM A. ҈ DATUM A, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE. Figure 73. i.MX21 MAPBGA Mechanical Drawing #### How to Reach Us: #### Home Page: www.freescale.com #### E-mail: support@freescale.com #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064, Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com #### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-521-6274 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. ARM, Multi-ICE, and the ARM Powered logo are registered trademarks of ARM Limited. ARM926EJ-S is a trademark of ARM Limited. All other product or service names are the property of their respective © Freescale Semiconductor, Inc. 2005–2008, All rights reserved. Document Number: MC9328MX21S Rev. 1.3 06/2008