Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | Coldfire V2 | | Core Size | 32-Bit Single-Core | | Speed | 60MHz | | Connectivity | Ethernet, I <sup>2</sup> C, SPI, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 80 | | Program Memory Size | 256KB (256K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 32K x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | Data Converters | A/D 8x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 121-LBGA | | Supplier Device Package | 121-MAPBGA (12x12) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mcf52233cvm60j | # **Table of Contents** | 1 | MCF | 52235 Family Configurations3 | Figure 14.Test Clock Input Timing | |----|---------|-------------------------------------------------------|-----------------------------------------------------------------| | | 1.1 | Block Diagram4 | Figure 15.Boundary Scan (JTAG) Timing | | | 1.2 | Features | Figure 16.Test Access Port Timing | | | 1.3 | Reset Signals | Figure 17.TRST Timing | | | 1.4 | PLL and Clock Signals | Figure 18.Real-Time Trace AC Timing | | | 1.5 | Mode Selection | Figure 19.BDM Serial Port AC Timing | | | 1.6 | External Interrupt Signals | 1 to the Table of | | | 1.7 | Queued Serial Peripheral Interface (QSPI)23 | List of Tables | | | 1.8 | Fast Ethernet Controller EPHY Signals | Table 1. MCF52235 Family Configurations | | | 1.9 | I <sup>2</sup> C I/O Signals | Table 2. Orderable Part Number Summary | | | 1.10 | UART Module Signals24 | Table 3. Pin Functions by Primary and Alternate Purpose 17 | | | | DMA Timer Signals | Table 4. Reset Signals | | | | ADC Signals | Table 5. PLL and Clock Signals | | | 1.13 | General Purpose Timer Signals | Table 6. Mode Selection Signals | | | 1.14 | Pulse Width Modulator Signals | Table 7. External Interrupt Signals | | | | Debug Support Signals25 | Table 8. Queued Serial Peripheral Interface (QSPI) Signals 23 | | | | EzPort Signal Descriptions | Table 9. Fast Ethernet Controller (FEC) Signals | | | | Power and Ground Pins | Table 10.I <sup>2</sup> C I/O Signals | | 2 | Electr | rical Characteristics | Table 11.UART Module Signals | | | 2.1 | Maximum Ratings | Table 12.DMA Timer Signals | | | 2.2 | ESD Protection | Table 13.ADC Signals | | | 2.3 | DC Electrical Specifications | Table 14.GPT Signals | | | 2.4 | Phase Lock Loop Electrical Specifications | Table 15.PWM Signals | | | 2.5 | General Purpose I/O Timing | Table 16.Debug Support Signals | | | 2.6 | Reset Timing35 | Table 17.EzPort Signal Descriptions 27 | | | 2.7 | I <sup>2</sup> C Input/Output Timing Specifications36 | Table 18. Power and Ground Pins | | | 2.8 | EPHY Parameters38 | Table 19. Absolute Maximum Ratings, | | | 2.9 | Analog-to-Digital Converter (ADC) Parameters 40 | Table 20.Thermal Characteristics | | | | DMA Timers Timing Specifications | Table 21.ESD Protection Characteristics | | | | | Table 22.DC Electrical Specifications | | | | QSPI Electrical Specifications | Table 23. Active Current Consumption Specifications | | | | JTAG and Boundary Scan Timing44 | Table 24. Current Consumption Specifications in | | | | Debug AC Timing Specifications | Low-Power Modes | | 3 | | anical Outline Drawings | Table 25.PLL Electrical Specifications | | _ | 3.1 | 80-pin LQFP Package47 | Table 26.GPIO Timing | | | 3.2 | 112-pin LQFP Package | Table 27. Reset and Configuration Override Timing | | | 3.3 | 121 MAPBGA Package51 | Table 28.I <sup>2</sup> C Input Timing Specifications between | | 4 | Revis | ion History | I2C_SCL and I2C_SDA | | | | | Table 29. I <sup>2</sup> C Output Timing Specifications between | | | | Figures | I2C_SCL and I2C_SDA | | Fi | gure 1. | .MCF52235 Block Diagram 4 | Table 30.EPHY Timing Parameters | | Fi | gure 2 | .80-pin LQFP Pin Assignments | Table 31.10BASE-T SQE (Heartbeat) Timing Parameters 38 | | Fi | gure 3. | .112-pin LQFP Pin Assignments | Table 32.10BASE-T Jab and Unjab Timing Parameters 39 | | Fi | gure 4 | .121 MAPBGA Pin Assignments | Table 33.10BASE-T Transceiver Characteristics 40 | | Fi | gure 5 | Suggested Connection Scheme for Power and Ground 28 | Table 34.100BASE-TX Transceiver Characteristics 40 | | Fi | gure 6 | .GPIO Timing | Table 35.ADC Parameters | | Fi | gure 7 | .RSTI and Configuration Override Timing | Table 36.Timer Module AC Timing Specifications 42 | | Fi | gure 8 | .I <sup>2</sup> C Input/Output Timings | Table 37.EzPort Electrical Specifications | | | | .EPHY Timing | Table 38.QSPI Modules AC Timing Specifications | | | | 0.10BASE-T SQE (Heartbeat) Timing | Table 39.JTAG and Boundary Scan Timing | | Fi | gure 1 | 1.10BASE-T Jab and Unjab Timing | Table 40.Debug AC Timing Specification | | | | 2.Equivalent Circuit for A/D Loading 42 | Table 41.Revision History | | Fi | gure 1 | 3.QSPI Timing | • | **Table 1. MCF52235 Family Configurations** | Module | 52230 | 52231 | 52232 | 52233 | 52234 | 52235 | 52236 | |-----------------------------------------------------------------------|---------------------|---------------------|------------------|---------------------|---------------------------|---------------------------|------------------| | Version 2 ColdFire Core with EMAC (Enhanced Multiply-Accumulate Unit) | • | • | • | • | • | • | • | | System Clock (MHz) | 60 | 60 | 50 | 60 | 60 | 60 | 50 | | Performance (Dhrystone 2.1 MIPS) | 56 | 56 | 46 | 56 | 56 | 56 | 46 | | Flash / Static RAM (SRAM) | 128/32<br>Kbytes | 128/32<br>Kbytes | 128/32<br>Kbytes | 256/32<br>Kbytes | 256/32<br>Kbytes | 256/32<br>Kbytes | 256/32<br>Kbytes | | Interrupt Controllers (INTC0/INTC1) | • | • | • | • | • | • | • | | Fast Analog-to-Digital Converter (ADC) | • | • | • | • | • | • | • | | Random Number Generator and Crypto<br>Acceleration Unit (CAU) | _ | _ | _ | _ | _ | • | _ | | FlexCAN 2.0B Module | _ | • | _ | _ | • | • | _ | | Fast Ethernet Controller (FEC) with on-chip interface (EPHY) | • | • | • | • | • | • | • | | Four-channel Direct-Memory Access (DMA) | • | • | • | • | • | • | • | | Software Watchdog Timer (WDT) | • | • | • | • | • | • | • | | Programmable Interrupt Timer | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | Four-Channel General Purpose Timer | • | • | • | • | • | • | • | | 32-bit DMA Timers | 4 | 4 | 4 | 4 | 4 | 4 | 4 | | QSPI | • | • | • | • | • | • | • | | UART(s) | 3 | 3 | 3 | 3 | 3 | 3 | 3 | | I <sup>2</sup> C | • | • | • | • | • | • | • | | Eight/Four-channel 8/16-bit PWM Timer | • | • | • | • | • | • | • | | General Purpose I/O Module (GPIO) | • | • | • | • | • | • | • | | Chip Configuration and Reset Controller Module | • | • | • | • | • | • | • | | Background Debug Mode (BDM) | • | • | • | • | • | • | • | | JTAG - IEEE 1149.1 Test Access Port <sup>1</sup> | • | • | • | • | • | • | • | | Package | 80 LQFP<br>112 LQFP | 80 LQFP<br>112 LQFP | 80 LQFP | 80 LQFP<br>112 LQFP | 112 LQFP<br>121<br>MAPBGA | 112 LQFP<br>121<br>MAPBGA | 80 LQFP | The full debug/trace interface is available only on the 112- and 121-pin packages. A reduced debug interface is bonded on the 80-pin package. module is physically connected to the processor's high-speed local bus, it can quickly service core-initiated accesses or memory-referencing commands from the debug module. The SRAM module is also accessible by the DMA. The dual-ported nature of the SRAM makes it ideal for implementing applications with double-buffer schemes, where the processor and a DMA device operate in alternate regions of the SRAM to maximize system performance. ## 1.2.5.2 Flash The ColdFire flash module (CFM) is a non-volatile memory (NVM) module that connects to the processor's high-speed local bus. The CFM is constructed with four banks of 32 K×16-bit flash arrays to generate 256 Kbytes of 32-bit flash memory. These arrays serve as electrically erasable and programmable, non-volatile program and data memory. The flash memory is ideal for program and data storage for single-chip applications, allowing for field reprogramming without requiring an external high voltage source. The CFM interfaces to the ColdFire core through an optimized read-only memory controller which supports interleaved accesses from the 2-cycle flash arrays. A backdoor mapping of the flash memory is used for all program, erase, and verify operations, as well as providing a read datapath for the DMA. Flash memory may also be programmed via the EzPort, which is a serial flash programming interface that allows the flash to be read, erased and programmed by an external controller in a format compatible with most SPI bus flash memory chips. This allows easy device programming via Automated Test Equipment or bulk programming tools. ## 1.2.6 Cryptography Acceleration Unit The MCF52235 device incorporates two hardware accelerators for cryptographic functions. First, the CAU is a coprocessor tightly-coupled to the V2 ColdFire core that implements a set of specialized operations to increase the throughput of software-based encryption and message digest functions, specifically the DES, 3DES, AES, MD5 and SHA-1 algorithms. Second, a random number generator provides FIPS-140 compliant 32-bit values to security processing routines. Both modules supply critical acceleration to software-based cryptographic algorithms at a minimal hardware cost. ## 1.2.7 Power Management The MCF52235 incorporates several low-power modes of operation which are entered under program control and exited by several external trigger events. An integrated power-on reset (POR) circuit monitors the input supply and forces an MCU reset as the supply voltage rises. The low voltage detector (LVD) monitors the supply voltage and is configurable to force a reset or interrupt condition if it falls below the LVD trip point. ## 1.2.8 FlexCAN The FlexCAN module is a communication controller implementing version 2.0 of the CAN protocol parts A and B. The CAN protocol can be used as an industrial control serial data bus, meeting the specific requirements of reliable operation in a harsh EMI environment with high bandwidth. This instantiation of FlexCAN has 16 message buffers. ## 1.2.9 **UARTs** The MCF52235 has three full-duplex UARTs that function independently. The three UARTs can be clocked by the system bus clock, eliminating the need for an external clock source. On smaller packages, the third UART is multiplexed with other digital I/O functions. #### I<sup>2</sup>C Bus 1.2.10 The I<sup>2</sup>C bus is a two-wire, bidirectional serial bus that provides a simple, efficient method of data exchange and minimizes the interconnection between devices. This bus is suitable for applications requiring occasional communications over a short distance between many devices on a circuit board. #### 1.2.11 **QSPI** The queued serial peripheral interface (QSPI) provides a synchronous serial peripheral interface with queued transfer capability. It allows up to 16 transfers to be queued at once, minimizing the need for CPU intervention between transfers. #### 1.2.12 Fast ADC The Fast ADC consists of an eight-channel input select multiplexer and two independent sample and hold (S/H) circuits feeding separate 10- or 12-bit ADCs. The two separate converters store their results in accessible buffers for further processing. The ADC can be configured to perform a single scan and halt, perform a scan whenever triggered, or perform a programmed scan sequence repeatedly until manually stopped. The ADC can be configured for sequential or simultaneous conversion. When configured for sequential conversions, up to eight channels can be sampled and stored in any order specified by the channel list register. Both ADCs may be required during a scan, depending on the inputs to be sampled. During a simultaneous conversion, both S/H circuits are used to capture two different channels at the same time. This configuration requires that a single channel may not be sampled by both S/H circuits simultaneously. Optional interrupts can be generated at the end of the scan sequence if a channel is out of range (measures below the low threshold limit or above the high threshold limit set in the limit registers) or at several different zero crossing conditions. #### 1.2.13 DMA Timers (DTIM0-DTIM3) There are four independent, DMA transfer capable 32-bit timers (DTIM0, DTIM1, DTIM2, and DTIM3) on the each device. Each module incorporates a 32-bit timer with a separate register set for configuration and control. The timers can be configured to operate from the system clock or from an external clock source using one of the DTINx signals. If the system clock is selected, it can be divided by 16 or 1. The input clock is further divided by a user-programmable 8-bit prescaler which clocks the actual timer counter register (TCRn). Each of these timers can be configured for input capture or reference (output) compare mode. Timer events may optionally cause interrupt requests or DMA transfers. ### **General Purpose Timer (GPT)** 1.2.14 The general purpose timer (GPT) is a 4-channel timer module consisting of a 16-bit programmable counter driven by a 7-stage programmable prescaler. Each of the four channels can be configured for input capture or output compare. Additionally, one of the channels, channel 3, can be configured as a pulse accumulator. A timer overflow function allows software to extend the timing capability of the system beyond the 16-bit range of the counter. The input capture and output compare functions allow simultaneous input waveform measurements and output waveform generation. The input capture function can capture the time of a selected transition edge. The output compare function can generate output waveforms and timer software delays. The 16-bit pulse accumulator can operate as a simple event counter or a gated time accumulator. MCF52235 ColdFire Microcontroller Data Sheet, Rev. 10 Freescale Semiconductor 11 ## 1.2.15 Periodic Interrupt Timers (PIT0 and PIT1) The two periodic interrupt timers (PIT0 and PIT1) are 16-bit timers that provide interrupts at regular intervals with minimal processor intervention. Each timer can count down from the value written in its PIT modulus register or can be a free-running down-counter. ## 1.2.16 Pulse Width Modulation (PWM) Timers The MCF52235 has an 8-channel, 8-bit PWM timer. Each channel has a programmable period and duty cycle as well as a dedicated counter. Each of the modulators can create independent continuous waveforms with software-selectable duty rates from 0 to 100%. The PWM outputs have programmable polarity and can be programmed as left-aligned outputs or center-aligned outputs. For higher period and duty cycle resolution, each pair of adjacent channels ([7:6], [5:4], [3:2], and [1:0]) can be concatenated to form a single 16-bit channel. The module can, therefore, be configured to support 8/0, 6/1, 4/2, 2/3, or 0/4 8-/16-bit channels. ## 1.2.17 Software Watchdog Timer The watchdog timer is a 32-bit timer that facilitates recovery from runaway code. The watchdog counter is a free-running down-counter that generates a reset on underflow. To prevent a reset, software must periodically restart the countdown. ## 1.2.18 Phase Locked Loop (PLL) The clock module contains a crystal oscillator, 8 MHz on-chip relaxation oscillator (OCO), phase-locked loop (PLL), reduced frequency divider (RFD), low-power divider status/control registers, and control logic. To improve noise immunity, the PLL, crystal oscillator, and relaxation oscillator have their own power supply inputs: VDDPLL and VSSPLL. All other circuits are powered by the normal supply pins, VDD and VSS. # 1.2.19 Interrupt Controller (INTC0/INTC1) There are two interrupt controllers on the MCF52235. These interrupt controllers are organized as seven levels with up to nine interrupt sources per level. Each interrupt source has a unique interrupt vector, and provide each peripheral with all necessary interrupts. Each interrupt has a programmable level [1-7] and priority within the level. The seven external interrupts have fixed levels/priorities. ## 1.2.20 DMA Controller The direct memory access (DMA) controller provides an efficient way to move blocks of data with minimal processor intervention. It has four channels that allow byte, word, longword, or 16-byte burst line transfers. These transfers are triggered by software explicitly setting a DCRn[START] bit or by the occurrence of certain UART or DMA timer events. ## 1.2.21 Reset The reset controller determines the source of reset, asserts the appropriate reset signals to the system, and keeps track of what caused the last reset. There are seven sources of reset: - External reset input - Power-on reset (POR) - Watchdog timer - Phase locked-loop (PLL) loss of lock - PLL loss of clock - Software MCF52235 ColdFire Microcontroller Data Sheet, Rev. 10 Figure 3. 112-pin LQFP Pin Assignments Figure 4 shows the pinout configuration for the 121 MAPBGA. | _ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|--------|--------|--------|-----------|----------|--------|--------|----------|-----------|-----------|-----------| | Α | TCLK | SDA | SCL | ĪRQ15 | ĪRQ14 | ĪRQ13 | VSSA | VDDA | AN1 | AN7 | AN5 | | В | TMS | RCON | GPT0 | GPT3 | PWM5 | PWM1 | VRL | VRH | AN2 | AN6 | AN4 | | С | TRST | TDO | TDI | GPT2 | PWM7 | PWM3 | ĪRQ12 | AN0 | AN3 | LNKLED | ACTLED | | D | DTIN1 | DTIN0 | ALLPST | GPT1 | VDDX | VDDX | VDD | VDDR | PST2 | PST3 | SPDLED | | Е | DDATA3 | ĪRQ9 | ĪRQ8 | VSS | VSS | VDDX | VSS | VDD | PST0 | PST1 | PHY_RXN | | F | DDATA0 | DDATA1 | DDATA2 | VSS | VSS | VSS | VSS | VSS | PHY_VSSRX | PHY_VDDRX | PHY_RXP | | G | DTIN2 | ĪRQ5 | ĪRQ6 | JTAG_EN | VDDX | VDDX | VDDX | PHY_VSSA | PHY_VSSTX | PHY_VDDTX | PHY_TXP | | Н | DTIN3 | URTS0 | URTS1 | QSPI_DIN | QSPI_CS1 | VDDX | TEST | TXLED | RXLED | PHY_VDDA | PHY_TXN | | J | SYNCB | UCTS0 | UCTS1 | QSPI_DOUT | QSPI_CS2 | RSTI | XTAL | ĪRQ1 | COLLED | DUPLED | PHY_RBIAS | | K | SYNCA | URXD0 | URXD1 | QSPI_CLK | QSPI_CS3 | VDDPLL | VSSPLL | ĪRQ2 | ĪRQ11 | URTS2 | URXD2 | | L | ĪRQ10 | UTXD0 | UTXD1 | QSPI_CS0 | ĪRQ4 | RSTO | EXTAL | ĪRQ3 | ĪRQ7 | UCTS2 | UTXD2 | Figure 4. 121 MAPBGA Pin Assignments Table 3. Pin Functions by Primary and Alternate Purpose | Pin Group | Primary<br>Function | SecondaryF<br>unction | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength/<br>Control <sup>1</sup> | Wired OR<br>Control | Pull-up/<br>Pull-down <sup>2</sup> | Pin on 121<br>MAPBGA | Pin on 112<br>LQFP | Pin on 80<br>LQFP | |------------------|---------------------|-----------------------|----------------------|------------------------|--------------------------------------------|---------------------|------------------------------------|----------------------|--------------------|-------------------| | ADC <sup>3</sup> | AN7 | _ | _ | PAN[7] | Low | _ | _ | A10 | 88 | 64 | | | AN6 | _ | _ | PAN[6] | Low | _ | _ | B10 | 87 | 63 | | | AN5 | _ | _ | PAN[5] | Low | _ | _ | A11 | 86 | 62 | | | AN4 | _ | _ | PAN[4] | Low | _ | _ | B11 | 85 | 61 | | | AN3 | _ | _ | PAN[3] | Low | _ | _ | C9 | 89 | 65 | | | AN2 | _ | _ | PAN[2] | Low | _ | _ | В9 | 90 | 66 | | | AN1 | _ | _ | PAN[1] | Low | _ | _ | A9 | 91 | 67 | | | AN0 | _ | _ | PAN[0] | Low | _ | _ | C8 | 92 | 68 | | | SYNCA | CANTX <sup>4</sup> | FEC_MDIO | PAS[3] | PDSR[39] | _ | _ | K1 | 28 | 20 | | | SYNCB | CANRX <sup>4</sup> | FEC_MDC | PAS[2] | PDSR[39] | _ | _ | J1 | 27 | 19 | | | VDDA | _ | _ | _ | N/A | N/A | _ | A8 | 93 | 69 | | | VSSA | _ | _ | _ | N/A | N/A | _ | A7 | 96 | 72 | | | VRH | _ | _ | _ | N/A | N/A | _ | B8 | 94 | 70 | | | VRL | _ | _ | _ | N/A | N/A | _ | B7 | 95 | 71 | | Clock | EXTAL | _ | _ | _ | N/A | N/A | _ | L7 | 48 | 36 | | Generation | XTAL | _ | _ | _ | N/A | N/A | _ | J7 | 49 | 37 | | | VDDPLL <sup>5</sup> | _ | _ | _ | N/A | N/A | _ | K6 | 45 | 33 | | | VSSPLL | _ | _ | _ | N/A | N/A | _ | K7 | 47 | 35 | | Debug | ALLPST | _ | _ | _ | High | _ | _ | D3 | 7 | 7 | | Data | DDATA[3:0] | _ | _ | PDD[7:4] | High | _ | _ | E1, F3,F2, F1 | 12,13,16,17 | _ | | | PST[3:0] | _ | _ | PDD[3:0] | High | _ | _ | D10, D9,<br>E10, E9 | 80,79,78,77 | _ | Table 3. Pin Functions by Primary and Alternate Purpose (continued) | Pin Group | Primary<br>Function | SecondaryF<br>unction | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength/<br>Control <sup>1</sup> | Wired OR<br>Control | Pull-up/<br>Pull-down <sup>2</sup> | Pin on 121<br>MAPBGA | Pin on 112<br>LQFP | Pin on 80<br>LQFP | |---------------------|---------------------|-----------------------|----------------------|------------------------|--------------------------------------------|---------------------|------------------------------------|----------------------------------|--------------------|-------------------| | UART 1 <sup>3</sup> | UCTS1 | SYNCA | URXD2 | PUB[3] | PDSR[15] | _ | _ | J3 | 24 | 16 | | <u> </u> | URTS1 | SYNCB | UTXD2 | PUB[2] | PDSR[14] | _ | _ | H3 | 23 | 15 | | | URXD1 | _ | FEC_TXD[0] | PUB[1] | PDSR[13] | PWOR[2] | _ | КЗ | 32 | 23 | | | UTXD1 | _ | FEC_COL | PUB[0] | PDSR[12] | PWOR[3] | _ | L3 | 33 | 24 | | UART 2 | UCTS2 | _ | _ | PUC[3] | PDSR[27] | _ | _ | L10 | 61 | _ | | | URTS2 | _ | _ | PUC[2] | PDSR[26] | _ | _ | K10 | 60 | _ | | <br> | URXD2 | _ | _ | PUC[1] | PDSR[25] | _ | _ | K11 | 62 | _ | | <u> </u> | UTXD2 | _ | _ | PUC[0] | PDSR[24] | _ | _ | L11 | 63 | _ | | FlexCAN | SYNCA | CANTX <sup>4</sup> | FEC_MDIO | PAS[3] | PDSR[39] | _ | _ | _ | 28 | 20 | | | SYNCB | CANRX <sup>4</sup> | FEC_MDC | PAS[2] | PDSR[39] | _ | _ | _ | 27 | 19 | | VDD <sup>5,11</sup> | VDD | _ | _ | _ | N/A | N/A | _ | D7, E8 | 65,102 | 45,74 | | VDDX | VDDX | _ | _ | _ | N/A | N/A | _ | D5, D6, E6, G5,<br>G6, G7, H6 | 14, 43 | 10, 31 | | VSS | VSS | _ | _ | _ | N/A | N/A | _ | E4, E5, E7,F4,<br>F5, F6, F7, F8 | 64,101 | 44,73 | | VSSX | VSSX | _ | _ | _ | N/A | N/A | _ | _ | 15, 42 | 11, 30 | The PDSR and PSSR registers are described in Chapter 14, "General Purpose I/O Module. All programmable signals default to 2mA drive in normal (single-chip) mode. <sup>&</sup>lt;sup>2</sup> All signals have a pull-up in GPIO mode. <sup>&</sup>lt;sup>3</sup> The use of an external PHY limits ADC, interrupt, and QSPI functionality. It also disables the UART0/1 and timer pins. <sup>&</sup>lt;sup>4</sup> The multiplexed CANTX and CANRX signals do not have dedicated pins, but are available as muxed replacements for other signals. <sup>&</sup>lt;sup>5</sup> The VDD1, VDD2, VDDPLL, and PHY VDD pins are for decoupling only and should not have power directly applied to them. <sup>&</sup>lt;sup>6</sup> For primary and GPIO functions only. <sup>&</sup>lt;sup>7</sup> Only when JTAG mode is enabled. <sup>&</sup>lt;sup>8</sup> For secondary and GPIO functions only. <sup>&</sup>lt;sup>9</sup> RSTI has an internal pull-up resistor; however, the use of an external resistor is strongly recommended. <sup>10</sup> For GPIO function. Primary Function has pull-up control within the GPT module. 11 This list for power and ground does not include those dedicated power/ground pins included elsewhere, e.g. in the Ethernet PHY. # 1.12 ADC Signals Table 13 describes the signals of the Analog-to-Digital Converter. Table 13. ADC Signals | Signal Name | Abbreviation | Function | I/O | |------------------|------------------|---------------------------------------------------|-----| | Analog Inputs | AN[7:0] | Inputs to the A-to-D converter. | I | | Analog Reference | V <sub>RH</sub> | Reference voltage high and low inputs. | I | | | V <sub>RL</sub> | | I | | Analog Supply | V <sub>DDA</sub> | Isolate the ADC circuitry from power supply noise | _ | | | V <sub>SSA</sub> | | _ | # 1.13 General Purpose Timer Signals Table 14 describes the General Purpose Timer Signals. **Table 14. GPT Signals** | Signal Name | Abbreviation | Function | 1/0 | |------------------------------------|--------------|-------------------------------------------------------------|-----| | General Purpose Timer Input/Output | GPT[3:0] | Inputs to or outputs from the general purppose timer module | I/O | # 1.14 Pulse Width Modulator Signals Table 15 describes the PWM signals. **Table 15. PWM Signals** | Signal Name | Abbreviation | Function | 1/0 | |---------------------|--------------|-----------------------------------------------|-----| | PWM Output Channels | PWM[7:0] | Pulse width modulated output for PWM channels | 0 | # 1.15 Debug Support Signals These signals are used as the interface to the on-chip JTAG controller and also to interface to the BDM logic. **Table 16. Debug Support Signals** | Signal Name | Abbreviation | Function | I/O | |------------------|--------------|-----------------------------------------------------------------------------------------|-----| | JTAG Enable | JTAG_EN | Select between debug module and JTAG signals at reset | I | | Test Reset | TRST | This active-low signal is used to initialize the JTAG logic asynchronously. | I | | Test Clock | TCLK | Used to synchronize the JTAG logic. | I | | Test Mode Select | TMS | Used to sequence the JTAG state machine. TMS is sampled on the rising edge of TCLK. | I | | Test Data Input | TDI | Serial input for test instructions and data. TDI is sampled on the rising edge of TCLK. | I | ## **Table 16. Debug Support Signals (continued)** | Signal Name | Abbreviation | Function | I/O | |---------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Test Data Output | TDO | Serial output for test instructions and data. TDO is tri-stateable and is actively driven in the shift-IR and shift-DR controller states. TDO changes on the falling edge of TCLK. | 0 | | Development Serial<br>Clock | DSCLK | Development Serial Clock. Internally synchronized input. (The logic level on DSCLK is validated if it has the same value on two consecutive rising bus clock edges.) Clocks the serial communication port to the debug module during packet transfers. Maximum frequency is PSTCLK/5. At the synchronized rising edge of DSCLK, the data input on DSI is sampled and DSO changes state. | I | | Breakpoint | ВКРТ | Breakpoint. Input used to request a manual breakpoint. Assertion of BKPT puts the processor into a halted state after the current instruction completes. Halt status is reflected on processor status signals (PST[3:0]) as the value 0xF. If CSR[BKD] is set (disabling normal BKPT functionality), asserting BKPT generates a debug interrupt exception in the processor. | I | | Development Serial<br>Input | DSI | Development Serial Input. Internally synchronized input that provides data input for the serial communication port to the debug module after the DSCLK has been seen as high (logic 1). | 1 | | Development Serial<br>Output | DSO | Development Serial Output. Provides serial output communication for debug module responses. DSO is registered internally. The output is delayed from the validation of DSCLK high. | 0 | | Debug Data | DDATA[3:0] | Display captured processor data and breakpoint status. The CLKOUT signal can be used by the development system to know when to sample DDATA[3:0]. | 0 | | Processor Status Clock | PSTCLK | Processor Status Clock. Delayed version of the processor clock. Its rising edge appears in the center of valid PST and DDATA output. PSTCLK indicates when the development system should sample PST and DDATA values. If real-time trace is not used, setting CSR[PCD] keeps PSTCLK, PST, and DDATA outputs from toggling without disabling triggers. Non-quiescent operation can be re-enabled by clearing CSR[PCD], although the external development systems must resynchronize with the PST and DDATA outputs. PSTCLK starts clocking only when the first non-zero PST value (0xC, 0xD, or 0xF) occurs during system reset exception processing. | 0 | | Processor Status<br>Outputs | PST[3:0] | Indicate core status. Debug mode timing is synchronous with the processor clock; status is unrelated to the current bus transfer. The CLKOUT signal can be used by the development system to know when to sample PST[3:0]. | 0 | | All Processor Status<br>Outputs | ALLPST | Logical AND of PST[3:0] | 0 | # 1.16 EzPort Signal Descriptions Table 17 contains a list of EzPort external signals **Table 17. EzPort Signal Descriptions** | Signal Name | Abbreviation | Function | I/O | |------------------------|--------------|------------------------------------------------------------------|-----| | EzPort Clock | EZPCK | Shift clock for EzPort transfers | I | | EzPort Chip Select | EZPCS | Chip select for signalling the start and end of serial transfers | I | | EzPort Serial Data In | EZPD | EZPD is sampled on the rising edge of EZPCK | I | | EzPort Serial Data Out | EZPQ | EZPQ transitions on the falling edge of EZPCK | 0 | ## 1.17 Power and Ground Pins The pins described in Table 18 provide system power and ground to the chip. Multiple pins are provided for adequate current capability. All power supply pins must have adequate bypass capacitance for high-frequency noise suppression. **Table 18. Power and Ground Pins** | Signal Name | Abbreviation | Function | I/O | |-------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----| | PLL Analog Supply | VDDPLL,<br>VSSPLL | Dedicated power supply signals to isolate the sensitive PLL analog circuitry from the normal levels of noise present on the digital power supply. | I | | Positive Supply | VDD | These pins supply positive power to the core logic. | I | | Ground | VSS | This pin is the negative supply (ground) to the chip. | _ | Some of the $V_{DD}$ and $V_{SS}$ pins on the device are only to be used for noise bypass. Figure 5 shows a typical connection diagram. Pay particular attention to those pins which show only capacitor connections. Do not connect power supply voltage directly to these pins. **Electrical Characteristics** # 2.6 Reset Timing **Table 27. Reset and Configuration Override Timing** $(V_{DD} = 2.7 \text{ to } 3.6 \text{ V}, V_{SS} = 0 \text{ V}, T_A = T_L \text{ to } T_H)^1$ | Num | Characteristic | Symbol | Min | Max | Unit | |-----|------------------------------------|--------------------|-----|-----|------------------| | R1 | RSTI input valid to CLKOUT high | t <sub>RVCH</sub> | 9 | _ | ns | | R2 | CLKOUT high to RSTI input invalid | t <sub>CHRI</sub> | 1.5 | _ | ns | | R3 | RSTI input valid time <sup>2</sup> | t <sub>RIVT</sub> | 5 | _ | t <sub>CYC</sub> | | R4 | CLKOUT high to RSTO valid | t <sub>CHROV</sub> | _ | 10 | ns | <sup>&</sup>lt;sup>1</sup> All AC timing is shown with respect to 50% V<sub>DD</sub> levels unless otherwise noted. <sup>&</sup>lt;sup>2</sup> During low power STOP, the synchronizers for the RSTI input are bypassed and RSTI is asserted asynchronously to the system. Therefore, RSTI must be held a minimum of 100ns. Figure 7. RSTI and Configuration Override Timing # 2.7 I<sup>2</sup>C Input/Output Timing Specifications Table 28 lists specifications for the I<sup>2</sup>C input timing parameters shown in Figure 8. Table 28. I<sup>2</sup>C Input Timing Specifications between I2C\_SCL and I2C\_SDA | Num | Characteristic | Min | Max | Units | |-----|------------------------------------------------------------------------|----------------------|-----|-------| | l1 | Start condition hold time | 2 × t <sub>CYC</sub> | _ | ns | | 12 | Clock low period | 8 × t <sub>CYC</sub> | _ | ns | | 13 | SCL/SDA rise time (V <sub>IL</sub> = 0.5 V to V <sub>IH</sub> = 2.4 V) | _ | 1 | ms | | 14 | Data hold time | 0 | _ | ns | | 15 | SCL/SDA fall time (V <sub>IH</sub> = 2.4 V to V <sub>IL</sub> = 0.5 V) | _ | 1 | ms | | 16 | Clock high time | 4 × t <sub>CYC</sub> | _ | ns | | 17 | Data setup time | 0 | _ | ns | | 18 | Start condition setup time (for repeated start condition only) | 2 × t <sub>CYC</sub> | _ | ns | | 19 | Stop condition setup time | 2 × t <sub>CYC</sub> | _ | ns | Table 29 lists specifications for the I<sup>2</sup>C output timing parameters shown in Figure 8. Figure 10. 10BASE-T SQE (Heartbeat) Timing # 2.8.3 10BASE-T Jab and Unjab Timing Table 32 and Figure 11 show the relevant 10BASE-T jab and unjab timing parameters. Table 32. 10BASE-T Jab and Unjab Timing Parameters | Parameter | Symbol | Min | Typ <sup>1</sup> | Max | Units | |-----------------------|--------|-----|------------------|-----|-------| | Maximum transmit time | t1 | _ | 98 | _ | ms | | Unjab time | t2 | | 525 | _ | ms | <sup>&</sup>lt;sup>1</sup> Typical values are at 25°C. Figure 11. 10BASE-T Jab and Unjab Timing ### **Electrical Characteristics** - Parasitic capacitance due to package, pin-to-pin and pin-to-package base coupling; 1.8pF - <sup>2</sup> Parasitic capacitance due to the chip bond pad, ESD protection devices and signal routing; 2.04pF - <sup>3</sup> Equivalent resistance for the channel select mux; 100 ohms - <sup>4</sup> Sampling capacitor at the sample and hold circuit. Capacitor C1 is normally disconnected from the input and is only connected to it at sampling time; 1.4pF - Equivalent input impedance, when the input is selected = $\frac{1}{\text{ADC CLOCK RATE} \times (1.4 \times 10^{-12})}$ Figure 12. Equivalent Circuit for A/D Loading # 2.10 DMA Timers Timing Specifications Table 36 lists timer module AC timings. **Table 36. Timer Module AC Timing Specifications** | Name | Characteristic <sup>1</sup> | Min | Max | Unit | |------|-------------------------------------------|----------------------|-----|------| | T1 | DTIN0 / DTIN1 / DTIN2 / DTIN3 cycle time | $3 \times t_{CYC}$ | _ | ns | | T2 | DTIN0 / DTIN1 / DTIN2 / DTIN3 pulse width | 1 × t <sub>CYC</sub> | 1 | ns | <sup>&</sup>lt;sup>1</sup> All timing references to CLKOUT are given to its rising edge. # 2.11 EzPort Electrical Specifications **Table 37. EzPort Electrical Specifications** | Name | Characteristic | Min | Max | Unit | |------|--------------------------------------------------------|----------------------|----------------------|------| | EP1 | EPCK frequency of operation (all commands except READ) | _ | f <sub>sys</sub> / 2 | MHz | | EP1a | EPCK frequency of operation (READ command) | _ | f <sub>sys</sub> / 8 | MHz | | EP2 | EPCS_b negation to next EPCS_b assertion | 2 × T <sub>cyc</sub> | _ | ns | | EP3 | EPCS_B input valid to EPCK high (setup) | 5 | _ | ns | | EP4 | EPCK high to EPCS_B input invalid (hold) | 5 | _ | ns | | EP5 | EPD input valid to EPCK high (setup) | 2 | _ | ns | | EP6 | EPCK high to EPD input invalid (hold) | 5 | _ | ns | MCF52235 ColdFire Microcontroller Data Sheet, Rev. 10 ## **Electrical Characteristics** # 2.13 JTAG and Boundary Scan Timing Table 39. JTAG and Boundary Scan Timing | Num | Characteristics <sup>1</sup> | Symbol | Min | Max | Unit | |-----|----------------------------------------------------|---------------------|----------------------|-----|--------------------| | J1 | TCLK frequency of operation | f <sub>JCYC</sub> | DC | 1/4 | f <sub>sys/2</sub> | | J2 | TCLK cycle period | t <sub>JCYC</sub> | 4 × t <sub>CYC</sub> | _ | ns | | J3 | TCLK clock pulse width | t <sub>JCW</sub> | 26 | _ | ns | | J4 | TCLK rise and fall times | t <sub>JCRF</sub> | 0 | 3 | ns | | J5 | Boundary scan input data setup time to TCLK rise | t <sub>BSDST</sub> | 4 | _ | ns | | J6 | Boundary scan input data hold time after TCLK rise | t <sub>BSDHT</sub> | 26 | _ | ns | | J7 | TCLK low to boundary scan output data valid | t <sub>BSDV</sub> | 0 | 33 | ns | | J8 | TCLK low to boundary scan output high Z | t <sub>BSDZ</sub> | 0 | 33 | ns | | J9 | TMS, TDI input data setup time to TCLK rise | t <sub>TAPBST</sub> | 4 | _ | ns | | J10 | TMS, TDI input data hold time after TCLK rise | t <sub>TAPBHT</sub> | 10 | _ | ns | | J11 | TCLK low to TDO data valid | t <sub>TDODV</sub> | 0 | 26 | ns | | J12 | TCLK low to TDO high Z | t <sub>TDODZ</sub> | 0 | 8 | ns | | J13 | TRST assert time | t <sub>TRSTAT</sub> | 100 | _ | ns | | J14 | TRST setup time (negation) to TCLK high | t <sub>TRSTST</sub> | 10 | _ | ns | <sup>1</sup> JTAG\_EN is expected to be a static signal. Hence, it is not associated with any timing. Figure 14. Test Clock Input Timing Figure 15. Boundary Scan (JTAG) Timing **Figure 16. Test Access Port Timing** # 2.14 Debug AC Timing Specifications Table 40 lists specifications for the debug AC timing parameters shown in Figure 19. **Table 40. Debug AC Timing Specification** | Num | Characteristic | 60 M | Units | | |-----------------|-------------------------------------------|----------------------|-------|--------| | Num | Characteristic | Min | Max | Offics | | D1 | PST, DDATA to CLKOUT setup | 4 | _ | ns | | D2 | CLKOUT to PST, DDATA hold | 1.5 | _ | ns | | D3 | DSI-to-DSCLK setup | 1 × t <sub>CYC</sub> | _ | ns | | D4 <sup>1</sup> | DSCLK-to-DSO hold | 4 × t <sub>CYC</sub> | _ | ns | | D5 | DSCLK cycle time | 5 × t <sub>CYC</sub> | _ | ns | | D6 | BKPT input data setup time to CLKOUT Rise | 4 | _ | ns | | D7 | BKPT input data hold time to CLKOUT Rise | 1.5 | _ | ns | | D8 | CLKOUT high to BKPT high Z | 0.0 | 10.0 | ns | DSCLK and DSI are synchronized internally. D4 is measured from the synchronized DSCLK input relative to the rising edge of CLKOUT. Figure 18 shows real-time trace timing for the values in Table 40. Figure 18. Real-Time Trace AC Timing Figure 19 shows BDM serial port AC timing for the values in Table 40. Figure 19. BDM Serial Port AC Timing MCF52235 ColdFire Microcontroller Data Sheet, Rev. 10 | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | PRINT VERSION N | OT TO SCALE | |------------------------------------------------------|--------------------|------------------|-------------| | TITLE: 112LD LQFP | DOCUMENT | NO: 98ASS23330W | REV: E | | 20 X 20 X 1.4 | CASE NUMB | ER: 987-02 | 25 MAY 2005 | | 0.65 PITCH | STANDARD: | JEDEC MS-026 BFA | | ## **Mechanical Outline Drawings** ## NOTES: - 1. ALL DIMENSIONS IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM A. DATUM A, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE. | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | T TO SCALE | |------------------------------------------------------|----------------|--------------|------------------|-------------| | TITLE: PBGA, LOW PROFIL | E, DOCUMENT NO | | ): 98ARE10645D | REV: 0 | | 121 I/O, 12 X 12 PKG, | | CASE NUMBER | 2: 1817–01 | 15 NOV 2005 | | 1 MM PITCH (MAP) | | STANDARD: NO | N-JEDEC | | MCF52235 ColdFire Microcontroller Data Sheet, Rev. 10