Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M3 | | Core Size | 32-Bit Single-Core | | Speed | 48MHz | | Connectivity | I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, POR, PWM, WDT | | Number of I/O | 53 | | Program Memory Size | 1MB (1M x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 128K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.98V ~ 3.8V | | Data Converters | A/D 8x12b; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-TQFP | | Supplier Device Package | 64-TQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm32gg232f1024g-e-gfp64r | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### 2.1.3 Memory System Controller (MSC) The Memory System Controller (MSC) is the program memory unit of the EFM32GG microcontroller. The flash memory is readable and writable from both the Cortex-M3 and DMA. The flash memory is divided into two blocks; the main block and the information block. Program code is normally written to the main block. Additionally, the information block is available for special user data and flash lock bits. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in the energy modes EM0 and EM1. ## 2.1.4 Direct Memory Access Controller (DMA) The Direct Memory Access (DMA) controller performs memory operations independently of the CPU. This has the benefit of reducing the energy consumption and the workload of the CPU, and enables the system to stay in low energy modes when moving for instance data from the USART to RAM or from the External Bus Interface to a PWM-generating timer. The DMA controller uses the PL230 $\mu$ DMA controller licensed from ARM. #### 2.1.5 Reset Management Unit (RMU) The RMU is responsible for handling the reset functionality of the EFM32GG. #### 2.1.6 Energy Management Unit (EMU) The Energy Management Unit (EMU) manage all the low energy modes (EM) in EFM32GG microcontrollers. Each energy mode manages if the CPU and the various peripherals are available. The EMU can also be used to turn off the power to unused SRAM blocks. #### 2.1.7 Clock Management Unit (CMU) The Clock Management Unit (CMU) is responsible for controlling the oscillators and clocks on-board the EFM32GG. The CMU provides the capability to turn on and off the clock on an individual basis to all peripheral modules in addition to enable/disable and configure the available oscillators. The high degree of flexibility enables software to minimize energy consumption in any specific application by not wasting power on peripherals and oscillators that are inactive. # 2.1.8 Watchdog (WDOG) The purpose of the watchdog timer is to generate a reset in case of a system failure, to increase application reliability. The failure may e.g. be caused by an external event, such as an ESD pulse, or by a software failure. # 2.1.9 Peripheral Reflex System (PRS) The Peripheral Reflex System (PRS) system is a network which lets the different peripheral module communicate directly with each other without involving the CPU. Peripheral modules which send out Reflex signals are called producers. The PRS routes these reflex signals to consumer peripherals which apply actions depending on the data received. The format for the Reflex signals is not given, but edge triggers and other functionality can be applied by the PRS. # 2.1.10 Inter-Integrated Circuit Interface (I2C) The I<sup>2</sup>C module provides an interface between the MCU and a serial I<sup>2</sup>C-bus. It is capable of acting as both a master and a slave, and supports multi-master buses. Both standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates all the way from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also provided to allow implementation of an SMBus compliant system. The interface provided to software by the I<sup>2</sup>C module, allows both fine-grained control of the transmission ## 2.1.19 Analog Comparator (ACMP) The Analog Comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. Inputs can either be one of the selectable internal references or from external pins. Response time and thereby also the current consumption can be configured by altering the current supply to the comparator. ## 2.1.20 Voltage Comparator (VCMP) The Voltage Supply Comparator is used to monitor the supply voltage from software. An interrupt can be generated when the supply falls below or rises above a programmable threshold. Response time and thereby also the current consumption can be configured by altering the current supply to the comparator. ## 2.1.21 Analog to Digital Converter (ADC) The ADC is a Successive Approximation Register (SAR) architecture, with a resolution of up to 12 bits at up to one million samples per second. The integrated input mux can select inputs from 8 external pins and 6 internal signals. #### 2.1.22 Digital to Analog Converter (DAC) The Digital to Analog Converter (DAC) can convert a digital value to an analog output voltage. The DAC is fully differential rail-to-rail, with 12-bit resolution. It has two single ended output buffers which can be combined into one differential output. The DAC may be used for a number of different applications such as sensor interfaces or sound output. #### 2.1.23 Operational Amplifier (OPAMP) The EFM32GG232 features 3 Operational Amplifiers. The Operational Amplifier is a versatile general purpose amplifier with rail-to-rail differential input and rail-to-rail single ended output. The input can be set to pin, DAC or OPAMP, whereas the output can be pin, OPAMP or ADC. The current is programmable and the OPAMP has various internal configurations such as unity gain, programmable gain using internal resistors etc. # 2.1.24 Low Energy Sensor Interface (LESENSE) The Low Energy Sensor Interface (LESENSE<sup>TM</sup>), is a highly configurable sensor interface with support for up to 16 individually configurable sensors. By controlling the analog comparators and DAC, LESENSE is capable of supporting a wide range of sensors and measurement schemes, and can for instance measure LC sensors, resistive sensors and capacitive sensors. LESENSE also includes a programmable FSM which enables simple processing of measurement results without CPU intervention. LESENSE is available in energy mode EM2, in addition to EM0 and EM1, making it ideal for sensor monitoring in applications with a strict energy budget. # 2.1.25 Backup Power Domain The backup power domain is a separate power domain containing a Backup Real Time Counter, BURTC, and a set of retention registers, available in all energy modes. This power domain can be configured to automatically change power source to a backup battery when the main power drains out. The backup power domain enables the EFM32GG232 to keep track of time and retain data, even if the main power source should drain out. # 2.1.26 Advanced Encryption Standard Accelerator (AES) The AES accelerator performs AES encryption and decryption with 128-bit or 256-bit keys. Encrypting or decrypting one 128-bit data block takes 52 HFCORECLK cycles with 128-bit keys and 75 HFCORECLK cycles with 256-bit keys. The AES module is an AHB slave which enables efficient access to the data ## 3.4.3 EM4 Current Consumption Figure 3.3. EM4 current consumption. # 3.5 Transition between Energy Modes The transition times are measured from the trigger to the first clock edge in the CPU. Table 3.4. Energy Modes Transitions | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------|---------------------------------|-----|-----|-----|-------------------------------| | t <sub>EM10</sub> | Transition time from EM1 to EM0 | | 0 | | HF-<br>CORE-<br>CLK<br>cycles | | t <sub>EM20</sub> | Transition time from EM2 to EM0 | | 2 | | μs | | t <sub>EM30</sub> | Transition time from EM3 to EM0 | | 2 | | μs | | t <sub>EM40</sub> | Transition time from EM4 to EM0 | | 163 | | μs | # 3.6 Power Management The EFM32GG requires the AVDD\_x, VDD\_DREG and IOVDD\_x pins to be connected together (with optional filter) at the PCB level. For practical schematic recommendations, please see the application note, "AN0002 EFM32 Hardware Design Considerations". | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------|------|---------------------|------| | | | Sinking 20 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH | | | 0.20V <sub>DD</sub> | V | | I <sub>IOLEAK</sub> | Input leakage cur-<br>rent | High Impedance IO connected to GROUND or V <sub>DD</sub> | | ±0.1 | ±40 | nA | | R <sub>PU</sub> | I/O pin pull-up resis-<br>tor | | | 40 | | kOhm | | R <sub>PD</sub> | I/O pin pull-down resistor | | | 40 | | kOhm | | R <sub>IOESD</sub> | Internal ESD series resistor | | | 200 | | Ohm | | t <sub>IOGLITCH</sub> | Pulse width of pulses to be removed by the glitch suppression filter | | 10 | | 50 | ns | | | Output fall time | GPIO_Px_CTRL DRIVEMODE<br>= LOWEST and load capaci-<br>tance C <sub>L</sub> =12.5-25pF. | 20+0.1C <sub>L</sub> | | 250 | ns | | t <sub>IOOF</sub> | Output fall time | GPIO_Px_CTRL DRIVEMODE<br>= LOW and load capacitance<br>C <sub>L</sub> =350-600pF | 20+0.1C <sub>L</sub> | | 250 | ns | | V <sub>IOHYST</sub> | I/O pin hysteresis<br>(V <sub>IOTHR+</sub> - V <sub>IOTHR-</sub> ) | V <sub>DD</sub> = 1.98 - 3.8 V | 0.10V <sub>DD</sub> | | | V | Figure 3.5. Typical High-Level Output Current, 2V Supply Voltage GPIO\_Px\_CTRL DRIVEMODE = LOWEST GPIO\_Px\_CTRL DRIVEMODE = STANDARD GPIO\_Px\_CTRL DRIVEMODE = HIGH Figure 3.8. Typical Low-Level Output Current, 3.8V Supply Voltage GPIO\_Px\_CTRL DRIVEMODE = LOWEST GPIO\_Px\_CTRL DRIVEMODE = STANDARD GPIO\_Px\_CTRL DRIVEMODE = HIGH | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----|-----|-----|-----------------------| | C <sub>ADCIN</sub> | Input capacitance | | | 2 | | pF | | R <sub>ADCIN</sub> | Input ON resistance | | 1 | | | MOhm | | R <sub>ADCFILT</sub> | Input RC filter resistance | | | 10 | | kOhm | | C <sub>ADCFILT</sub> | Input RC filter/de-<br>coupling capaci-<br>tance | | | 250 | | fF | | f <sub>ADCCLK</sub> | ADC Clock Frequency | | | | 13 | MHz | | | | 6 bit | 7 | | | ADC-<br>CLK<br>Cycles | | t <sub>ADCCONV</sub> | Conversion time | 8 bit | 11 | | | ADC-<br>CLK<br>Cycles | | | | 12 bit | 13 | | | ADC-<br>CLK<br>Cycles | | t <sub>ADCACQ</sub> | Acquisition time | Programmable | 1 | | 256 | ADC-<br>CLK<br>Cycles | | t <sub>ADCACQVDD3</sub> | Required acquisition time for VDD/3 reference | | 2 | | | μs | | | Startup time of ref-<br>erence generator<br>and ADC core in<br>NORMAL mode | | | 5 | | μs | | t <sub>ADCSTART</sub> | Startup time of ref-<br>erence generator<br>and ADC core in<br>KEEPADCWARM<br>mode | | | 1 | | μs | | | | 1 MSamples/s, 12 bit, single<br>ended, internal 1.25V refer-<br>ence | | 59 | | dB | | | | 1 MSamples/s, 12 bit, single ended, internal 2.5V reference | | 63 | | dB | | | | 1 MSamples/s, 12 bit, single ended, V <sub>DD</sub> reference | | 65 | | dB | | SNR <sub>ADC</sub> | Signal to Noise Ra- | 1 MSamples/s, 12 bit, differential, internal 1.25V reference | | 60 | | dB | | ADO | tio (SNR) | 1 MSamples/s, 12 bit, differential, internal 2.5V reference | | 65 | | dB | | | | 1 MSamples/s, 12 bit, differential, 5V reference | | 54 | | dB | | | | 1 MSamples/s, 12 bit, differential, V <sub>DD</sub> reference | | 67 | | dB | | | | 1 MSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference | | 69 | | dB | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----------------------|--------------------|-----------------|-----|-------------------|--------------------|--------| | GAIN <sub>ED</sub> | Gain error drift | 1.25V reference | | 0.01 <sup>2</sup> | 0.033 <sup>3</sup> | %/°C | | | Gain enor dilit | 2.5V reference | | 0.01 <sup>2</sup> | 0.03 <sup>3</sup> | %/°C | | OFFSET <sub>ED</sub> | Offset error drift | 1.25V reference | | 0.22 | 0.7 <sup>3</sup> | LSB/°C | | | | 2.5V reference | | 0.2 <sup>2</sup> | 0.62 <sup>3</sup> | LSB/°C | <sup>1</sup>On the average every ADC will have one missing code, most likely to appear around 2048 +/- n\*512 where n can be a value in the set {-3, -2, -1, 1, 2, 3}. There will be no missing code around 2048, and in spite of the missing code the ADC will be monotonic at all times so that a response to a slowly increasing input will always be a slowly increasing output. Around the one code that is missing, the neighbour codes will look wider in the DNL plot. The spectra will show spurs on the level of -78dBc for a full scale input for chips that have the missing code issue. The integral non-linearity (INL) and differential non-linearity parameters are explained in Figure 3.17 (p. 31) and Figure 3.18 (p. 32), respectively. Figure 3.17. Integral Non-Linearity (INL) <sup>&</sup>lt;sup>2</sup>Typical numbers given by abs(Mean) / (85 - 25). <sup>&</sup>lt;sup>3</sup>Max number given by (abs(Mean) + 3x stddev) / (85 - 25). # 3.10.1 Typical performance Figure 3.19. ADC Frequency Spectrum, Vdd = 3V, Temp = 25°C 2XVDDVSS Reference -160 -180 **5VDIFF Reference** -140 -160 Figure 3.20. ADC Integral Linearity Error vs Code, Vdd = 3V, Temp = 25°C **VDD** Reference | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-------------------| | | | V <sub>out</sub> =1V, RESSEL=0, 0.1<br>Hz <f<1 mhz,="" opaxhcmdis="0&lt;/td"><td></td><td>196</td><td></td><td>μV<sub>RMS</sub></td></f<1> | | 196 | | μV <sub>RMS</sub> | | | | V <sub>out</sub> =1V, RESSEL=0, 0.1<br>Hz <f<1 mhz,="" opaxhcmdis="1&lt;/td"><td></td><td>229</td><td></td><td>μV<sub>RMS</sub></td></f<1> | | 229 | | μV <sub>RMS</sub> | | | | RESSEL=7, 0.1 Hz <f<10 khz,<br="">OPAxHCMDIS=0</f<10> | | 1230 | | μV <sub>RMS</sub> | | | | RESSEL=7, 0.1 Hz <f<10 khz,<br="">OPAxHCMDIS=1</f<10> | | 2130 | | μV <sub>RMS</sub> | | | | RESSEL=7, 0.1 Hz <f<1 mhz,<br="">OPAxHCMDIS=0</f<1> | | 1630 | | μV <sub>RMS</sub> | | | | RESSEL=7, 0.1 Hz <f<1 mhz,<br="">OPAxHCMDIS=1</f<1> | | 2590 | | μV <sub>RMS</sub> | Figure 3.25. OPAMP Common Mode Rejection Ratio Figure 3.26. OPAMP Positive Power Supply Rejection Ratio # 3.17 Digital Peripherals ## Table 3.24. Digital Peripherals | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----------------------|-----------------|-------------------------------------|-----|------|-----|------------| | I <sub>USART</sub> | USART current | USART idle current, clock enabled | | 4.9 | | μΑ/<br>MHz | | I <sub>UART</sub> | UART current | UART idle current, clock enabled | | 3.4 | | μΑ/<br>MHz | | I <sub>LEUART</sub> | LEUART current | LEUART idle current, clock enabled | | 140 | | nA | | I <sub>I2C</sub> | I2C current | I2C idle current, clock enabled | | 6.1 | | μΑ/<br>MHz | | I <sub>TIMER</sub> | TIMER current | TIMER_0 idle current, clock enabled | | 6.9 | | μΑ/<br>MHz | | I <sub>LETIMER</sub> | LETIMER current | LETIMER idle current, clock enabled | | 119 | | nA | | I <sub>PCNT</sub> | PCNT current | PCNT idle current, clock enabled | | 54 | | nA | | I <sub>RTC</sub> | RTC current | RTC idle current, clock enabled | | 54 | | nA | | I <sub>AES</sub> | AES current | AES idle current, clock enabled | | 3.2 | | μΑ/<br>MHz | | I <sub>GPIO</sub> | GPIO current | GPIO idle current, clock enabled | | 3.7 | | μΑ/<br>MHz | | I <sub>PRS</sub> | PRS current | PRS idle current | | 3.5 | | μΑ/<br>MHz | | I <sub>DMA</sub> | DMA current | Clock enable | | 11.0 | | μΑ/<br>MHz | | | QFP64 Pin#<br>and Name | | Pin Alternate Function | onality / Description | | |-------|------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------|---------------------------------------|------------------------------| | Pin # | Pin Name | Analog | Timers | Communication | Other | | | | | | | ETM_TD0 #3 | | 4 | PA3 | | TIM0_CDTI0 #0 | | LES_ALTEX2 #0<br>ETM_TD1 #3 | | 5 | PA4 | | TIM0_CDTI1 #0 | | LES_ALTEX3 #0<br>ETM_TD2 #3 | | 6 | PA5 | | TIM0_CDTI2 #0 | LEU1_TX #1 | LES_ALTEX4 #0<br>ETM_TD3 #3 | | 7 | IOVDD_0 | Digital IO power supply 0. | | | | | 8 | VSS | Ground. | | | | | 9 | PC0 | ACMP0_CH0<br>DAC0_OUT0ALT #0/<br>OPAMP_OUT0ALT | TIM0_CC1 #4<br>PCNT0_S0IN #2 | US0_TX #5<br>US1_TX #0<br>I2C0_SDA #4 | LES_CH0 #0<br>PRS_CH2 #0 | | 10 | PC1 | ACMP0_CH1<br>DAC0_OUT0ALT #1/<br>OPAMP_OUT0ALT | TIM0_CC2 #4<br>PCNT0_S1IN #2 | US0_RX #5<br>US1_RX #0<br>I2C0_SCL #4 | LES_CH1 #0<br>PRS_CH3 #0 | | 11 | PC2 | ACMP0_CH2<br>DAC0_OUT0ALT #2/<br>OPAMP_OUT0ALT | TIM0_CDTI0 #4 | US2_TX #0 | LES_CH2 #0 | | 12 | PC3 | ACMP0_CH3<br>DAC0_OUT0ALT #3/<br>OPAMP_OUT0ALT | TIM0_CDTI1 #4 | US2_RX #0 | LES_CH3 #0 | | 13 | PC4 | ACMP0_CH4<br>OPAMP_P0 | TIM0_CDTI2 #4<br>LETIM0_OUT0 #3<br>PCNT1_S0IN #0 | US2_CLK #0<br>I2C1_SDA #0 | LES_CH4 #0 | | 14 | PC5 | ACMP0_CH5<br>OPAMP_N0 | LETIM0_OUT1 #3<br>PCNT1_S1IN #0 | US2_CS #0<br>I2C1_SCL #0 | LES_CH5 #0 | | 15 | PB7 | LFXTAL_P | TIM1_CC0 #3 | US0_TX #4<br>US1_CLK #0 | | | 16 | PB8 | LFXTAL_N | TIM1_CC1 #3 | US0_RX #4<br>US1_CS #0 | | | 17 | PA8 | | TIM2_CC0 #0 | | | | 18 | PA9 | | TIM2_CC1 #0 | | | | 19 | PA10 | | TIM2_CC2 #0 | | | | 20 | RESETn | Reset input, active low. To apply an external reset soul ensure that reset is released. | rce to this pin, it is required to on | lly drive this pin low during reset, | and let the internal pull-up | | 21 | PB11 | DAC0_OUT0 /<br>OPAMP_OUT0 | LETIM0_OUT0 #1<br>TIM1_CC2 #3 | I2C1_SDA #1 | | | 22 | VSS | Ground. | | | | | 23 | AVDD_1 | Analog power supply 1. | | _ | | | 24 | PB13 | HFXTAL_P | | US0_CLK #4/5<br>LEU0_TX #1 | | | 25 | PB14 | HFXTAL_N | | US0_CS #4/5<br>LEU0_RX #1 | | | 26 | IOVDD_3 | Digital IO power supply 3. | | | | | 27 | AVDD_0 | Analog power supply 0. | | | | | 28 | PD0 | ADC0_CH0 DAC0_OUT0ALT #4/ OPAMP_OUT0ALT OPAMP_OUT2 #1 | PCNT2_S0IN #0 | US1_TX #1 | | | 29 | PD1 | ADC0_CH1<br>DAC0_OUT1ALT #4/<br>OPAMP_OUT1ALT | TIM0_CC0 #3<br>PCNT2_S1IN #0 | US1_RX #1 | DBG_SWO #2 | | | QFP64 Pin#<br>and Name | | Pin Alternate Function | onality / Description | | |-------|------------------------|------------------------------------------------|----------------------------------------------------------------|-----------------------------------------------|-----------------------------------------------------------| | Pin # | Pin Name | Analog | Timers | Communication | Other | | 30 | PD2 | ADC0_CH2 | TIM0_CC1 #3 | US1_CLK #1 | DBG_SWO #3 | | 31 | PD3 | ADC0_CH3<br>OPAMP_N2 | TIM0_CC2 #3 | US1_CS #1 | ETM_TD1 #0/2 | | 32 | PD4 | ADC0_CH4<br>OPAMP_P2 | | LEU0_TX #0 | ETM_TD2 #0/2 | | 33 | PD5 | ADC0_CH5<br>OPAMP_OUT2 #0 | | LEU0_RX #0 | ETM_TD3 #0/2 | | 34 | PD6 | ADC0_CH6<br>OPAMP_P1 | LETIMO_OUT0 #0<br>TIM1_CC0 #4<br>PCNT0_S0IN #3 | US1_RX #2<br>I2C0_SDA #1 | LES_ALTEX0 #0<br>ACMP0_O #2<br>ETM_TD0 #0 | | 35 | PD7 | ADC0_CH7<br>OPAMP_N1 | LETIMO_OUT1 #0<br>TIM1_CC1 #4<br>PCNT0_S1IN #3 | US1_TX #2<br>I2C0_SCL #1 | CMU_CLK0 #2<br>LES_ALTEX1 #0<br>ACMP1_O #2<br>ETM_TCLK #0 | | 36 | PD8 | BU_VIN | | | CMU_CLK1 #1 | | 37 | PC6 | ACMP0_CH6 | | I2C0_SDA #2<br>LEU1_TX #0 | LES_CH6 #0<br>ETM_TCLK #2 | | 38 | PC7 | ACMP0_CH7 | | I2C0_SCL #2<br>LEU1_RX #0 | LES_CH7 #0<br>ETM_TD0 #2 | | 39 | VDD_DREG | Power supply for on-chip volta | ge regulator. | | | | 40 | DECOUPLE | Decouple output for on-chip vo | oltage regulator. An external capa | acitance of size C <sub>DECOUPLE</sub> is rec | quired at this pin. | | 41 | PC8 | ACMP1_CH0 | TIM2_CC0 #2 | US0_CS #2 | LES_CH8 #0 | | 42 | PC9 | ACMP1_CH1 | TIM2_CC1 #2 | US0_CLK #2 | LES_CH9 #0<br>GPIO_EM4WU2 | | 43 | PC10 | ACMP1_CH2 | TIM2_CC2 #2 | US0_RX #2 | LES_CH10 #0 | | 44 | PC11 | ACMP1_CH3 | | US0_TX #2 | LES_CH11 #0 | | 45 | PC12 | ACMP1_CH4<br>DAC0_OUT1ALT #0/<br>OPAMP_OUT1ALT | | | CMU_CLK0 #1<br>LES_CH12 #0 | | 46 | PC13 | ACMP1_CH5<br>DAC0_OUT1ALT #1/<br>OPAMP_OUT1ALT | TIM0_CDTI0 #1/3<br>TIM1_CC0 #0<br>TIM1_CC2 #4<br>PCNT0_S0IN #0 | | LES_CH13 #0 | | 47 | PC14 | ACMP1_CH6<br>DAC0_OUT1ALT #2/<br>OPAMP_OUT1ALT | TIM0_CDTI1 #1/3<br>TIM1_CC1 #0<br>PCNT0_S1IN #0 | US0_CS #3 | LES_CH14 #0 | | 48 | PC15 | ACMP1_CH7<br>DAC0_OUT1ALT #3/<br>OPAMP_OUT1ALT | TIM0_CDTI2 #1/3<br>TIM1_CC2 #0 | US0_CLK #3 | LES_CH15 #0<br>DBG_SWO #1 | | 49 | PF0 | | TIM0_CC0 #5<br>LETIM0_OUT0 #2 | US1_CLK #2<br>I2C0_SDA #5<br>LEU0_TX #3 | DBG_SWCLK #0/1/2/3 | | 50 | PF1 | | TIM0_CC1 #5<br>LETIM0_OUT1 #2 | US1_CS #2<br>I2C0_SCL #5<br>LEU0_RX #3 | DBG_SWDIO #0/1/2/3<br>GPIO_EM4WU3 | | 51 | PF2 | | TIM0_CC2 #5 | LEU0_TX #4 | ACMP1_O #0<br>DBG_SWO #0<br>GPIO_EM4WU4 | | 52 | PF3 | | TIM0_CDTI0 #2/5 | | PRS_CH0 #1<br>ETM_TD3 #1 | | 53 | PF4 | | TIM0_CDTI1 #2/5 | | PRS_CH1 #1 | | 54 | PF5 | | TIM0_CDTI2 #2/5 | | PRS_CH2 #1 | | Alternate | | | L | OCATIO | ON | | | | |---------------|------|------|------|--------|------|------|---|---------------------------------------------------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | LFXTAL_N | PB8 | | | | | | | Low Frequency Crystal (typically 32.768 kHz) negative pin. Also used as an optional external clock input pin. | | LFXTAL_P | PB7 | | | | | | | Low Frequency Crystal (typically 32.768 kHz) positive pin. | | PCNT0_S0IN | PC13 | | PC0 | PD6 | | | | Pulse Counter PCNT0 input number 0. | | PCNT0_S1IN | PC14 | | PC1 | PD7 | | | | Pulse Counter PCNT0 input number 1. | | PCNT1_S0IN | PC4 | | | | | | | Pulse Counter PCNT1 input number 0. | | PCNT1_S1IN | PC5 | | | | | | | Pulse Counter PCNT1 input number 1. | | PCNT2_S0IN | PD0 | PE8 | | | | | | Pulse Counter PCNT2 input number 0. | | PCNT2_S1IN | PD1 | PE9 | | | | | | Pulse Counter PCNT2 input number 1. | | PRS_CH0 | PA0 | PF3 | | | | | | Peripheral Reflex System PRS, channel 0. | | PRS_CH1 | PA1 | PF4 | | | | | | Peripheral Reflex System PRS, channel 1. | | PRS_CH2 | PC0 | PF5 | | | | | | Peripheral Reflex System PRS, channel 2. | | PRS_CH3 | PC1 | PE8 | | | | | | Peripheral Reflex System PRS, channel 3. | | TIM0_CC0 | PA0 | PA0 | | PD1 | PA0 | PF0 | | Timer 0 Capture Compare input / output channel 0. | | TIM0_CC1 | PA1 | PA1 | | PD2 | PC0 | PF1 | | Timer 0 Capture Compare input / output channel 1. | | TIM0_CC2 | PA2 | PA2 | | PD3 | PC1 | PF2 | | Timer 0 Capture Compare input / output channel 2. | | TIM0_CDTI0 | PA3 | PC13 | PF3 | PC13 | PC2 | PF3 | | Timer 0 Complimentary Deat Time Insertion channel 0. | | TIM0_CDTI1 | PA4 | PC14 | PF4 | PC14 | PC3 | PF4 | | Timer 0 Complimentary Deat Time Insertion channel 1. | | TIM0_CDTI2 | PA5 | PC15 | PF5 | PC15 | PC4 | PF5 | | Timer 0 Complimentary Deat Time Insertion channel 2. | | TIM1_CC0 | PC13 | PE10 | | PB7 | PD6 | | | Timer 1 Capture Compare input / output channel 0. | | TIM1_CC1 | PC14 | PE11 | | PB8 | PD7 | | | Timer 1 Capture Compare input / output channel 1. | | TIM1_CC2 | PC15 | PE12 | | PB11 | PC13 | | | Timer 1 Capture Compare input / output channel 2. | | TIM2_CC0 | PA8 | | PC8 | | | | | Timer 2 Capture Compare input / output channel 0. | | TIM2_CC1 | PA9 | | PC9 | | | | | Timer 2 Capture Compare input / output channel 1. | | TIM2_CC2 | PA10 | | PC10 | | | | | Timer 2 Capture Compare input / output channel 2. | | TIM3_CC0 | PE14 | | | | | | | Timer 3 Capture Compare input / output channel 0. | | TIM3_CC1 | PE15 | | | | | | | Timer 3 Capture Compare input / output channel 1. | | US0_CLK | PE12 | | PC9 | PC15 | PB13 | PB13 | | USART0 clock input / output. | | US0_CS | PE13 | | PC8 | PC14 | PB14 | PB14 | | USART0 chip select input / output. | | | | | . 55 | | | | | USARTO Asynchronous Receive. | | US0_RX | PE11 | | PC10 | PE12 | PB8 | PC1 | | USART0 Synchronous mode Master Input / Slave Output (MISO). | | US0_TX | PE10 | | PC11 | PE13 | PB7 | PC0 | | USART0 Asynchronous Transmit.Also used as receive inpu in half duplex communication. | | 030_1X | FLIO | | FOIT | FLIS | FBI | 100 | | USART0 Synchronous mode Master Output / Slave Input (MOSI). | | US1_CLK | PB7 | PD2 | PF0 | | | | | USART1 clock input / output. | | US1_CS | PB8 | PD3 | PF1 | | | | | USART1 chip select input / output. | | | | | | | | | | USART1 Asynchronous Receive. | | US1_RX | PC1 | PD1 | PD6 | | | | | USART1 Synchronous mode Master Input / Slave Output (MISO). | | US1_TX | PC0 | PD0 | PD7 | | | | | USART1 Asynchronous Transmit.Also used as receive inpur in half duplex communication. | | | | | | | | | | USART1 Synchronous mode Master Output / Slave Input (MOSI). | | DIM | MIN | NOM | MAX | DIM | MIN | NOM | MAX | |-----|------|----------|------|-----|------|------|-----| | b | 0.17 | 0.22 | 0.27 | S | 0.20 | - | - | | b1 | 0.17 | 0.20 | 0.23 | θ | 0° | 3.5° | 7° | | С | 0.09 | - | 0.20 | θ1 | 0° | - | - | | C1 | 0.09 | - | 0.16 | θ2 | 11° | 12° | 13° | | D | | 12.0 BSC | | θ3 | 11° | 12° | 13° | | D1 | | 10.0 BSC | | | | | | | е | | 0.50 BSC | | | | | | | E | | 12.0 BSC | | | | | | | E1 | | 10.0 BSC | | | | | | | L | 0.45 | 0.60 | 0.75 | | | | | The TQFP64 Package is 10 by 10 mm in size and has a 0.5 mm pin pitch. The TQFP64 Package uses Nickel-Palladium-Gold preplated leadframe. All EFM32 packages are RoHS compliant and free of Bromine (Br) and Antimony (Sb). For additional Quality and Environmental information, please see: http://www.silabs.com/support/quality/pages/default.aspx # **B** Contact Information Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 Please visit the Silicon Labs Technical Support web page: http://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request. # **List of Tables** | 1.1. Ordering Information | . 2 | |------------------------------------------------------------|-----| | 2.1. Configuration Summary | . 7 | | 3.1. Absolute Maximum Ratings | . 9 | | 3.2. General Operating Conditions | . 9 | | 3.3. Current Consumption | 10 | | 3.4. Energy Modes Transitions | 12 | | 3.5. Power Management | | | 3.6. Flash | | | 3.7. GPIO | 14 | | 3.8. LFXO | 22 | | 3.9. HFXO | | | 3.10. LFRCO | | | 3.11. HFRCO | 23 | | 3.12. AUXHFRCO | 26 | | 3.13. ULFRCO | 27 | | 3.14. ADC | | | 3.15. DAC | 37 | | 3.16. OPAMP | | | 3.17. ACMP | | | 3.18. VCMP | | | 3.19. I2C Standard-mode (Sm) | 44 | | 3.20. I2C Fast-mode (Fm) | 45 | | 3.21. I2C Fast-mode Plus (Fm+) | 45 | | 3.22. SPI Master Timing | | | 3.23. SPI Slave Timing | 46 | | 3.24. Digital Peripherals | | | 4.1. Device Pinout | 48 | | 4.2. Alternate functionality overview | 51 | | 4.3. GPIO Pinout | 55 | | 4.4. QFP64 (Dimensions in mm) | 56 | | 5.1. QFP64 PCB Land Pattern Dimensions (Dimensions in mm) | | | 5.2. QFP64 PCB Solder Mask Dimensions (Dimensions in mm) | 59 | | 5.3 OFP64 PCR Stancil Design Dimensions (Dimensions in mm) | 60 | # **List of Equations** | 3.1. Total ACMP Active Current | 42 | |--------------------------------------------------------|----| | 3.2. VCMP Trigger Level as a Function of Level Setting | 44 | #### Disclaimer Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are not designed or authorized for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### **Trademark Information** Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labse, Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701