## Infineon Technologies - CY7C68014A-56BAXC Datasheet



Welcome to E-XFL.COM

Embedded - Microcontrollers - Application Specific: Tailored Solutions for Precision and Performance

### Embedded - Microcontrollers - Application Specific

represents a category of microcontrollers designed with unique features and capabilities tailored to specific application needs. Unlike general-purpose microcontrollers, application-specific microcontrollers are optimized for particular tasks, offering enhanced performance, efficiency, and functionality to meet the demands of specialized applications.

### What Are <u>Embedded - Microcontrollers -</u> <u>Application Specific</u>?

Application enacific microcontrollars are angineered to

### Details

 $\mathbf{X}$ F

| Details                 |                                                                              |
|-------------------------|------------------------------------------------------------------------------|
| Product Status          | Obsolete                                                                     |
| Applications            | USB Microcontroller                                                          |
| Core Processor          | 8051                                                                         |
| Program Memory Type     | ROMIess                                                                      |
| Controller Series       | CY7C680xx                                                                    |
| RAM Size                | 16K x 8                                                                      |
| Interface               | I <sup>2</sup> C, USB, USART                                                 |
| Number of I/O           | 24                                                                           |
| Voltage - Supply        | 3V ~ 3.6V                                                                    |
| Operating Temperature   | 0°C ~ 70°C                                                                   |
| Mounting Type           | Surface Mount                                                                |
| Package / Case          | 56-VFBGA                                                                     |
| Supplier Device Package | 56-VFBGA (5x5)                                                               |
| Purchase URL            | https://www.e-xfl.com/product-detail/infineon-technologies/cy7c68014a-56baxc |
|                         |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# Logic Block Diagram



Cypress's EZ-USB<sup>®</sup> FX2LP<sup>™</sup> (CY7C68013A/14A) is a low-power version of the EZ-USB FX2<sup>™</sup> (CY7C68013), which is a highly integrated, low-power USB 2.0 microcontroller. By integrating the USB 2.0 transceiver, serial interface engine (SIE), enhanced 8051 microcontroller, and a programmable peripheral interface in a single chip, Cypress has created a cost-effective solution that provides superior time-to-market advantages with low power to enable bus-powered applications.

The ingenious architecture of FX2LP results in data transfer rates of over 53 Mbytes per second (the maximum allowable USB 2.0 bandwidth), while still using a low-cost 8051 microcontroller in a package as small as a 56 VFBGA (5 mm x 5 mm). Because it incorporates the USB 2.0 transceiver, the FX2LP is more economical, providing a smaller-footprint solution than a USB 2.0 SIE or external transceiver implementations. With EZ-USB FX2LP, the Cypress Smart SIE handles most of the USB 1.1 and 2.0 protocol in hardware, freeing the embedded microcontroller for application-specific functions and decreasing the development time to ensure USB compatibility.

The general programmable interface (GPIF) and Master/Slave Endpoint FIFO (8-bit or 16-bit data bus) provide an easy and glueless interface to popular interfaces such as ATA, UTOPIA, EPP, PCMCIA, and most DSP/processors.

The FX2LP draws less current than the FX2 (CY7C68013), has double the on-chip code/data RAM, and is fit, form, and function compatible with the 56-, 100-, and 128-pin FX2.

Five packages are defined for the family: 56 VFBGA, 56 SSOP, 56 QFN, 100 TQFP, and 128 TQFP.



# Applications

- Portable video recorder
- MPEG/TV conversion
- DSL modems
- ATA interface
- Memory card readers
- Legacy conversion devices
- Cameras
- Scanners
- Wireless LAN
- MP3 players
- Networking

The "Reference Designs" section of the Cypress web site provides additional tools for typical USB 2.0 applications. Each reference design comes complete with firmware source and object code, schematics, and documentation. Visit www.cypress.com for more information.

## **Functional Overview**

## **USB Signaling Speed**

FX2LP operates at two of the three rates defined in the USB Specification Revision 2.0, dated April 27, 2000:

- Full speed, with a signaling bit rate of 12 Mbps
- High speed, with a signaling bit rate of 480 Mbps

FX2LP does not support the Low Speed signaling mode of 1.5 Mbps.

### 8051 Microprocessor

The 8051 microprocessor embedded in the FX2LP family has 256 bytes of register RAM, an expanded interrupt system, three timer/counters, and two USARTs.

### 8051 Clock Frequency

FX2LP has an on-chip oscillator circuit that uses an external 24-MHz (±100 ppm) crystal with the following characteristics:

- Parallel resonant
- Fundamental mode
- 500-µW drive level
- 12-pF (5% tolerance) load capacitors

An on-chip PLL multiplies the 24-MHz oscillator up to 480 MHz, as required by the transceiver/PHY; internal counters divide it down for use as the 8051 clock. The default 8051 clock frequency is 12 MHz. The clock frequency of the 8051 can be changed by the 8051 through the CPUCS register, dynamically.

### Figure 1. Crystal Configuration



12-pF capacitor values assume a trace capacitance of 3 pF per side on a four-layer FR4 PCA

The CLKOUT pin, which can be three-stated and inverted using internal control bits, outputs the 50% duty cycle 8051 clock, at the selected 8051 clock frequency: 48 MHz, 24 MHz, or 12 MHz.

### USARTs

FX2LP contains two standard 8051 USARTs, addressed through Special Function Register (SFR) bits. The USART interface pins are available on separate I/O pins, and are not multiplexed with port pins.

UART0 and UART1 can operate using an internal clock at 230 KBaud with no more than 1% baud rate error. 230 KBaud operation is achieved by an internally derived clock source that generates overflow pulses at the appropriate time. The internal clock adjusts for the 8051 clock rate (48 MHz, 24 MHz, and 12 MHz) such that it always presents the correct frequency for the 230-KBaud operation.<sup>[1]</sup>

### Special Function Registers

Certain 8051 SFR addresses are populated to provide fast access to critical FX2LP functions. These SFR additions are shown in Table 1 on page 6. Bold type indicates nonstandard, enhanced 8051 registers. The two SFR rows that end with "0" and "8" contain bit-addressable registers. The four I/O ports A to D use the SFR addresses used in the standard 8051 for ports 0 to 3, which are not implemented in FX2LP. Because of the faster and more efficient SFR addressing, the FX2LP I/O ports are not addressable in external RAM space (using the MOVX instruction).

## I<sup>2</sup>C Bus

FX2LP supports the I<sup>2</sup>C bus as a master only at 100/400 kHz. SCL and SDA pins have open-drain outputs and hysteresis inputs. These signals must be pulled up to 3.3 V, even if no I<sup>2</sup>C device is connected.

### Buses

All packages, 8-bit or 16-bit "FIFO" bidirectional data bus, multiplexed on I/O ports B and D. 128-pin package: adds 16-bit output-only 8051 address bus, 8-bit bidirectional data bus.

Note

1. 115-KBaud operation is also possible by programming the 8051 SMOD0 or SMOD1 bits to a "1" for UART0, UART1, or both respectively.



The FX2LP jump instruction is encoded as follows:.

### Table 3. INT2 USB Interrupts

|          |               | USB INTE  | ERRUPT TABLE FOR INT2                      |
|----------|---------------|-----------|--------------------------------------------|
| Priority | INT2VEC Value | Source    | Notes                                      |
| 1        | 00            | SUDAV     | Setup data available                       |
| 2        | 04            | SOF       | Start of frame (or microframe)             |
| 3        | 08            | SUTOK     | Setup token received                       |
| 4        | 0C            | SUSPEND   | USB suspend request                        |
| 5        | 10            | USB RESET | Bus reset                                  |
| 6        | 14            | HISPEED   | Entered high speed operation               |
| 7        | 18            | EP0ACK    | FX2LP ACK'd the CONTROL Handshake          |
| 8        | 1C            |           | reserved                                   |
| 9        | 20            | EP0-IN    | EP0-IN ready to be loaded with data        |
| 10       | 24            | EP0-OUT   | EP0-OUT has USB data                       |
| 11       | 28            | EP1-IN    | EP1-IN ready to be loaded with data        |
| 12       | 2C            | EP1-OUT   | EP1-OUT has USB data                       |
| 13       | 30            | EP2       | IN: buffer available. OUT: buffer has data |
| 14       | 34            | EP4       | IN: buffer available. OUT: buffer has data |
| 15       | 38            | EP6       | IN: buffer available. OUT: buffer has data |
| 16       | 3C            | EP8       | IN: buffer available. OUT: buffer has data |
| 17       | 40            | IBN       | IN-Bulk-NAK (any IN endpoint)              |
| 18       | 44            |           | reserved                                   |
| 19       | 48            | EP0PING   | EP0 OUT was pinged and it NAK'd            |
| 20       | 4C            | EP1PING   | EP1 OUT was pinged and it NAK'd            |
| 21       | 50            | EP2PING   | EP2 OUT was pinged and it NAK'd            |
| 22       | 54            | EP4PING   | EP4 OUT was pinged and it NAK'd            |
| 23       | 58            | EP6PING   | EP6 OUT was pinged and it NAK'd            |
| 24       | 5C            | EP8PING   | EP8 OUT was pinged and it NAK'd            |
| 25       | 60            | ERRLIMIT  | Bus errors exceeded the programmed limit   |
| 26       | 64            | -         | -                                          |
| 27       | 68            | -         | Reserved                                   |
| 28       | 6C            | -         | Reserved                                   |
| 29       | 70            | EP2ISOERR | ISO EP2 OUT PID sequence error             |
| 30       | 74            | EP4ISOERR | ISO EP4 OUT PID sequence error             |
| 31       | 78            | EP6ISOERR | ISO EP6 OUT PID sequence error             |
| 32       | 7C            | EP8ISOERR | ISO EP8 OUT PID sequence error             |

If Autovectoring is enabled (AV2EN = 1 in the INTSET-UP register), the FX2LP substitutes its INT2VEC byte. Therefore, if the high byte ("page") of a jump table address is preloaded at the location 0x0044, the automatically inserted INT2VEC byte at 0x0045 directs the jump to the correct address out of the 27 addresses within the page.

### FIFO/GPIF Interrupt (INT4)

Just as the USB Interrupt is shared among 27 individual USB interrupt sources, the FIFO/GPIF interrupt is shared among 14 individual FIFO/GPIF sources. The FIFO/GPIF Interrupt, similar to the USB Interrupt, can employ autovectoring.

Table 4 on page 8 shows the priority and INT4VEC values for the 14 FIFO/GPIF interrupt sources.



### Table 4. Individual FIFO/GPIF Interrupt Sources

| Priority | INT4VEC Value | Source   | Notes                                |
|----------|---------------|----------|--------------------------------------|
| 1        | 80            | EP2PF    | Endpoint 2 programmable flag         |
| 2        | 84            | EP4PF    | Endpoint 4 programmable flag         |
| 3        | 88            | EP6PF    | Endpoint 6 programmable flag         |
| 4        | 8C            | EP8PF    | Endpoint 8 programmable flag         |
| 5        | 90            | EP2EF    | Endpoint 2 empty flag <sup>[3]</sup> |
| 6        | 94            | EP4EF    | Endpoint 4 empty flag                |
| 7        | 98            | EP6EF    | Endpoint 6 empty flag                |
| 8        | 9C            | EP8EF    | Endpoint 8 empty flag                |
| 9        | A0            | EP2FF    | Endpoint 2 full flag                 |
| 10       | A4            | EP4FF    | Endpoint 4 full flag                 |
| 11       | A8            | EP6FF    | Endpoint 6 full flag                 |
| 12       | AC            | EP8FF    | Endpoint 8 full flag                 |
| 13       | B0            | GPIFDONE | GPIF operation complete              |
| 14       | B4            | GPIFWF   | GPIF waveform                        |

If Autovectoring is enabled (AV4EN = 1 in the INTSET-UP register), the FX 2LP substitutes its INT4VEC byte. Therefore, if the high byte ("page") of a jump-table address is preloaded at location 0x0054, the automatically inserted INT4VEC byte at 0x0055 directs the jump to the correct address out of the 14 addresses within the page. When the ISR occurs, the FX2LP pushes the program counter to its stack then jumps to address 0x0053, where it expects to find a "jump" instruction to the interrupt service routine (ISR).

Note

Errata: In Slave FIFO Asynchronous Word Wide mode, if a single word data is transferred from the USB host to EP2, configured as OUT Endpoint (EP) in the first transaction, then the Empty flag behaves incorrectly. This does not happen if the data size is more than one word in the first transaction. For more information, see the "Errata" on page 65.



In the Slave (S) mode, FX2LP accepts either an internally derived clock or externally supplied clock (IFCLK, max frequency 48 MHz) and SLCS#, SLRD, SLWR, SLOE, PKTEND signals from external logic. When using an external IFCLK, the external clock must be present before switching to the external clock with the IFCLKSRC bit. Each endpoint can individually be selected for byte or word operation by an internal configuration bit and a Slave FIFO Output Enable signal (SLOE) that enables data of the selected width. External logic must ensure that the output enable signal is inactive when writing data to a slave FIFO. The slave interface can also operate asynchronously, where the SLRD and SLWR signals act directly as strobes, rather than a clock qualifier as in synchronous mode. The signal SLCS#.

### GPIF and FIFO Clock Rates

An 8051 register bit selects one of two frequencies for the internally supplied interface clock: 30 MHz and 48 MHz. Alternatively, an externally supplied clock of 5 MHz–48 MHz feeding the IFCLK pin can be used as the interface clock. IFCLK can be configured to function as an output clock when the GPIF and FIFOs are internally clocked. An output enable bit in the IFCONFIG register turns this clock output off, if desired. Another bit within the IFCONFIG register inverts the IFCLK signal whether internally or externally sourced.

### GPIF

The GPIF is a flexible 8-bit or 16-bit parallel interface driven by a user-programmable finite state machine. It enables the CY7C68013A/15A to perform local bus mastering and can implement a wide variety of protocols such as ATA interface, printer parallel port, and Utopia.

The GPIF has six programmable control outputs (CTL), nine address outputs (GPIFADRx), and six general-purpose ready inputs (RDY). The data bus width can be 8 or 16 bits. Each GPIF vector defines the state of the control outputs, and determines what state a ready input (or multiple inputs) must be before proceeding. The GPIF vector can be programmed to advance a FIFO to the next data value, advance an address, etc. A sequence of the GPIF vectors make up a single waveform that is executed to perform the desired data move between the FX2LP and the external device.

### Six Control OUT Signals

The 100-pin and 128-pin packages bring out all six Control Output pins (CTL0-CTL5). The 8051 programs the GPIF unit to define the CTL waveforms. The 56-pin package brings out three of these signals, CTL0–CTL2. CTLx waveform edges can be programmed to make transitions as fast as once per clock (20.8 ns using a 48-MHz clock).

### Six Ready IN Signals

The 100-pin and 128-pin packages bring out all six Ready inputs (RDY0–RDY5). The 8051 programs the GPIF unit to test the RDY pins for GPIF branching. The 56-pin package brings out two of these signals, RDY0–1.

### Nine GPIF Address OUT Signals

Nine GPIF address lines are available in the 100-pin and 128-pin packages, GPIFADR[8..0]. The GPIF address lines enable indexing through up to a 512-byte block of RAM. If more address lines are needed, then I/O port pins are used.

### Long Transfer Mode

In the master mode, the 8051 appropriately sets GPIF transaction count registers (GPIFTCB3, GPIFTCB2, GPIFTCB1, or GPIFTCB0) for unattended transfers of up to 2<sup>32</sup> transactions. The GPIF automatically throttles data flow to prevent under or overflow until the full number of requested transactions complete. The GPIF decrements the value in these registers to represent the current status of the transaction.

### ECC Generation<sup>[8]</sup>

The EZ-USB can calculate ECCs (Error Correcting Codes) on data that passes across its GPIF or Slave FIFO interfaces. There are two ECC configurations: Two ECCs, each calculated over 256 bytes (SmartMedia Standard); and one ECC calculated over 512 bytes.

The ECC can correct any one-bit error or detect any two-bit error.

ECC Implementation

The two ECC configurations are selected by the ECCM bit:

### ECCM = 0

Two 3-byte ECCs, each calculated over a 256-byte block of data. This configuration conforms to the SmartMedia Standard.

Write any value to ECCRESET, then pass data across the GPIF or Slave FIFO interface. The ECC for the first 256 bytes of data is calculated and stored in ECC1. The ECC for the next 256 bytes is stored in ECC2. After the second ECC is calculated, the values in the ECCx registers do not change until ECCRESET is written again, even if more data is subsequently passed across the interface.

## ECCM = 1

One 3-byte ECC calculated over a 512-byte block of data.

Write any value to ECCRESET then pass data across the GPIF or Slave FIFO interface. The ECC for the first 512 bytes of data is calculated and stored in ECC1; ECC2 is unused. After the ECC is calculated, the values in ECC1 do not change even if more data is subsequently passed across the interface, till ECCRESET is written again.

### **USB Uploads and Downloads**

The core has the ability to directly edit the data contents of the internal 16-KB RAM and of the internal 512-byte scratch pad RAM via a vendor-specific command. This capability is normally used when soft downloading the user code and is available only to and from the internal RAM, only when the 8051 is held in reset. The available RAM spaces are 16 KB from 0x0000–0x3FFF (code/data) and 512 bytes from 0xE000–0xE1FF (scratch pad data RAM)<sup>[9]</sup>.

### Notes

8. To use the ECC logic, the GPIF or Slave FIFO interface must be configured for byte-wide operation.

<sup>9.</sup> After the data is downloaded from the host, a "loader" can execute from internal RAM to transfer downloaded data to external memory.



## **Autopointer Access**

FX2LP provides two identical autopointers. They are similar to the internal 8051 data pointers but with an additional feature: they can optionally increment after every memory access. This capability is available to and from both internal and external RAM. Autopointers are available in external FX2LP registers under the control of a mode bit (AUTOPTRSET-UP.0). Using the external FX2LP autopointer access (at 0xE67B – 0xE67C) enables the autopointer to access all internal and external RAM to the part.

Also, autopointers can point to any FX2LP register or endpoint buffer space. When the autopointer access to external memory is enabled, locations 0xE67B and 0xE67C in XDATA and code space cannot be used.

### I<sup>2</sup>C Controller

FX2LP has one I<sup>2</sup>C port that is driven by two internal controllers, the one that automatically operates at boot time to load VID/PID/DID and configuration information, and another that the 8051 uses when running to control external I<sup>2</sup>C devices. The I<sup>2</sup>C port operates in master mode only.

### <sup>2</sup>C Port Pins

The I<sup>2</sup>C pins SCL and SDA must have external 2.2-k $\Omega$  pull-up resistors even if no EEPROM is connected to the FX2LP. External EEPROM device address pins must be configured properly. See Table 8 for configuring the device address pins.

### Table 8. Strap Boot EEPROM Address Lines to These Values

| Bytes | Example EEPROM         | A2  | A1  | A0  |
|-------|------------------------|-----|-----|-----|
| 16    | 24LC00 <sup>[10]</sup> | N/A | N/A | N/A |
| 128   | 24LC01                 | 0   | 0   | 0   |
| 256   | 24LC02                 | 0   | 0   | 0   |
| 4K    | 24LC32                 | 0   | 0   | 1   |
| 8K    | 24LC64                 | 0   | 0   | 1   |
| 16K   | 24LC128                | 0   | 0   | 1   |

## $P^2C$ Interface Boot Load Access

At power-on reset, the  $I^2C$  interface boot loader loads the VID/PID/DID configuration bytes and up to 16 KB of program/data. The available RAM spaces are 16 KB from 0x0000–0x3FFF and 512 bytes from 0xE000–0xE1FF. The 8051 is in reset.  $I^2C$  interface boot loads only occur after power-on reset.

### PC Interface General-Purpose Access

The 8051 can control peripherals connected to the  $I^2C$  bus using the I2CTL and I2DAT registers. FX2LP provides  $I^2C$  master control only; it is never an  $I^2C$  slave.

### **Compatible with Previous Generation EZ-USB FX2**

The EZ-USB FX2LP is form-, fit-, and with minor exceptions, functionally-compatible with its predecessor, the EZ-USB FX2.

This makes for an easy transition for designers wanting to upgrade their systems from the FX2 to the FX2LP. The pinout and package selection are identical and a vast majority of firmware previously developed for the FX2 functions in the FX2LP.

For designers migrating from the FX2 to the FX2LP, a change in the bill of material and review of the memory allocation (due to increased internal memory) is required. For more information about migrating from EZ-USB FX2 to EZ-USB FX2LP, see the application note titled *Migrating from EZ-USB FX2 to EZ-USB FX2 to EZ-USB FX2LP* available in the Cypress web site.

### Table 9. Part Number Conversion Table

| EZ-USB FX2<br>Part Number | EZ-USB FX2LP<br>Part Number                 | Package<br>Description               |
|---------------------------|---------------------------------------------|--------------------------------------|
| CY7C68013-56PVC           | CY7C68013A-56PVXC or<br>CY7C68014A-56PVXC   | 56-pin<br>SSOP                       |
| CY7C68013-56PVCT          | CY7C68013A-56PVXCT or<br>CY7C68014A-56PVXCT | 56-pin<br>SSOP –<br>Tape and<br>Reel |
| CY7C68013-56LFC           | CY7C68013A-56LFXC or<br>CY7C68014A-56LFXC   | 56-pin QFN                           |
| CY7C68013-100AC           | CY7C68013A-100AXC or<br>CY7C68014A-100AXC   | 100-pin<br>TQFP                      |
| CY7C68013-128AC           | CY7C68013A-128AXC or<br>CY7C68014A-128AXC   | 128-pin<br>TQFP                      |

### CY7C68013A/14A and CY7C68015A/16A Differences

CY7C68013A is identical to CY7C68014A in form, fit, and functionality. CY7C68015A is identical to CY7C68016A in form, fit, and functionality. CY7C68014A and CY7C68016A have a lower suspend current than CY7C68013A and CY7C68015A respectively and are ideal for power-sensitive battery applications.

CY7C68015A and CY7C68016A are available in 56-pin QFN package only. Two additional GPIO signals are available on the CY7C68015A and CY7C68016A to provide more flexibility when neither IFCLK or CLKOUT are needed in the 56-pin package.

USB developers wanting to convert their FX2 56-pin application to a bus-powered system directly benefit from these additional signals. The two GPIOs give developers the signals they need for the power-control circuitry of their bus-powered application without pushing them to a high-pincount version of FX2LP.

The CY7C68015A is only available in the 56-pin QFN package

# Table 10. CY7C68013A/14A and CY7C68015A/16A Pin Differences

| CY7C68013A/CY7C68014A | CY7C68015A/CY7C68016A |
|-----------------------|-----------------------|
| IFCLK                 | PE0                   |
| CLKOUT                | PE1                   |



|                       | <b>Fig</b><br>Port                                  | jure 6. Sig                                                                                                                                                                                                                                   | gnal<br>GPIF Master                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Slave FIFO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       | XTALIN<br>XTALOUT<br>RESET#<br>WAKEUP#<br>SCL 56    | PD7<br>PD6<br>PD5<br>PD4<br>PD3<br>PD2<br>PD1<br>PD0<br>PB7<br>PB6<br>PB5<br>PB4<br>PB3<br>PB2<br>PB1<br>PB0                                                                                                                                  | $ \begin{array}{c} \Leftrightarrow \ FD[15] \\ \Leftrightarrow \ FD[14] \\ \Leftrightarrow \ FD[13] \\ \Leftrightarrow \ FD[12] \\ \Leftrightarrow \ FD[10] \\ \Leftrightarrow \ FD[10] \\ \Leftrightarrow \ FD[9] \\ \Leftrightarrow \ FD[9] \\ \Leftrightarrow \ FD[6] \\ \Leftrightarrow \ FD[5] \\ \Leftrightarrow \ FD[6] \\ \Leftrightarrow \ FD[2] \\ \Leftrightarrow \ FD[2] \\ \Leftrightarrow \ FD[2] \\ \Leftrightarrow \ FD[2] \\ \Leftrightarrow \ FD[0] \\ \end{array} $ | $ \begin{array}{c} & \label{eq:constraint} \\ & c$ |
| $\longleftrightarrow$ | SDA<br>**PE0 replaces IFCLK                         |                                                                                                                                                                                                                                               | RDY0 ←<br>RDY1 ←                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ← SLRD<br>← SLWR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                       | & PE1 replaces CLKOUT<br>on CY7C68015A/16A<br>**PE0 |                                                                                                                                                                                                                                               | $\begin{array}{c} \text{CTL0} \rightarrow \\ \text{CTL1} \rightarrow \\ \text{CTL2} \rightarrow \end{array}$                                                                                                                                                                                                                                                                                                                                                                           | $\rightarrow$ FLAGA<br>$\rightarrow$ FLAGB<br>$\rightarrow$ FLAGC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                       | **PE1<br>IFCLK<br>CLKOUT<br>DPLUS<br>DMINUS         | INT0#/PA0<br>INT1#/PA1<br>PA2<br>WU2/PA3<br>PA4<br>PA5<br>PA6<br>PA7                                                                                                                                                                          | INT0#/PA0<br>INT1#/PA1<br>PA2<br>WU2/PA3<br>PA4<br>PA5<br>PA6<br>PA7                                                                                                                                                                                                                                                                                                                                                                                                                   | INT0#/ PA0<br>INT1#/ PA1<br>← SLOE<br>WU2/PA3<br>← FIFOADR0<br>← FIFOADR1<br>← PKTEND<br>PA7/FLAGD/SLCS#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                       | D7<br>D6                                            | RxD0<br>TxD0<br>RxD1<br>INT4<br>INT5#<br>T2<br>T1<br>T0<br>I RD#<br>I OE#<br>I PSEN#<br>I OE#<br>I PSEN#<br>I OE#<br>I PSEN#<br>I OE#<br>I A15<br>A14<br>A13<br>A12<br>A11<br>A10<br>A9<br>A8<br>A7<br>A6<br>A5<br>A4<br>A3<br>A2<br>A1<br>A0 | $ \begin{array}{c} \rightarrow \text{CTL3} \\ \rightarrow \text{CTL4} \\ \rightarrow \text{CTL5} \\ \leftarrow \text{RDY2} \\ \leftarrow \text{RDY3} \\ \leftarrow \text{RDY4} \\ \leftarrow \text{RDY5} \end{array} $                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |





denotes programmable polarity

Figure 8. CY7C68013A/CY7C68014A 100-Pin TQFP Pin Assignment



## Figure 9. CY7C68013A/CY7C68014A 56-Pin SSOP Pin Assignment

## CY7C68013A/CY7C68014A 56-pin SSOP

|    |            |                  | 1  |
|----|------------|------------------|----|
| 1  | PD5/FD13   | PD4/FD12         | 56 |
| 2  | PD6/FD14   | PD3/FD11         | 55 |
| 3  | PD7/FD15   | PD2/FD10         | 54 |
| 4  | GND        | PD1/FD9          | 53 |
| 5  | CLKOUT     | PD0/FD8          | 52 |
| 6  | VCC        | *WAKEUP          | 51 |
| 7  | GND        | VCC              | 50 |
| 8  | RDY0/*SLRD | RESET#           | 49 |
| 9  | RDY1/*SLWR | GND              | 48 |
| 10 | AVCC       | PA7/*FLAGD/SLCS# | 47 |
| 11 | XTALOUT    | PA6/PKTEND       | 46 |
| 12 | XTALIN     | PA5/FIFOADR1     | 45 |
| 13 | AGND       | PA4/FIFOADR0     | 44 |
| 14 | AVCC       | PA3/*WU2         | 43 |
| 15 | DPLUS      | PA2/*SLOE        | 42 |
| 16 | DMINUS     | PA1/INT1#        | 41 |
| 17 | AGND       | PA0/INT0#        | 40 |
| 18 | VCC        | VCC              | 39 |
| 19 | GND        | CTL2/*FLAGC      | 38 |
| 20 | *IFCLK     | CTL1/*FLAGB      | 37 |
| 21 | RESERVED   | CTL0/*FLAGA      | 36 |
| 22 | SCL        | GND              | 35 |
| 23 | SDA        | VCC              | 34 |
| 24 | VCC        | GND              | 33 |
| 25 | PB0/FD0    | PB7/FD7          | 32 |
| 26 | PB1/FD1    | PB6/FD6          | 31 |
| 27 | PB2/FD2    | PB5/FD5          | 30 |
| 28 | PB3/FD3    | PB4/FD4          | 29 |
|    |            |                  | J  |

\* denotes programmable polarity



# CY7C68013A, CY7C68014A CY7C68015A, CY7C68016A



Figure 11. CY7C68013A 56-pin VFBGA Pin Assignment – Top View



# Table 11. FX2LP Pin Descriptions<sup>[11]</sup> (continued)

| 128<br>TQFP | 100<br>TQFP | 56<br>SSOP | 56<br>QFN | 56<br>VFBGA | Name                                        | Туре       | Default | Reset <sup>[12]</sup> | Description                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|-------------|------------|-----------|-------------|---------------------------------------------|------------|---------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7           | 6           | -          | -         | -           | RDY3                                        | Input      | N/A     | N/A                   | RDY3 is a GPIF input signal.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 8           | 7           | -          | -         | —           | RDY4                                        | Input      | N/A     | N/A                   | RDY4 is a GPIF input signal.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 9           | 8           | -          |           | -           | RDY5                                        | Input      | N/A     | N/A                   | RDY5 is a GPIF input signal.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 69          | 54          | 36         | 29        | 7H          | CTL0 or<br>FLAGA                            | O/Z        | н       | L                     | Multiplexed pin whose function is selected by the<br>following bits:<br>IFCONFIG[10].<br><b>CTL0</b> is a GPIF control output.<br><b>FLAGA</b> is a programmable slave-FIFO output<br>status flag signal.<br>Defaults to programmable for the FIFO selected by<br>the FIFOADR[1:0] pins.                                                                                                                                                     |
| 70          | 55          | 37         | 30        | 7G          | CTL1 or<br>FLAGB                            | O/Z        | н       | L                     | Multiplexed pin whose function is selected by the<br>following bits:<br>IFCONFIG[10].<br><b>CTL1</b> is a GPIF control output.<br><b>FLAGB</b> is a programmable slave-FIFO output<br>status flag signal.<br>Defaults to FULL for the FIFO selected by the<br>FIFOADR[1:0] pins.                                                                                                                                                             |
| 71          | 56          | 38         | 31        | 8H          | CTL2 or<br>FLAGC                            | O/Z        | н       | L                     | Multiplexed pin whose function is selected by the<br>following bits:<br>IFCONFIG[10].<br><b>CTL2</b> is a GPIF control output.<br><b>FLAGC</b> is a programmable slave-FIFO output<br>status flag signal.<br>Defaults to EMPTY for the FIFO selected by the<br>FIFOADR[1:0] pins.                                                                                                                                                            |
| 66          | 51          | -          | _         | —           | CTL3                                        | O/Z        | Н       | L                     | CTL3 is a GPIF control output.                                                                                                                                                                                                                                                                                                                                                                                                               |
| 67          | 52          | -          | -         | —           | CTL4                                        | Output     | Н       | L                     | CTL4 is a GPIF control output.                                                                                                                                                                                                                                                                                                                                                                                                               |
| 98          | 76          | -          | Ι         | -           | CTL5                                        | Output     | Н       | L                     | CTL5 is a GPIF control output.                                                                                                                                                                                                                                                                                                                                                                                                               |
| 32          | 26          | 20         | 13        | 2G          | IFCLK on<br>CY7C68013A<br>and<br>CY7C68014A | I/O/Z      | Z       | Z                     | Interface Clock, used for synchronously clocking<br>data into or out of the slave FIFOs. IFCLK also<br>serves as a timing reference for all slave FIFO<br>control signals and GPIF. When internal clocking is<br>used (IFCONFIG.7 = 1) the IFCLK pin can be<br>configured to output 30/48 MHz by bits<br>IFCONFIG.5 and IFCONFIG.6. IFCLK may be<br>inverted, whether internally or externally sourced,<br>by setting the bit IFCONFIG.4 =1. |
|             |             |            |           |             | PE0 on<br>CY7C68015A<br>and<br>CY7C68016A   | -<br>I/O/Z | <br>I   | Z                     | PE0 is a bidirectional I/O port pin.                                                                                                                                                                                                                                                                                                                                                                                                         |
| 28          | 22          | _          | _         | _           | INT4                                        | Input      | N/A     | N/A                   | <b>INT4</b> is the 8051 INT4 interrupt request input signal. The INT4 pin is edge-sensitive, active HIGH.                                                                                                                                                                                                                                                                                                                                    |
| 106         | 84          | _          | _         | _           | INT5#                                       | Input      | N/A     | N/A                   | <b>INT5#</b> is the 8051 INT5 interrupt request input signal. The INT5 pin is edge-sensitive, active LOW.                                                                                                                                                                                                                                                                                                                                    |
| 31          | 25          | -          | _         | _           | T2                                          | Input      | N/A     | N/A                   | <b>T2</b> is the active HIGH T2 input signal to 8051<br>Timer2, which provides the input to Timer2 when<br>C/T2 = 1. When $C/T2 = 0$ , Timer2 does not use this<br>pin.                                                                                                                                                                                                                                                                      |



 Table 11. FX2LP Pin Descriptions<sup>[11]</sup> (continued)

| 128<br>TQFP | 100<br>TQFP | 56<br>SSOP | 56<br>QFN | 56<br>VFBGA | Name     | Туре   | Default | Reset <sup>[12]</sup>           | Description                                                                                                                                                                                                                                                                |
|-------------|-------------|------------|-----------|-------------|----------|--------|---------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30          | 24          | -          | _         | -           | Т1       | Input  | N/A     | N/A                             | <b>T1</b> is the active HIGH T1 signal for 8051 Timer1, which provides the input to Timer1 when C/T1 is 1. When C/T1 is 0, Timer1 does not use this bit.                                                                                                                   |
| 29          | 23          | 1          | _         | _           | ТО       | Input  | N/A     | N/A                             | <b>T0</b> is the active HIGH T0 signal for 8051 Timer0, which provides the input to Timer0 when C/T0 is 1. When C/T0 is 0, Timer0 does not use this bit.                                                                                                                   |
| 53          | 43          | Ι          | Ι         | Ι           | RXD1     | Input  | N/A     | N/A                             | <b>RXD1</b> is an active HIGH input signal for 8051<br>UART1, which provides data to the UART in all<br>modes.                                                                                                                                                             |
| 52          | 42          | 1          | Ι         | Ι           | TXD1     | Output | н       | L                               | <b>TXD1</b> is an active HIGH output pin from 8051<br>UART1, which provides the output clock in sync<br>mode, and the output data in async mode.                                                                                                                           |
| 51          | 41          | -          | _         | _           | RXD0     | Input  | N/A     | N/A                             | <b>RXD0</b> is the active HIGH RXD0 input to 8051<br>UART0, which provides data to the UART in all<br>modes.                                                                                                                                                               |
| 50          | 40          | -          | _         | _           | TXD0     | Output | н       | L                               | <b>TXD0</b> is the active HIGH TXD0 output from 8051<br>UART0, which provides the output clock in sync<br>mode, and the output data in async mode.                                                                                                                         |
| 42          |             | -          | I         | _           | CS#      | Output | н       | Н                               | <b>CS#</b> is the active LOW chip select for external memory.                                                                                                                                                                                                              |
| 41          | 32          | _          | _         | -           | WR#      | Output | н       | Н                               | WR# is the active LOW write strobe output for external memory.                                                                                                                                                                                                             |
| 40          | 31          | _          | _         | -           | RD#      | Output | н       | Н                               | <b>RD#</b> is the active LOW read strobe output for external memory.                                                                                                                                                                                                       |
| 38          |             | _          | -         | -           | OE#      | Output | н       | Н                               | <b>OE#</b> is the active LOW output enable for external memory.                                                                                                                                                                                                            |
| 33          | 27          | 21         | 14        | 2H          | Reserved | Input  | N/A     | N/A                             | Reserved. Connect to ground.                                                                                                                                                                                                                                               |
| 101         | 79          | 51         | 44        | 7B          | WAKEUP   | Input  | N/A     | N/A                             | <b>USB Wakeup</b> . If the 8051 is in suspend, asserting this pin starts up the oscillator and interrupts the 8051 to enable it to exit the suspend mode. Holding WAKEUP asserted inhibits the EZ-USB chip from suspending. This pin has programmable polarity (WAKEUP.4). |
| 36          | 29          | 22         | 15        | 3F          | SCL      | OD     | Z       | Z<br>(if<br>booting<br>is done) | <b>Clock</b> for the $I^2C$ interface. Connect to VCC with a 2.2-k $\Omega$ resistor, even if no $I^2C$ peripheral is attached.                                                                                                                                            |
| 37          | 30          | 23         | 16        | 3G          | SDA      | OD     | Z       | Z<br>(if<br>booting<br>is done) | Data for I <sup>2</sup> C compatible interface. Connect to VCC with a 2.2-k $\Omega$ resistor, even if no I <sup>2</sup> C compatible peripheral is attached.                                                                                                              |
| 2           | 1           | 6          | 55        | 5A          | VCC      | Power  | N/A     | N/A                             | VCC. Connect to the 3.3-V power source.                                                                                                                                                                                                                                    |
| 26          | 20          | 18         | 11        | 1G          | VCC      | Power  | N/A     | N/A                             | VCC. Connect to the 3.3-V power source.                                                                                                                                                                                                                                    |
| 43          | 33          | 24         | 17        | 7E          | VCC      | Power  | N/A     | N/A                             | VCC. Connect to the 3.3-V power source.                                                                                                                                                                                                                                    |
| 48          | 38          | -          | _         | -           | VCC      | Power  | N/A     | N/A                             | VCC. Connect to 3.3-V power source.                                                                                                                                                                                                                                        |
| 64          | 49          | 34         | 27        | 8E          | VCC      | Power  | N/A     | N/A                             | VCC. Connect to the 3.3-V power source.                                                                                                                                                                                                                                    |
| 68          | 53          | -          | -         | -           | VCC      | Power  | N/A     | N/A                             | VCC. Connect to the 3.3-V power source.                                                                                                                                                                                                                                    |
| 81          | 66          | 39         | 32        | 5C          | VCC      | Power  | N/A     | N/A                             | VCC. Connect to the 3.3-V power source.                                                                                                                                                                                                                                    |



### Table 12. FX2LP Register Summary (continued)

| Hex          | Size | Name                                                  | Description                                     | b7                      | b6                      | b5                      | b4                       | b3                      | b2         | b1         | b0                     | Default  | Access   |
|--------------|------|-------------------------------------------------------|-------------------------------------------------|-------------------------|-------------------------|-------------------------|--------------------------|-------------------------|------------|------------|------------------------|----------|----------|
| E62B         | 1    | ECC1B1                                                | ECC1 Byte 1 Address                             | LINE7                   | LINE6                   | LINE5                   | LINE4                    | LINE3                   | LINE2      | LINE1      | LINE0                  | 00000000 | R        |
| E62C         | 1    | ECC1B2                                                | ECC1 Byte 2 Address                             | COL5                    | COL4                    | COL3                    | COL2                     | COL1                    | COL0       | LINE17     | LINE16                 | 00000000 | R        |
| E62D         | 1    | ECC2B0                                                | ECC2 Byte 0 Address                             | LINE15                  | LINE14                  | LINE13                  | LINE12                   | LINE11                  | LINE10     | LINE9      | LINE8                  | 00000000 | R        |
| E62E         | 1    | ECC2B1                                                | ECC2 Byte 1 Address                             | LINE7                   | LINE6                   | LINE5                   | LINE4                    | LINE3                   | LINE2      | LINE1      | LINE0                  | 00000000 |          |
| E62F         | 1    | ECC2B2                                                | ECC2 Byte 2 Address                             | COL5                    | COL4                    | COL3                    | COL2                     | COL1                    | COL0       | 0          | 0                      | 00000000 |          |
| E630<br>H.S. | 1    | EP2FIFOPFH <sup>[13]</sup>                            | Endpoint 2 / slave FIFO<br>Programmable Flag H  | DECIS                   | PKTSTAT                 | IN:PKTS[2]<br>OUT:PFC12 | IN:PKTS[1]<br>OUT:PFC11  | IN:PKTS[0]<br>OUT:PFC10 | 0          | PFC9       | PFC8                   |          | bbbbbrbb |
| E630<br>F.S. | 1    | EP2FIFOPFH <sup>[13]</sup>                            | Endpoint 2 / slave FIFO<br>Programmable Flag H  | DECIS                   | PKTSTAT                 | OUT:PFC12               | OUT:PFC11                | OUT:PFC10               | 0          | PFC9       | IN:PKTS[2]<br>OUT:PFC8 | 10001000 | bbbbbrbb |
| E631<br>H.S. | 1    | EP2FIFOPFL <sup>[13]</sup>                            | Endpoint 2 / slave FIFO<br>Programmable Flag L  | PFC7                    | PFC6                    | PFC5                    | PFC4                     | PFC3                    | PFC2       | PFC1       | PFC0                   | 00000000 | RW       |
| E631<br>F.S  | 1    | EP2FIFOPFL <sup>[13]</sup>                            | Endpoint 2 / slave FIFO<br>Programmable Flag L  | IN:PKTS[1]<br>OUT:PFC7  | IN:PKTS[0]<br>OUT:PFC6  | PFC5                    | PFC4                     | PFC3                    | PFC2       | PFC1       | PFC0                   | 00000000 | RW       |
| E632<br>H.S. | 1    | EP4FIFOPFH <sup>[13]</sup>                            | Endpoint 4 / slave FIFO<br>Programmable Flag H  | DECIS                   | PKTSTAT                 | 0                       | IN: PKTS[1]<br>OUT:PFC10 | IN: PKTS[0]<br>OUT:PFC9 | 0          | 0          | PFC8                   | 10001000 | bbrbbrrb |
| E632<br>F.S  | 1    | EP4FIFOPFH <sup>[13]</sup>                            | Endpoint 4 / slave FIFO<br>Programmable Flag H  | DECIS                   | PKTSTAT                 | 0                       | OUT:PFC10                | OUT:PFC9                | 0          | 0          | PFC8                   | 10001000 | bbrbbrrb |
| E633<br>H.S. | 1    | EP4FIFOPFL <sup>[13]</sup>                            | Endpoint 4 / slave FIFO<br>Programmable Flag L  | PFC7                    | PFC6                    | PFC5                    | PFC4                     | PFC3                    | PFC2       | PFC1       | PFC0                   | 00000000 | RW       |
| E633<br>F.S  | 1    | EP4FIFOPFL <sup>[13]</sup>                            | Endpoint 4 / slave FIFO<br>Programmable Flag L  | IN: PKTS[1]<br>OUT:PFC7 | IN: PKTS[0]<br>OUT:PFC6 | PFC5                    | PFC4                     | PFC3                    | PFC2       | PFC1       | PFC0                   | 00000000 | RW       |
| E634<br>H.S. | 1    | EP6FIFOPFH <sup>[13]</sup>                            | Endpoint 6 / slave FIFO<br>Programmable Flag H  | DECIS                   | PKTSTAT                 | IN:PKTS[2]<br>OUT:PFC12 | IN:PKTS[1]<br>OUT:PFC11  | IN:PKTS[0]<br>OUT:PFC10 | 0          | PFC9       | PFC8                   | 00001000 | bbbbbrbb |
| E634<br>F.S  | 1    | EP6FIFOPFH <sup>[13]</sup>                            | Endpoint 6 / slave FIFO<br>Programmable Flag H  | DECIS                   | PKTSTAT                 | OUT:PFC12               | OUT:PFC11                | OUT:PFC10               | -          | PFC9       | IN:PKTS[2]<br>OUT:PFC8 | 00001000 | bbbbbrbb |
| E635<br>H.S. | 1    | EP6FIFOPFL <sup>[13]</sup>                            | Endpoint 6 / slave FIFO<br>Programmable Flag L  | PFC7                    | PFC6                    | PFC5                    | PFC4                     | PFC3                    | PFC2       | PFC1       | PFC0                   | 00000000 |          |
| E635<br>F.S  | 1    | EP6FIFOPFL <sup>[13]</sup>                            | Endpoint 6 / slave FIFO<br>Programmable Flag L  | IN:PKTS[1]<br>OUT:PFC7  | IN:PKTS[0]<br>OUT:PFC6  | PFC5                    | PFC4                     | PFC3                    | PFC2       | PFC1       | PFC0                   | 00000000 |          |
| E636<br>H.S. | 1    | EP8FIFOPFH <sup>[13]</sup>                            | Endpoint 8 / slave FIFO<br>Programmable Flag H  | DECIS                   | PKTSTAT                 | 0                       | OUT:PFC10                | IN: PKTS[0]<br>OUT:PFC9 |            | 0          | PFC8                   | 00001000 |          |
| E636<br>F.S  | 1    | EP8FIFOPFH <sup>[13]</sup>                            | Endpoint 8 / slave FIFO<br>Programmable Flag H  | DECIS                   | PKTSTAT                 | 0                       | OUT:PFC10                |                         | 0          | 0          | PFC8                   | 00001000 |          |
| E637<br>H.S. | 1    | EP8FIFOPFL <sup>[13]</sup>                            | Endpoint 8 / slave FIFO<br>Programmable Flag L  | PFC7                    | PFC6                    | PFC5                    | PFC4                     | PFC3                    | PFC2       | PFC1       | PFC0                   | 00000000 |          |
| E637<br>F.S  | 1    | EP8FIFOPFL <sup>[13]</sup>                            | Endpoint 8 / slave FIFO<br>Programmable Flag L  | IN: PKTS[1]<br>OUT:PFC7 | IN: PKTS[0]<br>OUT:PFC6 | PFC5                    | PFC4                     | PFC3                    | PFC2       | PFC1       | PFC0                   | 00000000 | RW       |
| 50.40        | 8    | reserved                                              |                                                 |                         |                         |                         | -                        |                         |            | 110051     |                        |          |          |
| E640         | 1    | EP2ISOINPKTS                                          | EP2 (if ISO) IN Packets per<br>frame (1-3)      |                         | 0                       | 0                       | 0                        | 0                       | 0          | INPPF1     | INPPF0                 | 00000001 |          |
| E641         | 1    | EP4ISOINPKTS                                          | EP4 (if ISO) IN Packets per<br>frame (1-3)      |                         | 0                       | 0                       | 0                        | 0                       | 0          | INPPF1     | INPPF0                 | 00000001 |          |
| E642         | 1    | EP6ISOINPKTS                                          | EP6 (if ISO) IN Packets per<br>frame (1-3)      |                         | 0                       | 0                       | 0                        | 0                       | 0          | INPPF1     | INPPF0                 | 00000001 |          |
| E643         | 1    | EP8ISOINPKTS                                          | EP8 (if ISO) IN Packets per<br>frame (1-3)      | AADJ                    | 0                       | 0                       | 0                        | 0                       | 0          | INPPF1     | INPPF0                 | 00000001 | DLLLLL   |
|              | 4    | reserved                                              | Free IN Dealert Fred                            | Ohia                    | 0                       | 0                       | 0                        | 500                     | 500        | 504        | 500                    |          | 14/      |
| E648<br>E649 | 1    | INPKTEND <sup>[13]</sup><br>OUTPKTEND <sup>[13]</sup> | Force IN Packet End<br>Force OUT Packet End     | Skip                    | 0                       | 0<br>0                  | 0                        | EP3<br>EP3              | EP2<br>EP2 | EP1<br>EP1 | EP0<br>EP0             | XXXXXXXX | W        |
| E049         | /    | INTERRUPTS                                            | Force OUT Packet End                            | Skip                    | 0                       | 0                       | 0                        | EPS                     | EPZ        | EPI        | EPU                    | XXXXXXXX | vv       |
| E650         | 1    | EP2FIFOIE <sup>[13]</sup>                             | Endpoint 2 slave FIFO Flag<br>Interrupt Enable  | 0                       | 0                       | 0                       | 0                        | EDGEPF                  | PF         | EF         | FF                     | 00000000 | RW       |
| E651         | 1    | EP2FIFOIRQ <sup>[13,14]</sup>                         | Endpoint 2 slave FIFO Flag<br>Interrupt Request | 0                       | 0                       | 0                       | 0                        | 0                       | PF         | EF         | FF                     | 00000000 | rrrrbbb  |
| E652         |      | EP4FIFOIE <sup>[13]</sup>                             | Endpoint 4 slave FIFO Flag<br>Interrupt Enable  | 0                       | 0                       | 0                       | 0                        | EDGEPF                  | PF         | EF         | FF                     | 00000000 | RW       |
| E653         | 1    | EP4FIFOIRQ <sup>[13,14]</sup>                         | Endpoint 4 slave FIFO Flag<br>Interrupt Request | 0                       | 0                       | 0                       | 0                        | 0                       | PF         | EF         | FF                     | 00000000 | rrrrbbb  |
| E654         | 1    | EP6FIFOIE <sup>[13]</sup>                             | Endpoint 6 slave FIFO Flag<br>Interrupt Enable  |                         | 0                       | 0                       | 0                        | EDGEPF                  | PF         | EF         | FF                     | 00000000 | RW       |
| E655         | 1    | EP6FIFOIRQ <sup>[13,14]</sup>                         | Endpoint 6 slave FIFO Flag<br>Interrupt Request |                         | 0                       | 0                       | 0                        | 0                       | PF         | EF         | FF                     | 00000000 | rrrrbbb  |
| E656         | 1    | EP8FIFOIE <sup>[13]</sup>                             | Endpoint 8 slave FIFO Flag<br>Interrupt Enable  |                         | 0                       | 0                       | 0                        | EDGEPF                  | PF         | EF         | FF                     | 00000000 |          |
| E657         | 1    | EP8FIFOIRQ <sup>[13,14]</sup>                         | Endpoint 8 slave FIFO Flag<br>Interrupt Request |                         | 0                       | 0                       | 0                        | 0                       | PF         | EF         | FF                     | 00000000 |          |
| E658         |      | IBNIE                                                 | Enable                                          | 0                       | 0                       | EP8                     | EP6                      | EP4                     | EP2        | EP1        | EP0                    | 00000000 |          |
| E659         |      | IBNIRQ <sup>[14]</sup>                                | Request                                         | 0                       | 0                       | EP8                     | EP6                      | EP4                     | EP2        | EP1        | EP0                    | 00xxxxxx |          |
| E65A         |      | NAKIE                                                 | Interrupt Enable                                | EP8                     | EP6                     | EP4                     | EP2                      | EP1                     | EP0        | 0          | IBN                    | 00000000 |          |
| E65B         | 1    | NAKIRQ <sup>[14]</sup>                                | Interrupt Request                               | EP8                     | EP6                     | EP4                     | EP2                      | EP1                     | EP0        | 0          | IBN                    |          | bbbbbbrb |
| E65C         | 1    | USBIE                                                 | USB Int Enables                                 | 0                       | EP0ACK                  | HSGRANT                 | URES                     | SUSP                    | SUTOK      | SOF        | SUDAV                  | 0000000  | RM       |

### Note

14. The register can only be reset; it cannot be set.



# CY7C68013A, CY7C68014A CY7C68015A, CY7C68016A

### Table 12. FX2LP Register Summary (continued)

| Hex  | Size | Name                          | Description                                           | b7     | b6     | b5      | b4   | b3         | b2         | b1   | b0        | Default   | Access |
|------|------|-------------------------------|-------------------------------------------------------|--------|--------|---------|------|------------|------------|------|-----------|-----------|--------|
| E6CF |      | GPIFTCB2 <sup>[13]</sup>      | GPIF Transaction Count                                | TC23   | TC22   | TC21    |      | TC19       | TC18       | TC17 | TC16      | 00000000  |        |
| E6D0 |      | GPIFTCB1 <sup>[13]</sup>      | Byte 2<br>GPIF Transaction Count                      | TC15   | TC14   | TC13    | TC12 | TC11       | TC10       | TC9  | TC8       | 00000000  |        |
| E6D1 |      | GPIFTCB0 <sup>[13]</sup>      | Byte 1<br>GPIF Transaction Count                      | TC7    | TC6    | TC5     | TC4  | TC3        | TC2        | TC1  | TC0       | 00000001  |        |
| LUDI |      |                               | Byte 0                                                | 107    | 100    | 100     | 104  | 100        | 102        | 101  | 100       |           |        |
|      |      | reserved                      |                                                       |        |        |         |      |            |            |      |           | 00000000  | RW     |
|      |      | reserved                      |                                                       |        |        |         |      |            |            |      |           |           |        |
|      |      | reserved                      |                                                       |        |        |         |      |            |            |      |           |           |        |
| E6D2 |      |                               | Endpoint 2 GPIF Flag<br>select                        | 0      | 0      | 0       | 0    | 0          | 0          | FS1  | FS0       | 00000000  |        |
| E6D3 |      | EP2GPIFPFSTOP                 | transaction on prog. flag                             | 0      | 0      | 0       | 0    | 0          | 0          | 0    | FIFO2FLAG | 00000000  | RW     |
| E6D4 | 1    | EP2GPIFTRIG <sup>[13]</sup>   | Endpoint 2 GPIF Trigger                               | х      | x      | х       | х    | x          | x          | х    | х         | XXXXXXX   | W      |
|      | 3    | reserved                      |                                                       |        |        |         |      |            |            |      |           |           |        |
|      |      | reserved                      |                                                       |        |        |         |      |            |            |      |           |           |        |
|      |      | reserved                      |                                                       |        |        |         |      |            |            |      | 1         |           |        |
| E6DA | 1    | EP4GPIFFLGSEL <sup>[13]</sup> | Endpoint 4 GPIF Flag<br>select                        | 0      | 0      | 0       | 0    | 0          | 0          | FS1  | FS0       | 00000000  | RW     |
| E6DB | 1    | EP4GPIFPFSTOP                 | Endpoint 4 GPIF stop<br>transaction on GPIF Flag      | 0      | 0      | 0       | 0    | 0          | 0          | 0    | FIFO4FLAG | 00000000  | RW     |
| E6DC | 1    | EP4GPIFTRIG <sup>[13]</sup>   | Endpoint 4 GPIF Trigger                               | х      | x      | х       | x    | x          | x          | x    | х         | xxxxxxx   | W      |
|      |      | reserved                      | 331                                                   |        |        |         |      |            |            | 1    |           |           |        |
|      |      | reserved                      |                                                       |        |        |         | 1    | 1          |            |      |           |           |        |
|      |      | reserved                      |                                                       |        |        |         |      |            |            |      |           |           |        |
| E6E2 | 1    |                               | Endpoint 6 GPIF Flag<br>select                        | 0      | 0      | 0       | 0    | 0          | 0          | FS1  | FS0       | 00000000  | RW     |
| E6E3 | 1    | EP6GPIFPFSTOP                 | Endpoint 6 GPIF stop transaction on prog. flag        | 0      | 0      | 0       | 0    | 0          | 0          | 0    | FIFO6FLAG | 00000000  | RW     |
| E6E4 | 1    | EP6GPIFTRIG <sup>[13]</sup>   | Endpoint 6 GPIF Trigger                               | х      | x      | х       | x    | x          | x          | х    | х         | xxxxxxx   | W      |
| -    |      | reserved                      | 331                                                   |        |        |         |      |            |            |      |           |           |        |
|      | -    | reserved                      |                                                       |        |        |         |      |            |            |      |           |           |        |
|      |      | reserved                      |                                                       |        |        |         |      | 1          |            |      |           |           |        |
| E6EA | 1    |                               | Endpoint 8 GPIF Flag<br>select                        | 0      | 0      | 0       | 0    | 0          | 0          | FS1  | FS0       | 00000000  | RW     |
| E6EB | 1    | EP8GPIFPFSTOP                 |                                                       | 0      | 0      | 0       | 0    | 0          | 0          | 0    | FIFO8FLAG | 00000000  | RW     |
| E6EC | 1    | EP8GPIFTRIG <sup>[13]</sup>   | Endpoint 8 GPIF Trigger                               | x      | x      | x       | ×    | x          | x          | x    | x         | xxxxxxx   | W      |
|      |      | reserved                      |                                                       |        |        |         | -    |            |            |      |           |           |        |
| E6F0 |      | XGPIFSGLDATH                  | GPIF Data H                                           | D15    | D14    | D13     | D12  | D11        | D10        | D9   | D8        | xxxxxxx   | RW     |
| E6F1 |      | XGPIFSGLDATLX                 | (16-bit mode only)<br>Read/Write GPIF Data L &        | D7     | D6     | D5      | D4   | D3         | D2         | D1   | D0        | xxxxxxx   | RW     |
| E6F2 |      |                               | trigger transaction<br>Read GPIF Data L, no           | D7     | D6     | D5      | D4   | D3         | D2         | D1   | D0        | xxxxxxx   | R      |
| E6F3 |      | GPIFREADYCFG                  | Internal RDY, Sync/Async,                             |        | SAS    | TCXRDY5 | 0    | 0          | 0          | 0    | 0         | 00000000  |        |
| EOFS | 1    | GFIFREADTOFG                  | RDY pin states                                        | INTROT | 343    | ICARD15 | 0    | 0          | 0          | 0    | 0         | 0000000   |        |
| E6F4 | 1    | GPIFREADYSTAT                 | GPIF Ready Status                                     | 0      | 0      | RDY5    | RDY4 | RDY3       | RDY2       | RDY1 | RDY0      | 00xxxxxx  | R      |
| E6F5 |      | GPIFREADTSTAT                 | Abort GPIF Waveforms                                  | u<br>x | U<br>X | ND15    | V 14 | v 1013     | KD12<br>X  | X    | v v       | XXXXXXXXX | к<br>W |
|      |      |                               | ADULT OF IF WAVEIUITIS                                | ^      | ^      | ^       | ^    | ^          | ^          | ^    | ^         | ^XXXXXXX  | ٧V     |
| E6F6 |      |                               |                                                       |        |        |         | -    |            |            |      |           |           |        |
| F740 |      | ENDPOINT BUFFERS              | •                                                     | D7     | D.0    | 05      | D.4  | <b>D</b> 0 | <b>D</b> 0 | D4   | D.        |           | D)A/   |
| E740 |      | EPOBUE                        | EP0-IN/-OUT buffer                                    | D7     | D6     | D5      | D4   | D3         | D2         | D1   | D0        | XXXXXXXX  | RW     |
|      |      | EP10UTBUF                     | EP1-OUT buffer                                        | D7     | D6     | D5      | D4   | D3         | D2         | D1   | D0        | XXXXXXXX  | RW     |
| E7C0 |      | EP1INBUF                      | EP1-IN buffer                                         | D7     | D6     | D5      | D4   | D3         | D2         | D1   | D0        | XXXXXXXX  |        |
|      |      | reserved                      |                                                       |        |        |         | L    |            |            | -    |           |           | RW     |
|      |      |                               | 512/1024 byte EP 2 / slave<br>FIFO buffer (IN or OUT) |        | D6     | D5      | D4   | D3         | D2         | D1   | D0        | XXXXXXXX  |        |
|      |      | EP4FIFOBUF                    | 512 byte EP 4 / slave FIFO<br>buffer (IN or OUT)      | D7     | D6     | D5      | D4   | D3         | D2         | D1   | D0        | xxxxxxxx  | RW     |
|      |      | reserved                      |                                                       |        |        |         |      |            |            |      |           |           |        |
|      |      | EP6FIFOBUF                    | 512/1024 byte EP 6 / slave<br>FIFO buffer (IN or OUT) |        | D6     | D5      | D4   | D3         | D2         | D1   | D0        |           | RW     |
|      |      | EP8FIFOBUF                    | 512 byte EP 8 / slave FIFO<br>buffer (IN or OUT)      | D7     | D6     | D5      | D4   | D3         | D2         | D1   | D0        | XXXXXXXX  | RW     |
| FE00 | 512  | reserved                      |                                                       |        |        |         |      |            |            |      |           |           |        |
| _    |      |                               |                                                       |        |        |         |      |            |            |      |           |           |        |



## **AC Electrical Characteristics**

### **USB Transceiver**

USB 2.0 compliant in Full-Speed and Hi-Speed modes.

## **Program Memory Read**





| Table 15. | Program | Memory | Read | Parameters |
|-----------|---------|--------|------|------------|
|-----------|---------|--------|------|------------|

| Parameter         | Description                       | Min | Тур   | Max  | Unit | Notes  |
|-------------------|-----------------------------------|-----|-------|------|------|--------|
|                   |                                   | -   | 20.83 | -    | ns   | 48 MHz |
| t <sub>CL</sub>   | 1/CLKOUT frequency                | -   | 41.66 | -    | ns   | 24 MHz |
|                   |                                   | -   | 83.2  | -    | ns   | 12 MHz |
| t <sub>AV</sub>   | Delay from clock to valid address | 0   | -     | 10.7 | ns   | -      |
| t <sub>STBL</sub> | Clock to PSEN LOW                 | 0   | -     | 8    | ns   | -      |
| t <sub>STBH</sub> | Clock to PSEN HIGH                | 0   | -     | 8    | ns   | -      |
| t <sub>SOEL</sub> | Clock to OE LOW                   | -   | -     | 11.1 | ns   | -      |
| t <sub>SCSL</sub> | Clock to CS LOW                   | -   | -     | 13   | ns   | -      |
| t <sub>DSU</sub>  | Data setup to clock               | 9.6 | -     | -    | ns   | -      |
| t <sub>DH</sub>   | Data hold time                    | 0   | -     | -    | ns   | -      |

Notes

19. CLKOUT is shown with positive polarity.

20. t<sub>ACC1</sub> is computed from these parameters as follows: t<sub>ACC1</sub>(24 MHz) =  $3^{*}t_{CL} - t_{AV} - t_{DSU} = 106$  ns. t<sub>ACC1</sub>(48 MHz) =  $3^{*}t_{CL} - t_{AV} - t_{DSU} = 43$  ns.



# CY7C68013A, CY7C68014A CY7C68015A, CY7C68016A

## Data Memory Write<sup>[23]</sup>



Figure 14. Data Memory Write Timing Diagram

### Table 17. Data Memory Write Parameters

| Parameter         | Description                       | Min | Max  | Unit | Notes |
|-------------------|-----------------------------------|-----|------|------|-------|
| t <sub>AV</sub>   | Delay from clock to valid address | 0   | 10.7 | ns   | -     |
| t <sub>STBL</sub> | Clock to WR pulse LOW             | 0   | 11.2 | ns   | -     |
| t <sub>STBH</sub> | Clock to WR pulse HIGH            | 0   | 11.2 | ns   | -     |
| t <sub>SCSL</sub> | Clock to CS pulse LOW             | -   | 13.0 | ns   | -     |
| t <sub>ON1</sub>  | Clock to data turn-on             | 0   | 13.1 | ns   | -     |
| t <sub>OFF1</sub> | Clock to data hold time           | 0   | 13.1 | ns   | -     |

When using the AUTPOPTR1 or AUTOPTR2 to address external memory, the address of AUTOPTR1 is only active while either RD# or WR# are active. The address of AUTOPTR2 is active throughout the cycle and meets the address valid time for which is based on the stretch value.

Note

<sup>23.</sup> The stretch memory cycle feature enables EZ-USB firmware to adjust the speed of data memory accesses not the program memory accesses. Details including typical strobe width timings can be found in the section 12.1.2 of the Technical Reference Manual. The address cycle width can be interpreted from these.



## Slave FIFO Address to Flags/Data



### Table 30. Slave FIFO Address to Flags/Data Parameters

| Parameter         | Description                                       | Min | Max  | Unit |
|-------------------|---------------------------------------------------|-----|------|------|
| t <sub>XFLG</sub> | FIFOADR[1:0] to FLAGS output propagation delay    | -   | 10.7 | ns   |
| t <sub>XFD</sub>  | FIFOADR[1:0] to FIFODATA output propagation delay | _   | 14.3 | ns   |

### **Slave FIFO Synchronous Address**

### Figure 28. Slave FIFO Synchronous Address Timing Diagram<sup>[24]</sup>



### Table 31. Slave FIFO Synchronous Address Parameters<sup>[25]</sup>

| Parameter          | Description                      | Min   | Max | Unit |
|--------------------|----------------------------------|-------|-----|------|
| t <sub>IFCLK</sub> | Interface clock period           | 20.83 | 200 | ns   |
| t <sub>SFA</sub>   | FIFOADR[1:0] to clock setup time | 25    | _   | ns   |
| t <sub>FAH</sub>   | Clock to FIFOADR[1:0] hold time  | 10    | -   | ns   |

### Slave FIFO Asynchronous Address

### Figure 29. Slave FIFO Asynchronous Address Timing Diagram<sup>[24]</sup>



## Table 32. Slave FIFO Asynchronous Address Parameters<sup>[27]</sup>

| Parameter        | Description                                 | Min | Max | Unit |
|------------------|---------------------------------------------|-----|-----|------|
| t <sub>SFA</sub> | FIFOADR[1:0] to SLRD/SLWR/PKTEND setup time | 10  | -   | ns   |
| t <sub>FAH</sub> | RD/WR/PKTEND to FIFOADR[1:0] hold time      | 10  | -   | ns   |









# Quad Flat Package No Leads (QFN) Package Design Notes

Electrical contact of the part to the PCB is made by soldering the leads on the bottom surface of the package to the PCB. Therefore, special attention is required to the heat transfer area below the package to provide a good thermal bond to the circuit board. Design a copper (Cu) fill in the PCB as a thermal pad under the package. Heat is transferred from the FX2LP through the device's metal paddle on the bottom side of the package. Heat from here is conducted to the PCB at the thermal pad. It is then conducted from the thermal pad to the PCB inner ground plane by a  $5 \times 5$  array of via. A via is a plated-through hole in the PCB with a finished diameter of 13 mil. The QFN's metal die paddle must be soldered to the PCB's thermal pad. Solder mask is placed on the board top side over each via to resist solder flow into the via. The mask on the top side also minimizes outgassing during the solder reflow process.

For further information on this package design, refer to application notes for Surface Mount Assembly of Amkor's MicroLeadFrame (MLF) Packages. You can find this on Amkor's website http://www.amkor.com.

This application note provides detailed information about board mounting guidelines, soldering flow, rework process, etc.

Figure 41 shows a cross-sectional area underneath the package. The cross section is of only one via. The solder paste template should be designed to allow at least 50% solder coverage. The thickness of the solder paste template should be 5 mil. Use the No Clean type 3 solder paste for mounting the part. Nitrogen purge is recommended during reflow.

Figure 42 is a plot of the solder mask pattern and Figure 43 displays an X-Ray image of the assembly (darker areas indicate solder).

### Figure 41. Cross-section of the Area Underneath the QFN Package



the Ground Plane

### Figure 42. Plot of the Solder Mask (White Area)





| ш | Ш | U | <u>]]]</u> | <u>]]</u> |
|---|---|---|------------|-----------|
|   | • |   |            | 0         |
| ۲ | 0 | 0 |            | ۲         |
| • | 0 | • | 0          | ۲         |
|   | 0 | 0 | ۲          | ۲         |
| 0 | • | 0 | •          |           |



## Sales, Solutions, and Legal Information

### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

### Products

| ARM <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |
|-------------------------------------------------------|------------------------|
| Automotive                                            | cypress.com/automotive |
| Clocks & Buffers                                      | cypress.com/clocks     |
| Interface                                             | cypress.com/interface  |
| Lighting & Power Control                              | cypress.com/powerpsoc  |
| Memory                                                | cypress.com/memory     |
| PSoC                                                  | cypress.com/psoc       |
| Touch Sensing                                         | cypress.com/touch      |
| USB Controllers                                       | cypress.com/usb        |
| Wireless/RF                                           | cypress.com/wireless   |

## PSoC<sup>®</sup>Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

Cypress Developer Community Forums | Projects | Video | Blogs | Training | Components

Technical Support cypress.com/support

© Cypress Semiconductor Corporation, 2003-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

#### Document Number: 38-08032 Rev. \*Y Revise FX2LP is a trademark and EZ-USB is a registered trademark of Cypress Semiconductor Corporation.

### Revised June 28, 2016

Purchase of I<sup>2</sup>C components from Cypress or one of its sublicensed Associated Companies conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. As from October 1st, 2006 Philips Semiconductors has a new trade name - NXP Semiconductors.