

Welcome to **E-XFL.COM** 

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### **Applications of Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

| Details                         |                                                                                       |
|---------------------------------|---------------------------------------------------------------------------------------|
| Product Status                  | Obsolete                                                                              |
| Core Processor                  | MIPS-II                                                                               |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                                        |
| Speed                           | 150MHz                                                                                |
| Co-Processors/DSP               | -                                                                                     |
| RAM Controllers                 | SDRAM                                                                                 |
| Graphics Acceleration           | No                                                                                    |
| Display & Interface Controllers | -                                                                                     |
| Ethernet                        | -                                                                                     |
| SATA                            | -                                                                                     |
| USB                             | -                                                                                     |
| Voltage - I/O                   | 3.3V                                                                                  |
| Operating Temperature           | -40°C ~ 85°C (TA)                                                                     |
| Security Features               | -                                                                                     |
| Package / Case                  | 256-BBGA                                                                              |
| Supplier Device Package         | 256-PBGA (17x17)                                                                      |
| Purchase URL                    | https://www.e-xfl.com/product-detail/renesas-electronics-america/idt79rc32v334-150bbi |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 4 DMA Channels

- 4 general purpose DMA, each with endianess swappers and byte lane data alignment
- Supports scatter/gather, chaining via linked lists of records
- Supports memory-to-memory, memory-to-I/O, memory-to-PCI, PCI-to-PCI, and I/O-to-I/O transfers
- Supports unaligned transfers
- Supports burst transfers
- Programmable DMA bus transactions burst size (up to 16 bytes)

### PCI Bus Interface

- 32-bit PCI, up to 66 MHz
- Revision 2.2 compatible
- Target or master
- Host or satellite
- Three slot PCI arbiter
- Serial EEPROM support, for loading configuration registers
- Off-the-shelf development tools
- JTAG Interface (IEEE Std. 1149.1 compatible)
- 256-ball BGA (1.0mm spacing)
- 3.3V operation with 5V tolerant I/O
- EJTAG in-circuit emulator interface

### **Device Overview**

The IDT RC32334 device is an integrated processor based on the RC32300 CPU core. This product incorporates a high-performance, low-cost 32-bit CPU core with functionality common to a large number of embedded applications. The RC32334 integrates these functions to enable the use of low-cost PC commodity market memory and I/O devices, allowing the aggressive price/performance characteristics of the CPU to be realized quickly into low-cost systems.

#### **CPU Execution Core**

The RC32334 integrates the RISCore32300, the same CPU core found in the award-winning RC32364 microprocessor.

The RISCore32300 implements the Enhanced MIPS-II ISA. Thus, it is upwardly compatible with applications written for a wide variety of MIPS architecture processors, and it is kernel compatible with the modern operating systems that support IDT's 64-bit RISController product family.

The RISCore32300 was explicitly defined and designed for integrated processor products such as the RC32334. Key attributes of the execution core found within this product include:

- High-speed, 5-stage scalar pipeline executes to 150MHz. This high performance enables the RC32334 to perform a variety of performance intensive tasks, such as routing, DSP algorithms, etc.
- 32-bit architecture with enhancements of key capabilities. Thus, the RC32334 can execute existing 32-bit programs, while enabling designers to take advantage of recent advances in CPU architecture.
- Count leading-zeroes/ones. These instructions are common to a wide variety of tasks, including modem emulation, voice over IP compression and decompression, etc.
- Cache PREFetch instruction support, including a specialized form intended to help memory coherency. System programmers can allocate and stage the use of memory bandwidth to achieve maximum performance.
- 8kB of 2-way set associative instruction cache



Figure 2 RC32334 Based System Diagram

- 2KB of 2-way set associative data cache, capable of write-back and write-through operation.
- Cache locking per line to speed real-time systems and critical system functions
- On-chip TLB to enable multi-tasking in modern operating systems
- EJTAG interface to enable sophisticated low-cost in-circuit emulation.

## **Synchronous-DRAM Interface**

The RC32334 integrates a SDRAM controller which provides direct control of system SyncDRAM running at speeds to 75MHz.

Key capabilities of the SDRAM controller include:

- Direct control of 4 banks of SDRAM (up to 2 64-bit wide DIMMs)
- On-chip page comparators optimize access latency.
- ◆ Speeds to 75MHz
- Programmable address map.
- Supports 16, 64, 128, 256, or 512Mb SDRAM devices
- Automatic refresh generation driven by on-chip timer
- Support for discrete devices, SODIMM, or DIMM modules.

Thus, systems can take advantage of the full range of commodity memory that is available, enabling system optimization for cost, realestate, or other attributes.

## Local Memory and I/O Controller

The local memory and I/O controller implements direct control of external memory devices, including the boot ROM as well as other memory areas, and also implements direct control of external peripherals.

The local memory controller is highly flexible, allowing a wide range of devices to be directly controlled by the RC32334 processor. For example, a system can be built using an 8-bit boot ROM, 16-bit FLASH cards (possibly on PCMCIA), a 32-bit SRAM or dual-port memory, and a variety of low-cost peripherals.

Key capabilities include:

- Direct control of EPROM, FLASH, RAM, and dual-port memories
- 6 chip-select outputs, supporting up to 64MB per memory space
- ◆ Supports mixture of 8-, 16-, and 32-bit wide memory regions
- Flexible timing protocols allow direct control of a wide variety of devices
- Programmable address map for 2 chip selects
- Automatic wait state generation.

## **PCI Bus Bridge**

In order to leverage the wide availability of low-cost peripherals for the PC market as well as to simplify the design of add-in functions, the RC32334 integrates a full 32-bit PCI bus bridge. Key attributes of this bridge include:

- 66 MHz operation
- PCI revision 2.2 compliant
- Programmable address mappings between CPU/Local memory and PCI memory and I/O
- On-chip PCI arbiter
- Extensive buffering allows PCI to operate concurrently with local memory transfers
- Selectable byte-ordering swapper
- ◆ 5V tolerant I/O.

## **On-Chip DMA Controller**

To minimize CPU exception handling and maximize the efficiency of system bandwidth, the RC32334 integrates a very sophisticated 4-channel DMA controller on chip.

The RC32334 DMA controller is capable of:

- Chaining and scatter/gather support through the use of a flexible, linked list of DMA transaction descriptors
- Capable of memory<->memory, memory<->I/O, and PCI<->memory DMA
- Unaligned transfer support
- Byte, halfword, word, quadword DMA support.

## **On-Chip Peripherals**

The RC32334 also integrates peripherals that are common to a wide variety of embedded systems.

- Dual channel 16550 compatible UARTs, with modem control interface on one channel.
- SPI master mode interface for direct interface to EEPROM, A/D, etc.
- Interrupt Controller to speed interrupt decode and management
- Four 32-bit on-chip Timer/Counters
- Programmable I/O module

## **Debug Support**

To facilitate rapid time to market, the RC32334 provides extensive support for system debug.

First and foremost, this product integrates an EJTAG in-circuit emulation module, allowing a low-cost emulator to interoperate with programs executing on the controller. By using an augmented JTAG interface, the RC32334 is able to reuse the same low-cost emulators developed around the RC32364 CPU.

Secondly, the RC32334 implements additional reporting signals intended to simplify the task of system debugging when using a logic analyzer. This product allows the logic analyzer to differentiate transactions initiated by DMA from those initiated by the CPU and further allows CPU transactions to be sorted into instruction fetches vs. data fetches.

Finally, the RC32334 implements a full boundary scan capability, allowing board manufacturing diagnostics and debug.

| Name           | Туре                      | Reset<br>State<br>Status | Drive<br>Strength<br>Capability | Description                                                                                                                                                                                                                                                                 |
|----------------|---------------------------|--------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| mem_we_n[3:0]  | Output                    | Н                        | High                            | Memory Write Enable Negated Bus Signals which bytes are to be written during a memory transaction. Bits act as Byte Enable and mem_addr[1:0] signals for 8-bit or 16-bit wide addressing.                                                                                   |
| mem_wait_n     | Input                     |                          | -                               | Memory Wait Negated Requires external pull-up. SRAM/IOI/IOM modes: Allows external wait-states to be injected during last cycle before data is sampled. DPM (dual-port) mode: Allows dual-port busy signal to restart memory transaction. Alternate function: sdram_wait_n. |
| mem_245_oe_n   | Output                    | Н                        | Low                             | Memory FCT245 Output Enable Negated Controls output enable to optional FCT245 transceiver bank by asserting during both reads and writes to a memory or I/O bank.                                                                                                           |
| mem_245_dt_r_n | Output                    | Z                        | High                            | Memory FCT245 Direction Xmit/Rcv Negated Recommend external pull-up. Alternate function: cpu_dt_r_n. See CPU Core Specific Signals below.                                                                                                                                   |
| output_clk     | Output                    | cpu_mas<br>terclk        | High                            | Output Clock Optional clock output.                                                                                                                                                                                                                                         |
| PCI Interface  | 1                         |                          |                                 |                                                                                                                                                                                                                                                                             |
| pci_ad[31:0]   | I/O                       | Z                        | PCI                             | PCI Multiplexed Address/Data Bus Address driven by Bus Master during initial frame_n assertion, and then the Data is driven by the Bus Master during writes; or the Data is driven by the Bus Slave during reads.                                                           |
| pci_cbe_n[3:0] | I/O                       | Z                        | PCI                             | PCI Multiplexed Command/Byte Enable Bus Command (not negated) Bus driven by the Bus Master during the initial frame_n assertion. Byte Enable Negated Bus driven by the Bus Master during the data phase(s).                                                                 |
| pci_par        | I/O                       | Z                        | PCI                             | PCI Parity Even parity of the pci_ad[31:0] bus. Driven by Bus Master during Address and Write Data phases. Driven by the Bus Slave during the Read Data phase.                                                                                                              |
| pci_frame_n    | I/O                       | Z                        | PCI                             | PCI Frame Negated Driven by the Bus Master. Assertion indicates the beginning of a bus transaction. De-assertion indicates the last datum.                                                                                                                                  |
| pci_trdy_n     | I/O                       | Z                        | PCI                             | PCI Target Ready Negated Driven by the Bus Slave to indicate the current datum can complete.                                                                                                                                                                                |
| pci_irdy_n     | I/O                       | Z                        | PCI                             | PCI Initiator Ready Negated Driven by the Bus Master to indicate that the current datum can complete.                                                                                                                                                                       |
| pci_stop_n     | I/O                       | Z                        | PCI                             | PCI Stop Negated Driven by the Bus Slave to terminate the current bus transaction.                                                                                                                                                                                          |
| pci_idsel_n    | Input                     |                          | _                               | PCI Initialization Device Select Uses pci_req_n[2] pin. See the PCI subsection.                                                                                                                                                                                             |
| pci_perr_n     | I/O                       | Z                        | PCI                             | PCI Parity Error Negated Driven by the receiving Bus Agent 2 clocks after the data is received, if a parity error occurs.                                                                                                                                                   |
| pci_serr_n     | I/O<br>Open-<br>collector | Z                        | PCI                             | System Error External pull-up resistor is required. Driven by any agent to indicate an address parity error, data parity during a Special Cycle command, or any other system error.                                                                                         |
| pci_clk        | Input                     |                          | ı                               | PCI Clock Clock for PCI Bus transactions. Uses the rising edge for all timing references.                                                                                                                                                                                   |

Table 1 Pin Description (Part 2 of 7)

| Name                            | Туре                         | Reset<br>State<br>Status                    | Drive<br>Strength<br>Capability | Description                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------------------|------------------------------|---------------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| pci_rst_n                       | Input                        | L                                           | _                               | PCI Reset Negated Host mode: Resets all PCI related logic. Satellite mode: Resets all PCI related logic and also warm resets the 32334.                                                                                                                                                                                                                                                                                                           |
| pci_devsel_n                    | I/O                          | Z                                           | PCI                             | PCI Device Select Negated Driven by the target to indicate that the target has decoded the present address as a target address.                                                                                                                                                                                                                                                                                                                   |
| pci_req_n[2]                    | Input                        | Z                                           | _                               | PCI Bus Request #2 Negated Requires external pull-up. Host mode: pci_req_n[2] is an input indicating a request from an external device. Satellite mode: used as pci_idsel pin which selects this device during a configuration read or write. Alternate function: pci_idsel (satellite).                                                                                                                                                          |
| pci_req_n[1]                    | Input                        | Z                                           | _                               | PCI Bus Request #1 Negated Requires external pull-up. Host mode: pci_req_n[1] is an input indicating a request from an external device. Alternate function: Unused (satellite).                                                                                                                                                                                                                                                                   |
| pci_req_n[0]                    | I/O                          | Z                                           | High                            | PCI Bus Request #0 Negated Requires external pull-up for burst mode. Host mode: pci_req_n[0] is an input indicating a request from an external device. Satellite mode: pci_req_n[0] is an output indicating a request from this device.                                                                                                                                                                                                           |
| pci_gnt_n[2]                    | Output                       | Z <sup>1</sup>                              | High                            | PCI Bus Grant #2 Negated  Recommend external pull-up.  Host mode: pci_gnt_n[2] is an output indicating a grant to an external device.  Satellite mode: pci_gnt_n[2] is used as the pci_inta_n output pin.  Alternate function: pci_inta_n (satellite).                                                                                                                                                                                            |
| pci_gnt_n[1] /<br>pci_eeprom_cs | I/O                          | X for 1 pci<br>clock then<br>H <sup>2</sup> | High                            | PCI Bus Grant #1 Negated Recommend external pull-up. Host mode: pci_gnt_n[1] is an output indicating a grant to an external device. Satellite mode: Used as pci_eprom_cs output pin for Serial Chip Select for loading PCI Configuration Registers in the RC32334 Reset Initialization Vector PCI boot mode. Defaults to the output direction at reset time.  1st Alternate function: pci_eeprom_cs (satellite). 2nd Alternate function: PIO[11]. |
| pci_gnt_n[0]                    | I/O                          | Z                                           | High                            | PCI Bus Grant #0 Negated  Host mode: pci_gnt_n[0] is an output indicating a grant to an external device. Recommend external pull-up.  Satellite mode: pci_gnt_n[0] is an input indicating a grant to this device. Require external pull-up.                                                                                                                                                                                                       |
| pci_inta_n                      | Output<br>Open-<br>collector |                                             | PCI                             | PCI Interrupt #A Negated Uses pci_gnt_n[2]. See the PCI subsection.                                                                                                                                                                                                                                                                                                                                                                               |
| pci_lock_n                      | Input                        |                                             | _                               | PCI Lock Negated Driven by the Bus Master to indicate that an exclusive operation is occurring.                                                                                                                                                                                                                                                                                                                                                   |

#### **SDRAM Control Interface**

| sdram_addr_12 | Output | L | High | SDRAM Address Bit 12 and Precharge All SDRAM mode: Provides SDRAM address bit 12 (10 on the SDRAM chip) during row address and "pre-charge all" signal during refresh, read and write command. |
|---------------|--------|---|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| sdram_ras_n   | Output | Н | High | SDRAM RAS Negated SDRAM mode: Provides SDRAM RAS control signal to all SDRAM banks.                                                                                                            |

Table 1 Pin Description (Part 3 of 7)

<sup>&</sup>lt;sup>1</sup> Z in host mode; L in satellite non-boot mode; Z in satellite boot mode.
<sup>2</sup> H in host mode; L in satellite non-boot and boot modes. X = unknown.

| Name                                  | Туре   | Reset<br>State<br>Status | Drive<br>Strength<br>Capability | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------------------------------|--------|--------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| sdram_cas_n                           | Output | Н                        | High                            | SDRAM CAS Negated SDRAM mode: Provides SDRAM CAS control signal to all SDRAM banks.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| sdram_we_n                            | Output | Н                        | High                            | SDRAM WE Negated SDRAM mode: Provides SDRAM WE control signal to all SDRAM banks.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| sdram_cke                             | Output | Н                        | High                            | SDRAM Clock Enable SDRAM mode: Provides clock enable to all SDRAM banks.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| sdram_cs_n[3:0]                       | Output | Н                        | High                            | SDRAM Chip Select Negated Bus Recommend external pull-up. SDRAM mode: Provides chip select to each SDRAM bank. SODIMM mode: Provides upper select byte enables [7:4].                                                                                                                                                                                                                                                                                                                                                          |
| sdram_s_n[1:0]                        | Output | Н                        | High                            | SDRAM SODIMM Select Negated Bus SDRAM mode: Not used. SDRAM SODIMM mode: Upper and lower chip selects.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| sdram_bemask_n<br>[3:0]               | Output | Н                        | High                            | SDRAM Byte Enable Mask Negated Bus (DQM) SDRAM mode: Provides byte enables for each byte lane of all DRAM banks. SODIMM mode: Provides lower select byte enables [3:0].                                                                                                                                                                                                                                                                                                                                                        |
| sdram_245_oe_n                        | Output | Н                        | Low                             | SDRAM FCT245 Output Enable Negated Recommend external pull-up. SDRAM mode: Controls output enable to optional FCT245 transceiver bank by asserting during both reads and writes to any DRAM bank.                                                                                                                                                                                                                                                                                                                              |
| sdram_245_dt_r_n                      | Output | Z                        | High                            | SDRAM FCT245 Direction Transmit/Receive Recommend external pull-up. Uses cpu_dt_r_n. See CPU Core Specific Signals below.                                                                                                                                                                                                                                                                                                                                                                                                      |
| On-Chip Peripheral                    | s      |                          |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| dma_ready_n[1:0] /<br>dma_done_n[1:0] | I/O    | Z                        | Low                             | DMA Ready Negated Bus Requires external pull-up. Ready mode: Input pin for each general purpose DMA channel that can initiate the next datum in the current DMA descriptor frame. Done mode: Input pin for each general purpose DMA channel that can terminate the current DMA descriptor frame. dma_ready_n[0] 1st Alternate function PIO[1]; 2nd Alternate function: dma_done_n[0]. dma_ready_n[1] 1st Alternate function PIO[0]; 2nd Alternate function: dma_done_n[1].                                                     |
| pio[15:0]                             | I/O    | See<br>related<br>pins   | Low                             | Programmable Input/Output  General purpose pins that can each be configured as a general purpose input or general purpose output. These pins are multiplexed with other pin functions: uart_cts_n[0], uart_dsr_n[0], uart_dtr_n[0], uart_rts_n[0], pci_gnt_n[1], spi_mosi, spi_miso, spi_sck, spi_ss_n, uart_rx[0], uart_tx[0], uart_rx[1], uart_tx[1], timer_tc_n[0], dma_ready_n[0], dma_ready_n[1]. Note that pci_gnt_n[1], spi_mosi, spi_sck, and spi_ss_n default to outputs at reset time. The others default to inputs. |
| timer_tc_n[0] /<br>timer_gate_n[0]    | I/O    | Z                        | Low                             | Timer Terminal Count Overflow Negated  Terminal count mode (timer_tc_n): Output indicating that the timer has reached its count compare value and has overflowed back to 0.  Gate mode (timer_gate_n): input indicating that the timer may count one tick on the next clock edge.  1st Alternate function: PIO[2].  2nd Alternate function: timer_gate_n[0].                                                                                                                                                                   |
| uart_rx[1:0]                          | I/O    | Z                        | Low                             | UART Receive Data Bus  UART mode: Each UART channel receives data on their respective input pin.  uart_rx[0] Alternate function: PIO[6].  uart_rx[1] Alternate function: PIO[4].                                                                                                                                                                                                                                                                                                                                               |

Table 1 Pin Description (Part 4 of 7)

| Name                                                             | Туре    | Reset<br>State<br>Status | Drive<br>Strength<br>Capability | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------------------------------------------------------|---------|--------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| uart_tx[1:0]                                                     | I/O     | Z                        | Low                             | UART Transmit Data Bus  UART mode: Each UART channel sends data on their respective output pin. Note that these pins default to inputs at reset time and must be programmed via the PIO interface before being used as UART outputs.  uart_tx[0] Alternate function: PIO[5].  uart_tx[1] Alternate function: PIO[3].                                                                                                                                                                   |
| uart_cts_n[0]<br>uart_dsr_n[0]<br>uart_dtr_n[0]<br>uart_rts_n[0] | I/O     | Z                        | Low                             | UART Transmit Data Bus  UART mode: Data bus modem control signal pins for UART channel 0.  uart_cts_n[0] Alternate function: PIO[15].  uart_dsr_n[0] Alternate function: PIO[14].  uart_dtr_n[0] Alternate function: PIO[13].  uart_rts_n[0] Alternate function: PIO[12].                                                                                                                                                                                                              |
| spi_mosi                                                         | I/O     | L                        | Low                             | SPI Data Output Serial mode: Output pin from RC32334 as an Input to a Serial Chip for the Serial data input stream. In PCI satellite mode, acts as an Output pin from RC32334 that connects as an Input to a Serial Chip for the Serial data input stream for loading PCI Configuration Registers in the RC32334 Reset Initialization Vector PCI boot mode.  1st Alternate function: PIO[10]. Defaults to the output direction at reset time.  2nd Alternate function: pci_eeprom_mdo. |
| spi_miso                                                         | I/O     | Z                        | Low                             | SPI Data Input Serial mode: Input pin to RC32334 from the Output of a Serial Chip for the Serial data output stream. In PCI satellite mode, acts as an Input pin from RC32334 that connects as an output to a Serial Chip for the Serial data output stream for loading PCI Configuration Registers in the RC32334 Reset Initialization Vector PCI boot mode.  Defaults to input direction at reset time. 1st Alternate function: PIO[7]. 2nd Alternate function: pci_eeprom_mdi.      |
| spi_sck                                                          | I/O     | L                        | Low                             | SPI Clock Serial mode: Output pin for Serial Clock. In PCI satellite mode, acts as an Output pin for Serial Clock for loading PCI Configuration Registers in the RC323334 Reset Initialization Vector PCI boot mode.  1st Alternate function: PIO[9]. Defaults to the output direction at reset time.  2nd Alternate function: pci_eeprom_sk.                                                                                                                                          |
| spi_ss_n                                                         | I/O     | Н                        | Low                             | SPI Chip Select Output pin selecting the serial protocol device as opposed to the PCI satellite mode EEPROM device. Alternate function: PIO[8]. Defaults to the output direction at reset time.                                                                                                                                                                                                                                                                                        |
| CPU Core Specific                                                | Signals |                          |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| cpu_nmi_n                                                        | Input   |                          | _                               | CPU Non-Maskable Interrupt Requires external pull-up. This interrupt input is active low to the CPU.                                                                                                                                                                                                                                                                                                                                                                                   |
| cpu_masterclk                                                    | Input   |                          | _                               | CPU Master System Clock Provides the basic system clock.                                                                                                                                                                                                                                                                                                                                                                                                                               |
| cpu_int_n[5:4], [2:0]                                            | Input   |                          | _                               | CPU Interrupt Requires external pull-up. These interrupt inputs are active low to the CPU.                                                                                                                                                                                                                                                                                                                                                                                             |
| cpu_coldreset_n                                                  | Input   | L                        | _                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

Table 1 Pin Description (Part 5 of 7)

| Name            | Туре | Reset<br>State<br>Status | Drive<br>Strength<br>Capability | Description                                                                                                                                                                                                                                                                                                                                  |
|-----------------|------|--------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Debug Signals   | •    | <u> </u>                 | <u> </u>                        |                                                                                                                                                                                                                                                                                                                                              |
| debug_cpu_dma_n | I/O  | Z                        | Low                             | Debug CPU versus DMA Negated De-assertion high during debug_cpu_ads_n assertion or debug_cpu_ack_n assertion indicates transaction was generated from the CPU. Assertion low during debug_cpu_ads_n assertion or debug_cpu_ack_n assertion indicates transaction was generated from DMA. Alternate function: modebit[6].                     |
| debug_cpu_ack_n | I/O  | Z                        | Low                             | Debug CPU Acknowledge Negated Indicates either a data acknowledge to the CPU or DMA. Alternate function: modebit[4].                                                                                                                                                                                                                         |
| debug_cpu_ads_n | I/O  | Z                        | Low                             | Debug CPU Address/Data Strobe Negated Assertion indicates that either a CPU or a DMA transaction is beginning and that the mem_data[31:4] bus has the current block address. Alternate function: modebit[5].                                                                                                                                 |
| debug_cpu_i_d_n | I/O  | Z                        | Low                             | Debug CPU Instruction versus Data Negated Assertion during debug_cpu_ads_n assertion or debug_cpu_ack_n assertion indicates transaction is a CPU or DMA data transaction. De-assertion during debug_cpu_ads_n assertion or debug_cpu_ack_n assertion indicates transaction is a CPU instruction transaction. Alternate function: modebit[3]. |

Table 1 Pin Description (Part 7 of 7)

# **Mode Bit Settings to Configure Controller on Reset**

The following table lists the mode bit settings to configure the controller on cold reset.

| Pin             | Mode Bit    | Description                                             | Value | Mode Setting             |
|-----------------|-------------|---------------------------------------------------------|-------|--------------------------|
| ejtag_pcst[2:0] | 2:0 MSB (2) | Clock Multiplier                                        | 0     | Multiply by 2            |
|                 |             | MasterClock is multiplied internally to generate PClock | 1     | Multiply by 3            |
|                 |             | ate F Clock                                             | 2     | Multiply by 4            |
|                 |             |                                                         | 3     | Reserved                 |
|                 |             |                                                         | 4     | Reserved                 |
|                 |             |                                                         | 5     | Reserved                 |
|                 |             |                                                         | 6     | Reserved                 |
|                 |             |                                                         | 7     | Reserved                 |
| debug_cpu_i_d_n | 3           | EndBit                                                  | 0     | Little-endian ordering   |
|                 |             |                                                         | 1     | Big-endian ordering      |
| debug_cpu_ack_n | 4           | Reserved                                                | 0     |                          |
| debug_cpu_ads_n | 5           | Reserved                                                | 0     |                          |
| debug_cpu_dma_n | 6           | TmrIntEn                                                | 0     | Enables timer interrupt  |
|                 |             | Enables/Disables the timer interrupt on Int*[5]         | 1     | Disables timer interrupt |
| mem_addr[17]    | 7           | Reserved for future use                                 | 1     |                          |

Table 2 Boot-Mode Configuration Settings (Part 1 of 2)

## Logic Diagram — RC32334



## **Clock Parameters — RC32334**

(Ta = 0°C to +70°C Commercial, Ta = -40°C to +85°C Industrial,  $V_{cc}$  I/O = +3.3V±5%,  $V_{cc}$  Core = +3.3V±5%)

| Parameter                                     | Symbol                                                                            | Test Conditions   |     | 2334<br>MHz  |      | 2334<br>MHz  | RC3:<br>150 | Units        |    |
|-----------------------------------------------|-----------------------------------------------------------------------------------|-------------------|-----|--------------|------|--------------|-------------|--------------|----|
|                                               |                                                                                   |                   | Min | Max          | Min  | Max          | Min         | Max          |    |
| cpu_masterclock HIGH                          | t <sub>MCHIGH</sub>                                                               | Transition ≤ 2ns  | 8   | _            | 6.75 | _            | 6           | _            | ns |
| cpu_masterclock LOW                           | t <sub>MCLOW</sub>                                                                | Transition ≤ 2ns  | 8   | _            | 6.75 | _            | 6           | _            | ns |
| cpu_masterclock period <sup>1</sup>           | tMCP                                                                              | _                 | 20  | 66.6         | 15   | 66.6         | 13.33       | 66.6         | ns |
| cpu_masterclock Rise & Fall Time <sup>2</sup> | t <sub>MCRise</sub> , t <sub>MCFall</sub>                                         | _                 |     | 3            | _    | 3            | _           | 3            | ns |
| cpu_masterclock Jitter                        | t <sub>JITTER</sub>                                                               | _                 |     | <u>+</u> 250 | _    | <u>+</u> 250 | _           | <u>+</u> 200 | ps |
| pci_clk Rise & Fall Time                      | t <sub>PCRise</sub> , t <sub>PCFall</sub>                                         | PCI 2.2           | _   | 1.6          | _    | 1.6          | _           | 1.6          | ns |
| pci_clk Period <sup>1</sup>                   | t <sub>PCP</sub>                                                                  |                   | 15  | _            | 15   | _            | 15          | _            | ns |
| jtag_tck Rise & Fall Time                     | t <sub>JCRise</sub> , t <sub>JCFall</sub>                                         | _                 | _   | 5            | _    | 5            | _           | 5            | ns |
| ejtag_dck period                              | t <sub>DCK</sub> , t <sub>11</sub>                                                |                   | 10  | _            | 10   | _            | 10          | _            | ns |
| jtag_tck clock period                         | t <sub>TCK,</sub> t <sub>3</sub>                                                  |                   | 100 | _            | 100  | _            | 100         | _            | ns |
| ejtag_dclk High, Low Time                     | t <sub>DCK High</sub> , t <sub>9</sub><br>t <sub>DCK Low</sub> , t <sub>10</sub>  |                   | 4   | _            | 4    | _            | 4           | _            | ns |
| ejtag_dclk Rise, Fall Time                    | t <sub>DCK Rise</sub> , t <sub>9</sub><br>t <sub>DCK Fall</sub> , t <sub>10</sub> |                   | _   | 1            | _    | 1            | _           | 1            | ns |
| output_clk <sup>3</sup>                       | Tdo21                                                                             |                   | N/A | N/A          | N/A  | N/A          | N/A         | N/A          | _  |
| cpu_coldreset_n<br>Asserted during power-up   |                                                                                   | power-on sequence | 120 | _            | 120  | _            | 120         | _            | ms |
| cpu_coldreset_n Rise Time                     | t <sub>CRRise</sub>                                                               |                   | _   | 5            | _    | 5            | _           | 5            | ns |

Table 5 Clock Parameters - RC32334

### **Reset Specification**



Figure 3 Mode Configuration Interface Cold Reset Sequence

<sup>&</sup>lt;sup>1.</sup> cpu\_masterclock frequency should never be below pci\_clk frequency if PCI interface is used.

<sup>&</sup>lt;sup>2.</sup> Rise and fall times are measured between 10% and 90%

<sup>&</sup>lt;sup>3.</sup> Output\_clk should not be used in a system. Only the cpu\_masterclock or its derivative must be used to drive all the subsystems with designs based on the RC32334 device. Refer to the RC3233x Device Errata for more information.

### **Power Ramp-up**

There is no special requirement for how fast Vcc and VccP ramp up to 3.3V. However, all timing references are based on Vcc and VccP stabilized at 3.3V -5%.

## **AC Timing Characteristics — RC32334**

(Ta = 0°C to +70°C Commercial, Ta = -40°C to +85°C Industrial,  $V_{cc}$  I/O = +3.3V±5%,  $V_{cc}$  Core = +3.3V±5%)

| Signal                                                                                                                                                           | Symbol | Reference                                | RC32334 <sup>1</sup><br>100MHz |                 |     | RC32334 <sup>1</sup><br>133MHz |     | 2334 <sup>1</sup><br>MHz | Unit  | User<br>Manual<br>Timing     |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------|--------------------------------|-----------------|-----|--------------------------------|-----|--------------------------|-------|------------------------------|
| oignai                                                                                                                                                           | Oymbor | Edge                                     | Min                            | Max             | Min | Max                            | Min | Max                      | Oilit | Diagram<br>Reference         |
| Local System Interface                                                                                                                                           |        |                                          |                                |                 |     |                                |     |                          |       |                              |
| mem_data[31:0] (data phase)                                                                                                                                      | Tsu2   | cpu_masterclk rising                     | 6                              | _               | 5   | _                              | 4.8 | _                        | ns    |                              |
| mem_data[31:0] (data phase)                                                                                                                                      | Thld2  | cpu_masterclk rising                     | 1.5                            | _               | 1.5 | _                              | 1.5 | _                        | ns    |                              |
| cpu_dt_r_n                                                                                                                                                       | Tdo3   | cpu_masterclk rising                     | _                              | 15              | _   | 12                             | _   | 10                       | ns    | Chapter 9,                   |
| mem_data[31:0]                                                                                                                                                   | Tdo4   | cpu_masterclk rising                     | _                              | 12              | _   | 10                             | _   | 9.3                      | ns    | Figures 9.2 and 9.3          |
| mem_data[31:0] output hold time                                                                                                                                  | Tdoh1  | cpu_masterclk rising                     | 1                              | _               | 1   | _                              | 1   | _                        | ns    | and o.o                      |
| mem_data[31:0] (tristate disable time)                                                                                                                           | Tdz    | cpu_masterclk rising                     | _                              | 12 <sup>2</sup> | _   | 10 <sup>2</sup>                | _   | 9.3 <sup>2</sup>         | ns    |                              |
| mem_data[31:0] (tristate to data time)                                                                                                                           | Tzd    | cpu_masterclk rising                     | _                              | 12 <sup>2</sup> |     | 10 <sup>2</sup>                | -   | 9.3 <sup>2</sup>         | ns    |                              |
| mem_wait_n                                                                                                                                                       | Tsu6   | cpu_masterclk rising                     | 9                              | _               | 7   | _                              | 6   | _                        | ns    |                              |
| mem_wait_n                                                                                                                                                       | Thld8  | cpu_masterclk rising                     | 1                              | _               | 1   | _                              | 1   | _                        | ns    | Chapter 10,                  |
| mem_addr[25:2]                                                                                                                                                   | Tdo5   | cpu_masterclk rising                     | _                              | 12              | _   | 9                              | -   | 8                        | ns    | Figures 10.6<br>through 10.8 |
| mem_cs_n[5:0]                                                                                                                                                    | Tdo6   | cpu_masterclk rising                     | _                              | 12              | _   | 9                              | -   | 8                        | ns    | tillough 10.0                |
| mem_oe_n, mem_245_oe_n                                                                                                                                           | Tdo7   | cpu_masterclk rising                     | _                              | 12              | _   | 9                              | _   | 8                        | ns    |                              |
| mem_we_n[3:0]                                                                                                                                                    | Tdo7a  | cpu_masterclk rising                     | _                              | 15              |     | 12                             | -   | 10                       | ns    |                              |
| mem_245_dt_r_n                                                                                                                                                   | Tdo8   | cpu_masterclk rising                     | _                              | 15              |     | 12                             | -   | 10                       | ns    |                              |
| mem_addr[25:2]<br>mem_cs_n[5:0]<br>mem_oe_n, mem_we_n[3:0], mem_245_dt_r_n,<br>mem_245_oe_n                                                                      | Tdoh3  | cpu_masterclk rising                     | 1.5                            | -               | 1.5 | _                              | 1.5 | _                        | ns    |                              |
| PCI                                                                                                                                                              |        |                                          | •                              |                 |     |                                |     |                          |       |                              |
| pci_ad[31:0], pci_cbe_n[3:0], pci_par, pci_frame_n, pci_trdy_n, pci_irdy_n, pci_stop_n, pci_perr_n, pci_serr_n, pci_devsel_n, pci_lock_n <sup>3</sup>            | Tsu    | pci_clk rising                           | 3                              | _               | 3   | _                              | 3   | _                        | ns    |                              |
| pci_idsel, pci_req_n[2], pci_req_n[1], pci_req_n[0], pci_gnt_n[0], pci_inta_n                                                                                    | Tsu    | pci_clk rising                           | 5                              | _               | 5   | _                              | 5   | _                        | ns    |                              |
| pci_gnt_n[0]                                                                                                                                                     | Tsu    | pci_clk rising                           | 5                              | _               | 5   | _                              | 5   | _                        | ns    |                              |
| pci_ad[31:0], pci_cbe_n[3:0], pci_par, pci_frame_n, pci_trdy_n, pci_irdy_n, pci_stop_n, pci_perr_n, pci_serr_n, pci_rst_n, pci_devsel_n, pci_lock_n <sup>3</sup> | Thld   | pci_clk rising                           | 0                              | _               | 0   | _                              | 0   | _                        | ns    | Per PCI 2.2                  |
| pci_idsel, pci_req_n[2], pci_req_n[1], pci_req_n[0], pci_gnt_n[0], pci_inta_n                                                                                    | Thld   | pci_clk rising                           | 0                              |                 | 0   | _                              | 0   | _                        | ns    |                              |
| pci_eeprom_mdi                                                                                                                                                   | Tsu    | pci_clk rising,<br>pci_eeprom_sk falling | 15                             | _               | 12  | _                              | 10  | _                        | ns    |                              |

Table 6 AC Timing Characteristics - RC32334 (Part 1 of 4)

| Signal                                                                                                                                   | Symbol   | Reference                                | RC32334 <sup>1</sup><br>100MHz |     | RC32334 <sup>1</sup><br>133MHz |     |     | 2334 <sup>1</sup><br>MHz | Unit  | User<br>Manual<br>Timing                |  |
|------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------|--------------------------------|-----|--------------------------------|-----|-----|--------------------------|-------|-----------------------------------------|--|
| Signal                                                                                                                                   | oyiiiboi | Edge                                     | Min                            | Max | Min                            | Max | Min | Max                      | Oilit | Diagram<br>Reference                    |  |
| pci_eeprom_mdi                                                                                                                           | Thld     | pci_clk rising,<br>pci_eeprom_sk falling | 15                             | _   | 12                             | _   | 10  | _                        | ns    |                                         |  |
| pci_eeprom_mdo, pci_eeprom_cs                                                                                                            | Tdo      | pci_clk rising,<br>pci_eeprom_sk falling |                                | 15  | _                              | 12  | _   | 10                       | ns    |                                         |  |
| pci_eeprom_sk                                                                                                                            | Tdo      | pci_clk rising                           |                                | 15  | _                              | 12  |     | 10                       | ns    |                                         |  |
| pci_ad[31:0], pci_cbe_n[3:0], pci_par, pci_frame_n, pci_trdy_n, pci_irdy_n, pci_stop_n, pci_perr_n, pci_serr_n, pci_serr_n, pci_devsel_n | Tdo      | pci_clk rising                           | 2                              | 6   | 2                              | 6   | 2   | 6                        | ns    | Per PCI 2.2                             |  |
| pci_req_n[0], pci_gnt_[2], pci_gnt_n[1],<br>pci_gnt_n[0], pci_inta_n                                                                     | Tdo      | pci_clk rising                           | 2                              | 6   | 2                              | 6   | 2   | 6                        | ns    |                                         |  |
| SDRAM Controller                                                                                                                         |          |                                          |                                |     |                                |     |     | •                        |       | •                                       |  |
| sdram_245_dt_r_n                                                                                                                         | Tdo8     | cpu_masterclk rising                     | _                              | 15  | _                              | 12  | _   | 10                       | ns    |                                         |  |
| sdram_ras_n, sdram_cas_n, sdram_we_n, sdram_cs_n[3:0], sdram_s_n[1:0], sdram_bemask_n[3:0], sdram_cke                                    | Tdo9     | cpu_masterclk rising                     |                                | 12  | _                              | 9   |     | 8                        | ns    |                                         |  |
| sdram_addr_12                                                                                                                            | Tdo10    | cpu_masterclk rising                     | _                              | 12  | _                              | 9   | _   | 8                        | ns    |                                         |  |
| sdram_245_oe_n                                                                                                                           | Tdo11    | cpu_masterclk rising                     | _                              | 12  | _                              | 9   | _   | 8                        | ns    | Chapter 11,<br>Figures 11.4<br>and 11.5 |  |
| sdram_245_dt_r_n                                                                                                                         | Tdoh4    | cpu_masterclk rising                     | 1                              | _   | 1                              | _   | 1   | _                        | ns    |                                         |  |
| sdram_ras_n, sdram_cas_n, sdram_we_n, sdram_cs_n[3:0], sdram_s_n[1:0], sdram_bemask_n[3:0] sdram_cke, sdram_addr_12, sdram_245_oe_n      | Tdoh4    | cpu_masterclk rising                     | 2.5                            | _   | 2.5                            | _   | 2.5 | _                        | ns    |                                         |  |
| DMA                                                                                                                                      |          |                                          |                                | •   |                                | •   |     | •                        |       |                                         |  |
| dma_ready_n[1:0], dma_done_n[1:0]                                                                                                        | Tsu7     | cpu_masterclk rising                     | 9                              | _   | 7                              | _   | 6   | _                        | ns    | Chapter 13,                             |  |
| dma_ready_n[1:0], dma_done_n[1:0]                                                                                                        | Thld9    | cpu_masterclk rising                     | 1                              | _   | 1                              | _   | 1   | _                        | ns    | Figure 13.4                             |  |
| Interrupt Handling                                                                                                                       |          |                                          |                                |     |                                |     |     |                          |       |                                         |  |
| cpu_int_n[5:4], cpu_int_n[2:0], cpu_nmi_n                                                                                                | Tsu9     | cpu_masterclk rising                     | 9                              | _   | 9                              | _   | 6   | _                        | ns    | Chapter 14,                             |  |
| cpu_int_n[5:4], cpu_int_n[2:0], cpu_nmi_n                                                                                                | Thld13   | cpu_masterclk rising                     | 1                              | _   | 1                              | _   | 1   | _                        | ns    | Figure 14.12                            |  |
| PIO                                                                                                                                      |          |                                          |                                |     |                                |     |     |                          |       |                                         |  |
| PIO[15:0]                                                                                                                                | Tsu7     | cpu_masterclk rising                     | 9                              | _   | 7                              | _   | 6   | _                        | ns    |                                         |  |
| PIO[15:0]                                                                                                                                | Thld9    | cpu_masterclk rising                     | 1                              | _   | 1                              | _   | 1   | _                        | ns    | Chapter 15,                             |  |
| PIO[15:10], PIO[8:0]                                                                                                                     | Tdo16    | cpu_masterclk rising                     | _                              | 15  | _                              | 12  | _   | 10                       | ns    | Figures 15.9<br>and 15.10               |  |
| PIO[9]                                                                                                                                   | Tdo19    | cpu_masterclk rising                     |                                | 15  | _                              | 12  | -   | 10                       | ns    | and 10.10                               |  |
| PIO[15:10], PIO[8:0]                                                                                                                     | Tdoh7    | cpu_masterclk rising                     | 1                              | _   | 1                              | _   | 1   | _                        | ns    |                                         |  |
| PIO[9]                                                                                                                                   | Tdoh7    | cpu_masterclk rising                     | 1                              | _   | 1                              | _   | 1   | _                        | ns    |                                         |  |
| Timer                                                                                                                                    |          |                                          |                                |     |                                |     |     |                          |       |                                         |  |
| timer_tc_n[0], timer_gate_n[0]                                                                                                           | Tsu8     | cpu_masterclk rising                     | 9                              | _   | 7                              | _   | 6   | _                        | ns    |                                         |  |
| timer_tc_n[0], timer_gate_n[0]                                                                                                           | Thld10   | cpu_masterclk rising                     | 1                              | _   | 1                              | _   | 1   | _                        | ns    | Chapter 16,                             |  |
| timer_tc_n[0], timer_gate_n[0]                                                                                                           | Tdo15    | cpu_masterclk rising                     | _                              | 15  | _                              | 12  | _   | 10                       | ns    | Figures 16.6<br>and 16.7                |  |
| timer_tc_n[0], timer_gate_n[0]                                                                                                           | Tdoh6    | cpu_masterclk rising                     | 1                              | _   | 1                              | _   | 1   | _                        | ns    |                                         |  |

Table 6 AC Timing Characteristics - RC32334 (Part 2 of 4)

| Signal                                                                                    | Symbol         | Reference              | RC32334 <sup>1</sup><br>100MHz |     | RC32334 <sup>1</sup><br>133MHz |     |     | 2334 <sup>1</sup><br>MHz<br>Unit |      | User<br>Manual<br>Timing                     |
|-------------------------------------------------------------------------------------------|----------------|------------------------|--------------------------------|-----|--------------------------------|-----|-----|----------------------------------|------|----------------------------------------------|
| Signal                                                                                    | Symbol         | Edge                   | Min                            | Max | Min                            | Max | Min | Max                              | Oill | Diagram<br>Reference                         |
| UARTs                                                                                     |                |                        |                                |     |                                |     |     |                                  |      |                                              |
| uart_rx[1:0], uart_tx[1:0], uart_cts_n[0],<br>uart_dsr_n[0], uart_dtr_n[0], uart_rts_n[0] | Tsu7           | cpu_masterclk rising   | 15                             | _   | 12                             | _   | 10  | _                                | ns   | Chapter 17,                                  |
| uart_rx[1:0], uart_tx[1:0], uart_cts_n[0],<br>uart_dsr_n[0], uart_dtr_n[0], uart_rts_n[0] | Thld9          | cpu_masterclk rising   | 15                             | _   | 12                             | _   | 10  | _                                | ns   | Figure 17.16                                 |
| uart_rx[1:0], uart_tx[1:0], uart_cts_n[0],<br>uart_dsr_n[0], uart_dtr_n[0], uart_rts_n[0] | Tdo16          | cpu_masterclk rising   | _                              | 15  | _                              | 12  | _   | 10                               | ns   |                                              |
| uart_rx[1:0], uart_tx[1:0], uart_cts_n[0],<br>uart_dsr_n[0], uart_dtr_n[0], uart_rts_n[0] | Tdoh8          | cpu_masterclk rising   | 1                              |     | 1                              | _   | 1   | _                                | ns   |                                              |
| SPI Interface                                                                             | · I            |                        |                                |     |                                | I   |     | ı                                |      | l                                            |
| spi_clk, spi_mosi, spi_miso                                                               | Tsu7           | cpu_masterclk rising   | 15                             | _   | 12                             | _   | 10  | _                                | ns   |                                              |
| spi_clk, spi_mosi, spi_miso                                                               | Thld9          | cpu_masterclk rising   | 15                             | _   | 12                             | _   | 10  | _                                | ns   | Chapter 18,<br>Figures 18.8                  |
| spi_clk, spi_mosi, spi_miso                                                               | Tdo16          | cpu_masterclk rising   | _                              | 15  | _                              | 12  | _   | 10                               | ns   | and 18.9                                     |
| spi_clk, spi_mosi, spi_miso                                                               | Tdoh8          | cpu_masterclk rising   | 1                              | _   | 1                              | _   | 1   | _                                | ns   |                                              |
| Reset                                                                                     |                |                        |                                |     |                                | I   |     | I                                |      |                                              |
| mem_addr[19:17]                                                                           | Tsu10          | cpu_coldreset_n rising | 10                             | _   | 10                             | _   | 10  | _                                | ms   | Chapter 19                                   |
| mem_addr[19:17]                                                                           | Thld10         | cpu_coldreset_n rising | 1                              | _   | 1                              | _   | 1   | _                                | ns   | Figures 19.8 and 19.9                        |
| mem_addr[22:20],                                                                          | Tsu22          | cpu_masterclk rising   | 9                              | _   | 7                              | _   | 6   | _                                | ns   | and 15.5                                     |
| mem_addr[22:20]                                                                           | Thld22         | cpu_masterclk rising   | 1                              | _   | 1                              | _   | 1   | _                                | ns   |                                              |
| Debug Interface                                                                           | •              |                        |                                |     |                                |     |     | •                                |      | •                                            |
| debug_cpu_dma_n, debug_cpu_ack_n, debug_cpu_ads_n, debug_cpu_i_d_n, ejtag_pcst[2:0]       | Tsu20          | cpu_coldreset_n rising | 10                             | _   | 10                             | _   | 10  | _                                | ms   |                                              |
| debug_cpu_dma_n, debug_cpu_ack_n, debug_cpu_ads_n, debug_cpu_i_d_n, ejtag_pcst[2:0]       | Thld20         | cpu_coldreset_n rising | 1                              |     | 1                              | _   | 1   | _                                | ns   | Chapter 19,<br>Figure 19.9 and<br>Chapter 9, |
| debug_cpu_dma_n, debug_cpu_ack_n, debug_cpu_i_d_n                                         | Tdo20          | cpu_masterclk rising   | _                              | 15  | _                              | 12  |     | 10                               | ns   | Figure 9.2                                   |
| debug_cpu_dma_n, debug_cpu_ack_n, debug_cpu_i_d_n                                         | Tdoh20         | cpu_masterclk rising   | 1                              | _   | 1                              | _   | 1   | _                                | ns   |                                              |
| JTAG Interface                                                                            | 1              |                        |                                |     |                                |     |     |                                  |      |                                              |
| jtag_tms, jtag_tdi, jtag_trst_n                                                           | t <sub>5</sub> | jtag_tck rising        | 10                             | _   | 10                             | _   | 10  | _                                | ns   |                                              |
| jtag_tms, jtag_tdi, jtag_trst_n                                                           | t <sub>6</sub> | jtag_tck rising        | 10                             | _   | 10                             | _   | 10  | _                                | ns   | See Figure 4 below.                          |
| jtag_tdo                                                                                  | t <sub>4</sub> | jtag_tck falling       | _                              | 10  | _                              | 10  | _   | 10                               | ns   | DOIOW.                                       |

Table 6 AC Timing Characteristics - RC32334 (Part 3 of 4)

### Standard EJTAG Timing — RC32334

Figure 4 represents the timing diagram for the EJTAG interface signals.

The standard JTAG connector is a 10-pin connector providing 5 signals and 5 ground pins. For Standard EJTAG, a 24-pin connector has been chosen providing 12 signals and 12 ground pins. This guarantees elimination of noise problems by incorporating signal-ground type arrangement. Refer to the RC32334 User Reference Manual for connector pinout and mechanical specifications.



Figure 4 Standard EJTAG Timing

## **Output Loading for AC Testing**



| Signal                 | Cld   |
|------------------------|-------|
| All High Drive Signals | 50 pF |
| All Low Drive Signals  | 25 pF |

Figure 5 Output Loading for AC Testing

Note: PCI pins have been correlated to PCI 2.2.

## **Recommended Operation Temperature and Supply Voltage**

| Grade      | Temperature              | Gnd | V <sub>cc</sub> IO | V <sub>cc</sub> Core | V <sub>cc</sub> P |
|------------|--------------------------|-----|--------------------|----------------------|-------------------|
| Commercial | 0°C to +70°C (Ambient)   | 0V  | 3.3V±5%            | 3.3V±5%              | 3.3V±5%           |
| Industrial | -40°C to +85°C (Ambient) | 0V  | 3.3V±5%            | 3.3V±5%              | 3.3V±5%           |

Table 7 Temperature and Voltage

### DC Electrical Characteristics — RC32334

Commercial Temperature Range—RC32334

(Ta = 0°C to +70°C Commercial, Ta = -40°C to +85°C Industrial,  $V_{cc}$  I/O = +3.3V±5%,  $V_{cc}$  Core = +3.3V±5%)

|                             | Parameter       | RC323                  |         | Pin Numbers                                                                                                                | Conditions                |  |
|-----------------------------|-----------------|------------------------|---------|----------------------------------------------------------------------------------------------------------------------------|---------------------------|--|
|                             | Parameter       | Minimum                | Maximum | Pin Numbers                                                                                                                | Conditions                |  |
| Input Pads                  | V <sub>IL</sub> |                        | 0.8V    | B14, E13, F4, K1, L2, M1, M3, M4, M14, N1-N3, P14, R2, R16                                                                 | _                         |  |
|                             | V <sub>IH</sub> | 2.0V                   | _       |                                                                                                                            | _                         |  |
| LOW Drive<br>Output<br>Pads | V <sub>OL</sub> | _                      | 0.4V    | A1, A12, A15, A16, B1, B2, B12, B15, C1-C3, C12, C13, C14,                                                                 | I <sub>OUT</sub>   = 6mA  |  |
|                             | V <sub>OH</sub> | V <sub>cc</sub> - 0.4V | _       | D12, D13, E1- E4, F1, F2, G1-G4, H1, H2, J1, J2, K2-K4, L1, L3, L4, P3, P14, R2, R15, R16, T16                             | I <sub>OUT</sub>   = 8mA  |  |
|                             | V <sub>IL</sub> | _                      | 0.8V    | , _ , _ , _ , _ , _ , _ , _ , _ , _                                                                                        | _                         |  |
|                             | V <sub>IH</sub> | 2.0V                   | _       |                                                                                                                            | _                         |  |
| HIGH                        | V <sub>OL</sub> | _                      | 0.4V    | A2-A4, A6-A11, A13, A14, B3, B4, B6-B11, B13, B16, C4, C6-C8,                                                              | I <sub>OUT</sub>   = 7mA  |  |
| Drive Out-<br>put Pads      | V <sub>OH</sub> | V <sub>cc</sub> - 0.4V | _       | C10, C11, C15, C16, D1-D4, D6, D7, D10, D11, D14-D16, E14,<br>E15, F3, F13-F16, G13-G16, H15, H16, J13, J14, K5, K13, K14, | I <sub>OUT</sub>   = 16mA |  |
| par. au                     | V <sub>IL</sub> | _                      | 0.8V    | K16, L13-L16, M2, M13, M16, P2, P4, R1, R3, R4                                                                             | _                         |  |
|                             | V <sub>IH</sub> | 2.0V                   | _       |                                                                                                                            | _                         |  |
| PCI Drive                   | $V_{\rm IL}$    | _                      | _       | P1, R1, R10, T2, T3                                                                                                        | Per PCI 2.2               |  |
| Input Pads                  | V <sub>IH</sub> |                        |         |                                                                                                                            |                           |  |

Table 8 DC Electrical Characteristics - RC32334 (Part 1 of 2)

|                                 | RC32334¹           Minimum         Maximu           V <sub>OL</sub> —         —           V <sub>OH</sub> —         —           V <sub>IL</sub> —         —           V <sub>IH</sub> —         — | 2334 <sup>1</sup> | Pin Name | Conditions                                                 |                      |  |
|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------|------------------------------------------------------------|----------------------|--|
|                                 | Parameter                                                                                                                                                                                         | Minimum           | Maximum  | Pin Numbers                                                | Conditions           |  |
| PCI Drive                       | V <sub>OL</sub>                                                                                                                                                                                   | _                 | _        | M15, N4-N7, N10-N16, P5-P13, P15, P16, R5-R9, R11-R14, T4- | Per PCI 2.2          |  |
| PCI Drive Output Pads  All Pads | V <sub>OH</sub>                                                                                                                                                                                   | _                 | _        | 1 T15                                                      |                      |  |
| 1 440                           | V <sub>IL</sub>                                                                                                                                                                                   |                   | _        |                                                            |                      |  |
|                                 | V <sub>IH</sub>                                                                                                                                                                                   | _                 | _        |                                                            |                      |  |
| All Pads                        | C <sub>IN</sub>                                                                                                                                                                                   | _                 | 10pF     | All input pads except T3 and R3                            | _                    |  |
|                                 | C <sub>IN</sub> <sup>2</sup>                                                                                                                                                                      | 5pF               | 12pF     | Т3                                                         | Per PCI 2.2          |  |
|                                 | C <sub>IN</sub> <sup>3</sup>                                                                                                                                                                      | _                 | 8pF      | R3                                                         | Per PCI 2.2          |  |
|                                 | C <sub>OUT</sub>                                                                                                                                                                                  | _                 | 10pF     | All output pads                                            | _                    |  |
|                                 | I/O <sub>LEAK</sub>                                                                                                                                                                               | _                 | 10μΑ     | All non-internal pull-up pins                              | Input/Output Leakage |  |
|                                 | I/O <sub>LEAK</sub>                                                                                                                                                                               | _                 | 50μΑ     | All internal pull-up pins                                  | Input/Output Leakage |  |

Table 8 DC Electrical Characteristics - RC32334 (Part 2 of 2)

### **Capacitive Load Deration — RC32334**

Refer to the IDT document 79RC32334 IBIS Model located on the company's web site.

## **Power Consumption — RC32334**

**Note:** This table is based on a 2:1 pipeline-to-bus clock ratio.

| Parameter       |                           |         | 100MHz<br>RC32334 |         | 133MHz<br>RC32334 |         | 150MHz<br>RC32334 |    | Conditions                                                                                                                      |  |
|-----------------|---------------------------|---------|-------------------|---------|-------------------|---------|-------------------|----|---------------------------------------------------------------------------------------------------------------------------------|--|
|                 |                           | Typical | Max.              | Typical | Max.              | Typical | Max.              |    |                                                                                                                                 |  |
| I <sub>CC</sub> | Normal mode               | 360     | 480               | 480     | 630               | 550     | 700               | mA | C <sub>L</sub> = (See Figure 5, Output Loading for                                                                              |  |
|                 | Standby mode <sup>1</sup> | 250     | 370               | 330     | 480               | 390     | 540               | mA | AC Testing)<br>T <sub>a</sub> = 25°C                                                                                            |  |
| Power           | Normal mode               | 1.2     | 1.7               | 1.5     | 2.2               | 1.7     | 2.4               | W  | V <sub>cc</sub> core = 3.46V (for max. values)                                                                                  |  |
| Dissipation     | Standby mode <sup>1</sup> | .87     | 1.3               | 1.1     | 1.7               | 1.3     | 1.9               | W  | $V_{cc}$ I/O = 3.46V (for max. values)<br>$V_{cc}$ core = 3.3V (for typical values)<br>$V_{cc}$ I/O = 3.3V (for typical values) |  |

**Table 9 Power Consumption** 

### **Power Ramp-up**

There is no special requirement for how fast  $V_{cc}$  I/O ramps up to 3.3V. However, all timing references are based on a stable  $V_{cc}$  I/O.

<sup>&</sup>lt;sup>1.</sup> At all pipeline frequencies.

<sup>&</sup>lt;sup>2.</sup> Applies only to pad T3.

<sup>3.</sup> Applies only to pad R3.

<sup>1.</sup> RISCore 32300 CPU core enters Standby mode by executing WAIT instructions. On-chip logic outside the CPU core continues to function.

### **Power Curves**

The following two graphs contain the simulated power curves that show power consumption at various bus frequencies.

**Note:** Only pipeline frequencies that are integer multiples (2x, 3x, 4x) of bus frequencies are supported.



Figure 6 Typical Power Usage - RC32334



Figure 7 Maximum Power Usage - RC32334

| Pin | Function             | Alt | Pin | Function             | Alt | Pin | Function           | Alt | Pin | Function        | Alt |
|-----|----------------------|-----|-----|----------------------|-----|-----|--------------------|-----|-----|-----------------|-----|
| В9  | sdram_addr_12        |     | F9  | V <sub>ss</sub>      |     | K9  | V <sub>ss</sub>    |     | P9  | pci_cbe_n[2]    |     |
| B10 | sdram_bemask_n[3]    |     | F10 | V <sub>ss</sub>      |     | K10 | V <sub>ss</sub>    |     | P10 | pci_devsel_n    |     |
| B11 | mem_addr[16]         | 1   | F11 | V <sub>ss</sub>      |     | K11 | V <sub>ss</sub>    |     | P11 | pci_serr_n      |     |
| B12 | mem_addr[20]         | 1   | F12 | V <sub>cc</sub> IO   |     | K12 | V <sub>cc</sub> IO |     | P12 | pci_ad[14]      |     |
| B13 | mem_data[11]         |     | F13 | mem_data[1]          |     | K13 | cpu_dt_r_n         | 2   | P13 | pci_ad[11]      |     |
| B14 | cpu_coldreset_n      |     | F14 | mem_data[30]         |     | K14 | mem_data[6]        |     | P14 | cpu_int_n[5]    |     |
| B15 | mem_addr[25]         |     | F15 | mem_data[31]         |     | K15 | mem_data[24]       |     | P15 | pci_ad[6]       |     |
| B16 | mem_data[12]         |     | F16 | mem_data[0]          |     | K16 | mem_data[25]       |     | P16 | pci_ad[5]       |     |
| C1  | uart_rx[0]           | 1   | G1  | dma_ready_n[0]       | 2   | L1  | ejtag_pcst[0]      |     | R1  | pci_req_n[2]    | 1   |
| C2  | uart_tx[0]           | 1   | G2  | mem_245_oe_n         |     | L2  | jtag_trst_n        |     | R2  | cpu_int_n[2]    |     |
| C3  | uart_dtr_n[0]        | 1   | G3  | spi_mosi             | 2   | L3  | ejtag_pcst[1]      | 1   | R3  | pci_gnt_n[1]    | 2   |
| C4  | sdram_cs_n[0]        |     | G4  | spi_miso             | 2   | L4  | ejtag_pcst[2]      | 1   | R4  | pci_gnt_n[0]    |     |
| C5  | sdram_s_n[0]         |     | G5  | V <sub>cc</sub> IO   |     | L5  | V <sub>cc</sub> IO |     | R5  | pci_ad[29]      |     |
| C6  | mem_addr[4]          | 1   | G6  | V <sub>ss</sub>      |     | L6  | V <sub>ss</sub>    |     | R6  | pci_ad[25]      |     |
| C7  | mem_addr[9]          | 1   | G7  | V <sub>ss</sub>      |     | L7  | V <sub>ss</sub>    |     | R7  | pci_ad[22]      |     |
| C8  | output_clk           |     | G8  | V <sub>ss</sub>      |     | L8  | V <sub>ss</sub>    |     | R8  | pci_ad[18]      |     |
| C9  | mem_addr[12]         |     | G9  | V <sub>ss</sub>      |     | L9  | V <sub>ss</sub>    |     | R9  | pci_irdy_n      |     |
| C10 | sdram_cs_n[3]        |     | G10 | V <sub>ss</sub>      |     | L10 | V <sub>ss</sub>    |     | R10 | pci_lock_n      |     |
| C11 | mem_addr[14]         | 1   | G11 | V <sub>ss</sub>      |     | L11 | V <sub>ss</sub>    |     | R11 | pci_cbe_n[1]    |     |
| C12 | mem_addr[18]         | 1   | G12 | V <sub>cc</sub> IO   |     | L12 | V <sub>cc</sub> IO |     | R12 | pci_ad[12]      |     |
| C13 | mem_addr[22]         | 1   | G13 | mem_data[3]          |     | L13 | mem_data[7]        |     | R13 | pci_ad[10]      |     |
| C14 | mem_addr[24]         |     | G14 | mem_data[28]         |     | L14 | mem_data[8]        |     | R14 | pci_cbe_n[0]    |     |
| C15 | mem_data[19]         |     | G15 | mem_data[29]         |     | L15 | mem_data[22]       |     | R15 | uart_tx[1]      | 1   |
| C16 | mem_data[13]         |     | G16 | mem_data[2]          |     | L16 | mem_data[23]       |     | R16 | cpu_int_n[4]    |     |
| D1  | mem_we_n[1]          |     | H1  | spi_ss_n             | 1   | M1  | jtag_tms           |     | T1  | V <sub>ss</sub> |     |
| D2  | mem_we_n[3]          |     | H2  | spi_sck              | 2   | M2  | jtag_tdo           |     | T2  | pci_req_n[1]    | 1   |
| D3  | mem_we_n[2]          |     | Н3  | V <sub>cc</sub> IO   |     | М3  | ejtag_tms          |     | Т3  | pci_clk         |     |
| D4  | mem_we_n[0]          |     | H4  | V <sub>cc</sub> core |     | M4  | jtag_tck           |     | T4  | pci_ad[31]      |     |
| D5  | sdram_s_n[1]         |     | H5  | V <sub>cc</sub> IO   |     | M5  | V <sub>cc</sub> IO |     | T5  | pci_ad[28]      |     |
| D6  | mem_addr[5]          | 1   | H6  | V <sub>ss</sub>      |     | M6  | V <sub>cc</sub> IO |     | T6  | pci_ad[24]      |     |
| D7  | mem_addr[8]          | 1   | H7  | V <sub>ss</sub>      |     | M7  | V <sub>cc</sub> IO |     | T7  | pci_ad[21]      |     |
| D8  | V <sub>ss</sub>      |     | H8  | V <sub>ss</sub>      |     | M8  | V <sub>cc</sub> IO |     | T8  | pci_ad[17]      |     |
| D9  | V <sub>cc</sub> core |     | Н9  | V <sub>ss</sub>      |     | М9  | V <sub>cc</sub> IO |     | Т9  | pci_frame_n     |     |
| D10 | sdram_cs_n[2]        |     | H10 | V <sub>ss</sub>      |     | M10 | V <sub>cc</sub> IO |     | T10 | pci_stop_n      |     |
| D11 | mem_addr[13]         | 1   | H11 | V <sub>ss</sub>      |     | M11 | V <sub>cc</sub> IO |     | T11 | pci_par         |     |
| D12 | mem_addr[17]         | 1   | H12 | V <sub>cc</sub> IO   |     | M12 | V <sub>cc</sub> IO |     | T12 | pci_ad[13]      |     |
| D13 | mem_addr[21]         | 1   | H13 | V <sub>ss</sub> P    | 1   | M13 | mem_data[9]        |     | T13 | pci_ad[9]       |     |

Table 11 RC32334 256-pin PBGA Package Pin-Out (Part 2 of 3)

## **Pin Layout**



- The lighter shaded area shows the ground pins (Vss)
- The darker shaded area shows the supply voltage pins (Vcc I/O)
  - ⊗ Vcc Core
  - VccP, VssP

Figure 8 RC32334 Chip — Top View

# RC32334 Package Drawing — 256-pin PBGA



### RC32334 Package Drawing — Page Two

