#### Microchip Technology - PIC16F1508-I/SO Datasheet





#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 20MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                 |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 17                                                                        |
| Program Memory Size        | 7KB (4K x 14)                                                             |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | - ·                                                                       |
| RAM Size                   | 256 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                               |
| Data Converters            | A/D 12x10b; D/A 1x5b                                                      |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 20-SOIC (0.295", 7.50mm Width)                                            |
| Supplier Device Package    | 20-SOIC                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f1508-i-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Website at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Website; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our website at www.microchip.com to receive the most current information on all of our products.



AND STACK FOR PIC16(L)F1508





| FIGURE 3-7: | ACCESSING THE STA | CK EXAMPLE     | 4                                          |
|-------------|-------------------|----------------|--------------------------------------------|
|             |                   |                | Rev. 10-00043D<br>7/592013                 |
|             |                   |                | ~                                          |
|             | 0x0F              | Return Address | _                                          |
|             | 0x0E              | Return Address |                                            |
|             | 0x0D              | Return Address |                                            |
|             | 0x0C              | Return Address |                                            |
|             | 0x0B              | Return Address |                                            |
|             | 0x0A              | Return Address | When the stack is full, the next CALL or   |
|             | 0x09              | Return Address | an interrupt will set the Stack Pointer to |
|             | 0x08              | Return Address | the stack will wrap and overwrite the      |
|             | 0x07              | Return Address | return address at 0x00. If the Stack       |
|             | 0x06              | Return Address | Reset will occur and location 0x00 will    |
|             | 0x05              | Return Address | not be overwritten.                        |
|             | 0x04              | Return Address |                                            |
|             | 0x03              | Return Address |                                            |
|             | 0x02              | Return Address | 1                                          |
|             | 0x01              | Return Address |                                            |
| TO          | SH:TOSL 0x00      | Return Address | STKPTR = 0x10                              |
|             |                   | L              | $\neg$ $\neg$ $\neg$                       |
|             |                   |                |                                            |
|             |                   |                |                                            |

#### 3.5.2 OVERFLOW/UNDERFLOW RESET

If the STVREN bit in Configuration Words is programmed to '1', the device will be reset if the stack is PUSHed beyond the sixteenth level or POPed beyond the first level, setting the appropriate bits (STKOVF or STKUNF, respectively) in the PCON register.

#### 3.6 Indirect Addressing

The INDFn registers are not physical registers. Any instruction that accesses an INDFn register actually accesses the register at the address specified by the File Select Registers (FSR). If the FSRn address specifies one of the two INDFn registers, the read will return '0' and the write will not occur (though Status bits may be affected). The FSRn register value is created by the pair FSRnH and FSRnL.

The FSR registers form a 16-bit address that allows an addressing space with 65536 locations. These locations are divided into three memory regions:

- Traditional Data Memory
- Linear Data Memory
- Program Flash Memory

#### 5.2 Clock Source Types

Clock sources can be classified as external, internal or peripheral.

External clock sources rely on external circuitry for the clock source to function. Examples are: oscillator modules (ECH, ECM, ECL modes), quartz crystal resonators or ceramic resonators (LP, XT and HS modes) and Resistor-Capacitor (EXTRC) mode circuits.

Internal clock sources are contained within the oscillator module. The internal oscillator block has two internal oscillators that are used to generate the internal system clock sources: the 16 MHz High-Frequency Internal Oscillator (HFINTOSC) and the 31 kHz Low-Frequency Internal Oscillator (LFINTOSC).

The peripheral clock source is a nominal 600 kHz internal RC oscillator, FRC. The FRC is traditionally used with the ADC module, but is sometimes available to other peripherals. See **Section 5.2.2.4** "**Peripheral Clock Sources**".

The system clock can be selected between external or internal clock sources via the System Clock Select (SCS) bits in the OSCCON register. See **Section 5.3 "Clock Switching**" for additional information.

#### 5.2.1 EXTERNAL CLOCK SOURCES

An external clock source can be used as the device system clock by performing one of the following actions:

- Program the FOSC<2:0> bits in the Configuration Words to select an external clock source that will be used as the default system clock upon a device Reset.
- Write the SCS<1:0> bits in the OSCCON register to switch the system clock source to:
  - Secondary oscillator during run-time, or
  - An external clock source determined by the value of the FOSC bits.

See **Section 5.3 "Clock Switching**" for more information.

#### 5.2.1.1 EC Mode

The External Clock (EC) mode allows an externally generated logic level signal to be the system clock source. When operating in this mode, an external clock source is connected to the OSC1 input. OSC2/CLKOUT is available for general purpose I/O or CLKOUT. Figure 5-2 shows the pin connections for EC mode.

EC mode has three power modes to select from through the Fosc bits in the Configuration Words:

- ECH High-power, 4-20 MHz
- ECM Medium-power, 0.5-4 MHz
- ECL Low-power, 0-0.5 MHz

The Oscillator Start-up Timer (OST) is disabled when EC mode is selected. Therefore, there is no delay in operation after a Power-on Reset (POR) or wake-up from Sleep. Because the PIC<sup>®</sup> MCU design is fully static, stopping the external clock input will have the effect of halting the device while leaving all data intact. Upon restarting the external clock, the device will resume operation as if no time had elapsed.





#### 5.2.1.2 LP, XT, HS Modes

The LP, XT and HS modes support the use of quartz crystal resonators or ceramic resonators connected to OSC1 and OSC2 (Figure 5-3). The three modes select a low, medium or high gain setting of the internal inverter-amplifier to support various resonator types and speed.

LP Oscillator mode selects the lowest gain setting of the internal inverter-amplifier. LP mode current consumption is the least of the three modes. This mode is designed to drive only 32.768 kHz tuning-fork type crystals (watch crystals).

**XT** Oscillator mode selects the intermediate gain setting of the internal inverter-amplifier. XT mode current consumption is the medium of the three modes. This mode is best suited to drive resonators with a medium drive level specification.

**HS** Oscillator mode selects the highest gain setting of the internal inverter-amplifier. HS mode current consumption is the highest of the three modes. This mode is best suited for resonators that require a high drive setting.

Figure 5-3 and Figure 5-4 show typical circuits for quartz crystal and ceramic resonators, respectively.

| R/W-0/0          | R/W-0/0                                                  | R-0/0                            | R/W-0/0             | R/W-0/0        | U-0              | R/W-0/0          | R/W-0/0     |  |
|------------------|----------------------------------------------------------|----------------------------------|---------------------|----------------|------------------|------------------|-------------|--|
| TMR1GIF          | ADIF                                                     | RCIF                             | TXIF                | SSP1IF         |                  | TMR2IF           | TMR1IF      |  |
| bit 7            | it 7                                                     |                                  |                     |                |                  |                  |             |  |
|                  |                                                          |                                  |                     |                |                  |                  |             |  |
| Legend:          |                                                          |                                  |                     |                |                  |                  |             |  |
| R = Readable     | e bit                                                    | W = Writable                     | bit                 | U = Unimpler   | nented bit, read | as '0'           |             |  |
| u = Bit is unc   | hanged                                                   | x = Bit is unkr                  | nown                | -n/n = Value a | at POR and BO    | R/Value at all o | ther Resets |  |
| '1' = Bit is set | t                                                        | '0' = Bit is cle                 | ared                |                |                  |                  |             |  |
|                  |                                                          |                                  |                     |                |                  |                  |             |  |
| bit 7            | TMR1GIF: Tir                                             | mer1 Gate Inte                   | rrupt Flag bit      |                |                  |                  |             |  |
|                  | 1 = Interrupt i                                          | s pending                        |                     |                |                  |                  |             |  |
| bit 6            | ADIF: ADC In                                             | nterrupt Flag bi                 | ł                   |                |                  |                  |             |  |
| Site             | 1 = Interrupt i                                          | s pending                        |                     |                |                  |                  |             |  |
|                  | 0 = Interrupt i                                          | s not pending                    |                     |                |                  |                  |             |  |
| bit 5            | RCIF: USART Receive Interrupt Flag bit                   |                                  |                     |                |                  |                  |             |  |
|                  | 1 = Interrupt is pending                                 |                                  |                     |                |                  |                  |             |  |
| 1.11.4           | 0 = Interrupt is not pending                             |                                  |                     |                |                  |                  |             |  |
| DIT 4            | TXIF: USART Transmit Interrupt Flag bit                  |                                  |                     |                |                  |                  |             |  |
|                  | 1 = Interrupt is pending<br>0 = Interrupt is not pending |                                  |                     |                |                  |                  |             |  |
| bit 3            | SSP1IF: Sync                                             | chronous Seria                   | I Port (MSSP)       | Interrupt Flag | bit              |                  |             |  |
|                  | 1 = Interrupt i                                          | s pending                        |                     |                |                  |                  |             |  |
|                  | 0 = Interrupt i                                          | s not pending                    |                     |                |                  |                  |             |  |
| bit 2            | Unimplemented: Read as '0'                               |                                  |                     |                |                  |                  |             |  |
| bit 1            | TMR2IF: Timer2 to PR2 Interrupt Flag bit                 |                                  |                     |                |                  |                  |             |  |
|                  | 1 = Interrupt is pending                                 |                                  |                     |                |                  |                  |             |  |
| hit 0            | 0 = interrupt is not penalog                             |                                  |                     |                |                  |                  |             |  |
| DIL U            | 1 = Interrupt is pending                                 |                                  |                     |                |                  |                  |             |  |
|                  | 0 = Interrupt i                                          | s not pending                    |                     |                |                  |                  |             |  |
|                  |                                                          |                                  |                     |                |                  |                  |             |  |
| Note: In         | terrupt flag bits a                                      | re set when an                   | interrupt           |                |                  |                  |             |  |
| CC               | ondition occurs, re                                      | egardless of the                 | e state of          |                |                  |                  |             |  |
| its              | corresponding e                                          | enable bit or th                 | e Global            |                |                  |                  |             |  |
| ln'<br>re        | terrupt Enable b<br>gister User soft                     | nt, GIE 01 the<br>ware should er | INTCON<br>Isure the |                |                  |                  |             |  |
| ap               | propriate interru                                        | ot flag bits are c               | lear prior          |                |                  |                  |             |  |
| to               | enabling an inter                                        | rrupt.                           |                     |                |                  |                  |             |  |

## REGISTER 7-5: PIR1: PERIPHERAL INTERRUPT REQUEST REGISTER 1

| R/W-1/1                               | R/W-1/1                                 | R/W-1/1 | R/W-1/1                                               | U-0 | U-0 | U-0 | U-0   |
|---------------------------------------|-----------------------------------------|---------|-------------------------------------------------------|-----|-----|-----|-------|
| WPUB7                                 | WPUB6                                   | WPUB5   | WPUB4                                                 | —   | —   | —   | —     |
| bit 7                                 |                                         |         |                                                       |     |     |     | bit 0 |
|                                       |                                         |         |                                                       |     |     |     |       |
| Legend:                               |                                         |         |                                                       |     |     |     |       |
| R = Readable                          | R = Readable bit W = Writable bit       |         | U = Unimplemented bit, read as '0'                    |     |     |     |       |
| u = Bit is uncha                      | a = Bit is unchanged x = Bit is unknown |         | -n/n = Value at POR and BOR/Value at all other Resets |     |     |     |       |
| '1' = Bit is set '0' = Bit is cleared |                                         |         |                                                       |     |     |     |       |

## **REGISTER 11-11: WPUB: WEAK PULL-UP PORTB REGISTER**<sup>(1),(2)</sup>

| bit 7-4 | WPUB<7:4>: Weak Pull-up Register bits |
|---------|---------------------------------------|
|         | 1 = Pull-up enabled                   |
|         | 0 = Pull-up disabled                  |
|         |                                       |

bit 3-0 Unimplemented: Read as '0'

- Note 1: Global WPUEN bit of the OPTION\_REG register must be cleared for individual pull-ups to be enabled.
  - 2: The weak pull-up device is automatically disabled if the pin is configured as an output.

| Name       | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2 | Bit 1   | Bit 0   | Register<br>on Page |
|------------|--------|--------|--------|--------|--------|-------|---------|---------|---------------------|
| ANSELB     | —      | —      | ANSB5  | ANSB4  | —      |       | —       | —       | 114                 |
| APFCON     | —      | _      | _      | SSSEL  | T1GSEL |       | CLC1SEL | NCO1SEL | 107                 |
| LATB       | LATB7  | LATB6  | LATB5  | LATB4  | _      |       | —       | —       | 114                 |
| OPTION_REG | WPUEN  | INTEDG | TMR0CS | TMR0SE | PSA    |       | PS<2:0> |         | 154                 |
| PORTB      | RB7    | RB6    | RB5    | RB4    | _      |       | —       | —       | 113                 |
| TRISB      | TRISB7 | TRISB6 | TRISB5 | TRISB4 | _      |       | —       | —       | 113                 |
| WPUB       | WPUB7  | WPUB6  | WPUB5  | WPUB4  | _      | _     | _       | _       | 115                 |

 TABLE 11-6:
 SUMMARY OF REGISTERS ASSOCIATED WITH PORTB

**Legend:** x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by PORTB.**Note 1:**Unimplemented, read as '1'.

|  | ABLE 11-7: | SUMMARY OF CONFIGURATION WOR | D WITH PORTE |
|--|------------|------------------------------|--------------|
|--|------------|------------------------------|--------------|

| Name    | Bits | Bit -/7 | Bit -/6 | Bit 13/5 | Bit 12/4  | Bit 11/3 | Bit 10/2            | Bit 9/1 | Bit 8/0 | Register<br>on Page |
|---------|------|---------|---------|----------|-----------|----------|---------------------|---------|---------|---------------------|
|         | 13:8 |         |         | FCMEN    | IESO      | CLKOUTEN | BOREN<1:0>          |         | —       |                     |
| CONFIG1 | 7:0  | CP      | MCLRE   | PWRTE    | WDTE<1:0> |          | WDTE<1:0> FOSC<2:0> |         |         | 41                  |

**Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by PORTB.

### 11.7 PORTC Registers

#### 11.7.1 DATA REGISTER

PORTC is a 8-bit wide, bidirectional port. The corresponding data direction register is TRISC (Register 11-13). Setting a TRISC bit (= 1) will make the corresponding PORTC pin an input (i.e., disable the output driver). Clearing a TRISC bit (= 0) will make the corresponding PORTC pin an output (i.e., enable the output driver and put the contents of the output latch on the selected pin). Example 11-1 shows how to initialize an I/O port.

Reading the PORTC register (Register 11-12) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch (LATC).

#### 11.7.2 DIRECTION CONTROL

The TRISC register (Register 11-13) controls the PORTC pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISC register are maintained set when using them as analog inputs. I/O pins configured as analog input always read '0'.

#### 11.7.3 ANALOG CONTROL

The ANSELC register (Register 11-15) is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSELC bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly.

The state of the ANSELC bits has no effect on digital output functions. A pin with TRIS clear and ANSELC set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

| Note: | The ANSELC bits default to the Analog        |
|-------|----------------------------------------------|
|       | mode after Reset. To use any pins as         |
|       | digital general purpose or peripheral        |
|       | inputs, the corresponding ANSEL bits         |
|       | must be initialized to '0' by user software. |

# 11.7.4 PORTC FUNCTIONS AND OUTPUT PRIORITIES

Each PORTC pin is multiplexed with other functions. The pins, their combined functions and their output priorities are shown in Table 11-8.

When multiple outputs are enabled, the actual pin control goes to the peripheral with the highest priority.

Analog input and some digital input functions are not included in the output priority list. These input functions can remain active when the pin is configured as an output. Certain digital input functions override other port functions and are included in the output priority list.

| Pin Name | Function Priority <sup>(1)</sup>            |
|----------|---------------------------------------------|
| RC0      | CLC2<br>RC0                                 |
| RC1      | NCO1 <sup>(2)</sup><br>PWM4<br>RC1          |
| RC2      | RC2                                         |
| RC3      | PWM2<br>RC3                                 |
| RC4      | CWG1B<br>CLC4<br>C2OUT<br>RC4               |
| RC5      | CWG1A<br>CLC1 <sup>(3)</sup><br>PWM1<br>RC5 |
| RC6      | NCO1 <sup>(3)</sup><br>RC6                  |
| RC7      | SDO<br>RC7                                  |

#### TABLE 11-8: PORTC OUTPUT PRIORITY

Note 1: Priority listed from highest to lowest.

2: Default pin (see APFCON register).

3: Alternate pin (see APFCON register).

#### REGISTER 11-15: ANSELC: PORTC ANALOG SELECT REGISTER

| R/W-1/1 | R/W-1/1 | U-0 | U-0 | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 |
|---------|---------|-----|-----|---------|---------|---------|---------|
| ANSC7   | ANSC6   | —   | —   | ANSC3   | ANSC2   | ANSC1   | ANSC0   |
| bit 7   |         |     |     |         |         |         | bit 0   |
|         |         |     |     |         |         |         |         |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7-6 | <ul> <li>ANSC&lt;7:6&gt;: Analog Select between Analog or Digital Function on pins RC&lt;7:6&gt;, respectively</li> <li>1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled.</li> <li>0 = Digital I/O. Pin is assigned to port or digital special function.</li> </ul> |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 5-4 | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                        |
| bit 3-0 | <ul> <li>ANSC&lt;3:0&gt;: Analog Select between Analog or Digital Function on pins RC&lt;3:0&gt;, respectively</li> <li>1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled.</li> <li>0 = Digital I/O. Pin is assigned to port or digital special function.</li> </ul> |

**Note 1:** When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.

#### TABLE 11-9: SUMMARY OF REGISTERS ASSOCIATED WITH PORTC

| Name   | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Register<br>on Page |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------------------|
| ANSELC | ANSC7  | ANSC6  | —      | —      | ANSC3  | ANSC2  | ANSC1  | ANSC0  | 118                 |
| LATC   | LATC7  | LATC6  | LATC5  | LATC4  | LATC3  | LATC2  | LATC1  | LATC0  | 117                 |
| PORTC  | RC7    | RC6    | RC5    | RC4    | RC3    | RC2    | RC1    | RC0    | 117                 |
| TRISC  | TRISC7 | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 117                 |

**Legend:** x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by PORTC.

#### 15.2.6 ADC CONVERSION PROCEDURE

This is an example procedure for using the ADC to perform an Analog-to-Digital conversion:

- 1. Configure Port:
  - Disable pin output driver (Refer to the TRIS register)
  - Configure pin as analog (Refer to the ANSEL register)
  - Disable weak pull-ups either globally (Refer to the OPTION\_REG register) or individually (Refer to the appropriate WPUx register).
- 2. Configure the ADC module:
  - Select ADC conversion clock
  - Configure voltage reference
  - · Select ADC input channel
  - Turn on ADC module
- 3. Configure ADC interrupt (optional):
  - Clear ADC interrupt flag
  - · Enable ADC interrupt
  - · Enable peripheral interrupt
  - Enable global interrupt<sup>(1)</sup>
- 4. Wait the required acquisition time<sup>(2)</sup>.
- 5. Start conversion by setting the GO/DONE bit.
- 6. Wait for ADC conversion to complete by one of the following:
  - Polling the GO/DONE bit
  - Waiting for the ADC interrupt (interrupts enabled)
- 7. Read ADC Result.
- 8. Clear the ADC interrupt flag (required if interrupt is enabled).

**Note 1:** The global interrupt can be disabled if the user is attempting to wake-up from Sleep and resume in-line code execution.

2: Refer to Section 15.4 "ADC Acquisition Requirements".

#### EXAMPLE 15-1: ADC CONVERSION

```
;This code block configures the ADC
; for polling, Vdd and Vss references, FRC
;oscillator and ANO input.
;Conversion start & polling for completion
; are included.
BANKSEL
         ADCON1
                      ;
         B'11110000' ;Right justify, FRC
MOVLW
                     ;oscillator
MOVWF
         ADCON1
                      ;Vdd and Vss Vref+
BANKSEL
         TRISA
         TRISA,0
                     ;Set RA0 to input
BSF
BANKSEL
         ANSEL
                      ;
BSF
         ANSEL,0
                     ;Set RA0 to analog
BANKSEL
         WPUA
BCF
         WPUA,0
                     ;Disable weak
                      pull-up on RAO
BANKSEL
         ADCON0
                     ;
         B'00000001' ;Select channel AN0
MOVLW
MOVWF
         ADCON0
                     ;Turn ADC On
         SampleTime ;Acquisiton delay
CALL
         ADCON0, ADGO ; Start conversion
BSF
BTFSC
         ADCON0, ADGO ; Is conversion done?
GOTO
                    ;No, test again
         $-1
BANKSEL
        ADRESH
                    ;
MOVE
         ADRESH,W ;Read upper 2 bits
MOVWF
         RESULTHI ;store in GPR space
BANKSEL
         ADRESL
                     ;
         ADRESL,W
                     ;Read lower 8 bits
MOVF
MOVWF
         RESULTLO
                      ;Store in GPR space
```

#### 19.3 Timer1 Prescaler

Timer1 has four prescaler options allowing 1, 2, 4 or 8 divisions of the clock input. The T1CKPS bits of the T1CON register control the prescale counter. The prescale counter is not directly readable or writable; however, the prescaler counter is cleared upon a write to TMR1H or TMR1L.

#### 19.4 Timer1 (Secondary) Oscillator

A dedicated low-power 32.768 kHz oscillator circuit is built-in between pins SOSCI (input) and SOSCO (amplifier output). This internal circuit is to be used in conjunction with an external 32.768 kHz crystal. The oscillator circuit is enabled by setting the T1OSCEN bit of the T1CON register. The oscillator will continue to run during Sleep.

Note: The oscillator requires some time to start-up and stabilize before use. The SOSCR bit in the OSCSTAT register monitors the oscillator and indicates when the oscillator is ready for use. When T1OSCEN is set, the SOSCR bit is cleared. After 1024 cycles of the oscillator are countered, the SOSCR bit is set, indicating that the oscillator should be stable and ready for use.

#### 19.5 Timer1 Operation in Asynchronous Counter Mode

If control bit T1SYNC of the T1CON register is set, the external clock input is not synchronized. The timer increments asynchronously to the internal phase clocks. If the external clock source is selected then the timer will continue to run during Sleep and can generate an interrupt on overflow, which will wake-up the processor. However, special precautions in software are needed to read/write the timer (see Section 19.5.1 "Reading and Writing Timer1 in Asynchronous Counter Mode").

| Note: | When switching from synchronous to        |
|-------|-------------------------------------------|
|       | asynchronous operation, it is possible to |
|       | skip an increment. When switching from    |
|       | asynchronous to synchronous operation,    |
|       | it is possible to produce an additional   |
|       | increment.                                |

#### 19.5.1 READING AND WRITING TIMER1 IN ASYNCHRONOUS COUNTER MODE

Reading TMR1H or TMR1L while the timer is running from an external asynchronous clock will ensure a valid read (taken care of in hardware). However, the user should keep in mind that reading the 16-bit timer in two 8-bit values itself, poses certain problems, since the timer may overflow between the reads. For writes, it is recommended that the user simply stop the timer and write the desired values. A write contention may occur by writing to the timer registers, while the register is incrementing. This may produce an unpredictable value in the TMR1H:TMR1L register pair.

#### 19.6 Timer1 Gate

Timer1 can be configured to count freely or the count can be enabled and disabled using Timer1 gate circuitry. This is also referred to as Timer1 Gate Enable.

Timer1 gate can also be driven by multiple selectable sources.

#### 19.6.1 TIMER1 GATE ENABLE

The Timer1 Gate Enable mode is enabled by setting the TMR1GE bit of the T1GCON register. The polarity of the Timer1 Gate Enable mode is configured using the T1GPOL bit of the T1GCON register.

When Timer1 Gate Enable mode is enabled, Timer1 will increment on the rising edge of the Timer1 clock source. When Timer1 Gate Enable mode is disabled, no incrementing will occur and Timer1 will hold the current count. See Figure 19-3 for timing details.

## TABLE 19-3: TIMER1 GATE ENABLE SELECTIONS

| T1CLK      | T1GPOL | T1G | Timer1 Operation |
|------------|--------|-----|------------------|
| 1          | 0      | 0   | Counts           |
| $\uparrow$ | 0      | 1   | Holds Count      |
| $\uparrow$ | 1      | 0   | Holds Count      |
| $\uparrow$ | 1      | 1   | Counts           |

#### 19.6.2 TIMER1 GATE SOURCE SELECTION

Timer1 gate source selections are shown in Table 19-4. Source selection is controlled by the T1GSS<1:0> bits of the T1GCON register. The polarity for each available source is also selectable. Polarity selection is controlled by the T1GPOL bit of the T1GCON register.

| TABLE 19-4: | TIMER1 GA | <b>ATE SOURCES</b> |
|-------------|-----------|--------------------|
|-------------|-----------|--------------------|

| T1GSS | Timer1 Gate Source                                                    |
|-------|-----------------------------------------------------------------------|
| 00    | Timer1 Gate pin (T1G)                                                 |
| 01    | Overflow of Timer0 (T0_overflow)<br>(TMR0 increments from FFh to 00h) |
| 10    | Comparator 1 Output (C1OUT_sync) <sup>(1)</sup>                       |
| 11    | Comparator 2 Output (C2OUT_sync) <sup>(1)</sup>                       |
| N / / |                                                                       |

Note 1: Optionally synchronized comparator output.

## 21.6.13.2 Bus Collision During a Repeated Start Condition

During a Repeated Start condition, a bus collision occurs if:

- a) A low level is sampled on SDAx when SCLx goes from low level to high level (Case 1).
- SCLx goes low before SDAx is asserted low, indicating that another master is attempting to transmit a data '1' (Case 2).

When the user releases SDAx and the pin is allowed to float high, the BRG is loaded with SSPxADD and counts down to zero. The SCLx pin is then deasserted and when sampled high, the SDAx pin is sampled. If SDAx is low, a bus collision has occurred (i.e., another master is attempting to transmit a data '0', Figure 21-36). If SDAx is sampled high, the BRG is reloaded and begins counting. If SDAx goes from high-to-low before the BRG times out, no bus collision occurs because no two masters can assert SDAx at exactly the same time.

If SCLx goes from high-to-low before the BRG times out and SDAx has not already been asserted, a bus collision occurs. In this case, another master is attempting to transmit a data '1' during the Repeated Start condition, see Figure 21-37.

If, at the end of the BRG time-out, both SCLx and SDAx are still high, the SDAx pin is driven low and the BRG is reloaded and begins counting. At the end of the count, regardless of the status of the SCLx pin, the SCLx pin is driven low and the Repeated Start condition is complete.

#### FIGURE 21-36: BUS COLLISION DURING A REPEATED START CONDITION (CASE 1)



#### FIGURE 21-37: BUS COLLISION DURING REPEATED START CONDITION (CASE 2)



| R/W-0/0          | R-0/0                             | R/W-0/0                        | R/S/HS-0/0                    | R/S/HS-0/0                    | R/S/HS-0/0        | R/S/HS-0/0       | R/W/HS-0/0    |
|------------------|-----------------------------------|--------------------------------|-------------------------------|-------------------------------|-------------------|------------------|---------------|
| GCEN             | ACKSTAT                           | ACKDT                          | ACKEN                         | RCEN                          | PEN               | RSEN             | SEN           |
| bit 7            |                                   |                                |                               |                               |                   |                  | bit 0         |
|                  |                                   |                                |                               |                               |                   |                  |               |
| Legend:          |                                   |                                |                               |                               |                   |                  |               |
| R = Readable     | bit                               | W = Writable                   | bit                           | U = Unimpler                  | mented bit, reac  | l as '0'         |               |
| u = Bit is unch  | anged                             | x = Bit is unk                 | nown                          | -n/n = Value a                | at POR and BO     | R/Value at all c | other Resets  |
| '1' = Bit is set |                                   | '0' = Bit is cle               | ared                          | HC = Cleared                  | d by hardware     | S = User set     |               |
|                  |                                   |                                |                               |                               |                   |                  |               |
| bit 7            | GCEN: Gene                        | eral Call Enable               | bit (in I <sup>2</sup> C Sla  | ve mode only)                 |                   |                  |               |
|                  | 1 = Enable in                     | terrupt when a                 | general call a                | ddress (0x00 d                | or 00h) is receiv | ed in the SSPx   | ŚR            |
|                  | 0 = General of                    | call address dis               |                               |                               |                   |                  |               |
| bit 6            |                                   | cknowledge St                  | atus bit (in I <sup>2</sup> C | mode only)                    |                   |                  |               |
|                  | 0 = Acknowle                      | edge was not recei             | ved                           |                               |                   |                  |               |
| bit 5            | ACKDT: Ack                        | nowledge Data                  | bit (in I <sup>2</sup> C mo   | de only)                      |                   |                  |               |
|                  | In Receive m                      | ode:                           | ,                             |                               |                   |                  |               |
|                  | Value transm                      | itted when the                 | user initiates a              | an Acknowledg                 | je sequence at    | the end of a ree | ceive         |
|                  | 1 = Not Ackn                      | owledge                        |                               |                               |                   |                  |               |
| hit 1            |                                   | euge                           | ionao Enchio                  | hit (in 120 Maa               | tor mode only)    |                  |               |
| DIL 4            | In Master Po                      | nowiedye Seqi                  | Lence Enable                  |                               | ter mode only)    |                  |               |
|                  | 1 = Initiate A                    | Acknowledae                    | sequence on                   | SDAx and S                    | CLx pins. and     | l transmit ACI   | KDT data bit. |
|                  | Automati                          | ically cleared b               | y hardware.                   |                               | - <b>i</b> - ,    |                  |               |
|                  | 0 = Acknowle                      | edge sequence                  | eidle                         |                               |                   |                  |               |
| bit 3            | RCEN: Rece                        | ive Enable bit (               | in I <sup>2</sup> C Master    | mode only)                    |                   |                  |               |
|                  | 1 = Enables I                     | Receive mode                   | for I <sup>2</sup> C          |                               |                   |                  |               |
| hit 0            |                                   | ule<br>andition Enable         | hit (in 120 Ma                | ator mode only                |                   |                  |               |
| DIL 2            | SCKy Peleas                       |                                |                               |                               | y)                |                  |               |
|                  | 1 = Initiate St                   | op condition or                | SDAx and S                    | CL x pins. Auto               | matically cleare  | d by hardware    |               |
|                  | 0 = Stop cond                     | dition idle                    |                               |                               |                   |                  |               |
| bit 1            | RSEN: Repe                        | ated Start Con                 | dition Enable b               | oit (in I <sup>2</sup> C Mast | er mode only)     |                  |               |
|                  | 1 = Initiate R                    | Repeated Start                 | condition on S                | DAx and SCL>                  | c pins. Automati  | cally cleared by | y hardware.   |
|                  | 0 = Repeate                       | d Start conditio               | n idle                        |                               |                   |                  |               |
| bit 0            | SEN: Start Co                     | ondition Enable                | e/Stretch Enab                | le bit                        |                   |                  |               |
|                  | In Master mo                      | <u>de:</u><br>art condition of |                               |                               | motioally aloars  | d by bardwara    |               |
|                  | 1 = Initiate St<br>0 = Start cond | dition idle                    | I SDAX and SV                 | SEX pills. Auto               |                   | eu by naruware   | •             |
|                  | In Slave mod                      | <u>e:</u>                      |                               |                               |                   |                  |               |
|                  | 1 = Clock stre                    | etching is enab                | led for both sla              | ave transmit ar               | nd slave receive  | e (stretch enabl | ed)           |
|                  | 0 = Clock stre                    | etching is disat               | led                           |                               |                   |                  |               |
|                  |                                   |                                |                               | _                             |                   |                  |               |

## REGISTER 21-3: SSPxCON2: SSP CONTROL REGISTER 2<sup>(1)</sup>

**Note 1:** For bits ACKEN, RCEN, PEN, RSEN, SEN: If the I<sup>2</sup>C module is not in the Idle mode, this bit may not be set (no spooling) and the SSPxBUF may not be written (or writes to the SSPxBUF are disabled).

|        |                |            |                             |                | SYNC       | C = 0, BRGH                 | H = 1, BRC     | <b>G16 =</b> 0 |                             |                |            |                             |
|--------|----------------|------------|-----------------------------|----------------|------------|-----------------------------|----------------|----------------|-----------------------------|----------------|------------|-----------------------------|
| BAUD   | Fos            | c = 8.00   | 0 MHz                       | Fos            | c = 4.00   | 0 MHz                       | Foso           | = 3.686        | 4 MHz                       | Fos            | c = 1.00   | ) MHz                       |
| RATE   | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error     | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) |
| 300    | —              |            |                             | _              | _          |                             | _              | _              | _                           | 300            | 0.16       | 207                         |
| 1200   | —              |            | —                           | 1202           | 0.16       | 207                         | 1200           | 0.00           | 191                         | 1202           | 0.16       | 51                          |
| 2400   | 2404           | 0.16       | 207                         | 2404           | 0.16       | 103                         | 2400           | 0.00           | 95                          | 2404           | 0.16       | 25                          |
| 9600   | 9615           | 0.16       | 51                          | 9615           | 0.16       | 25                          | 9600           | 0.00           | 23                          | —              | _          | _                           |
| 10417  | 10417          | 0.00       | 47                          | 10417          | 0.00       | 23                          | 10473          | 0.53           | 21                          | 10417          | 0.00       | 5                           |
| 19.2k  | 19231          | 0.16       | 25                          | 19.23k         | 0.16       | 12                          | 19.2k          | 0.00           | 11                          | _              | _          | _                           |
| 57.6k  | 55556          | -3.55      | 8                           | —              | _          | _                           | 57.60k         | 0.00           | 3                           | —              | _          | _                           |
| 115.2k | —              | _          | —                           | —              | —          | _                           | 115.2k         | 0.00           | 1                           | _              | —          | _                           |

| TABLE 22-5: BAUD RATES FOR ASTNCHRONOUS MODES (CONTINUE) | ABLE 22-5: | BAUD RATES FOR ASYNCHRONOUS MODES (CONTINUED) |
|----------------------------------------------------------|------------|-----------------------------------------------|
|----------------------------------------------------------|------------|-----------------------------------------------|

|        |                |            |                             |                | SYNC       | <b>C</b> = 0, BRGH          | l = 0, BRG     | <b>616 =</b> 1 |                             |                |            |                             |
|--------|----------------|------------|-----------------------------|----------------|------------|-----------------------------|----------------|----------------|-----------------------------|----------------|------------|-----------------------------|
| BAUD   | Fosc           | = 20.00    | 0 MHz                       | Fosc           | = 18.43    | 2 MHz                       | Fosc           | : = 16.00      | 0 MHz                       | Fosc           | = 11.059   | 92 MHz                      |
| RATE   | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error     | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) |
| 300    | 300.0          | -0.01      | 4166                        | 300.0          | 0.00       | 3839                        | 300.03         | 0.01           | 3332                        | 300.0          | 0.00       | 2303                        |
| 1200   | 1200           | -0.03      | 1041                        | 1200           | 0.00       | 959                         | 1200.5         | 0.04           | 832                         | 1200           | 0.00       | 575                         |
| 2400   | 2399           | -0.03      | 520                         | 2400           | 0.00       | 479                         | 2398           | -0.08          | 416                         | 2400           | 0.00       | 287                         |
| 9600   | 9615           | 0.16       | 129                         | 9600           | 0.00       | 119                         | 9615           | 0.16           | 103                         | 9600           | 0.00       | 71                          |
| 10417  | 10417          | 0.00       | 119                         | 10378          | -0.37      | 110                         | 10417          | 0.00           | 95                          | 10473          | 0.53       | 65                          |
| 19.2k  | 19.23k         | 0.16       | 64                          | 19.20k         | 0.00       | 59                          | 19.23k         | 0.16           | 51                          | 19.20k         | 0.00       | 35                          |
| 57.6k  | 56.818         | -1.36      | 21                          | 57.60k         | 0.00       | 19                          | 58.82k         | 2.12           | 16                          | 57.60k         | 0.00       | 11                          |
| 115.2k | 113.636        | -1.36      | 10                          | 115.2k         | 0.00       | 9                           | 111.11k        | -3.55          | 8                           | 115.2k         | 0.00       | 5                           |

|        |                |            |                             |                | SYNC       | C = 0, BRGH                 | l = 0, BRC     | G16 = 1    |                             |                |            |                             |
|--------|----------------|------------|-----------------------------|----------------|------------|-----------------------------|----------------|------------|-----------------------------|----------------|------------|-----------------------------|
| BAUD   | Fos            | c = 8.00   | 0 MHz                       | Fos            | c = 4.000  | 0 MHz                       | Fosc           | = 3.686    | 4 MHz                       | Fos            | c = 1.000  | ) MHz                       |
| RATE   | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) |
| 300    | 299.9          | -0.02      | 1666                        | 300.1          | 0.04       | 832                         | 300.0          | 0.00       | 767                         | 300.5          | 0.16       | 207                         |
| 1200   | 1199           | -0.08      | 416                         | 1202           | 0.16       | 207                         | 1200           | 0.00       | 191                         | 1202           | 0.16       | 51                          |
| 2400   | 2404           | 0.16       | 207                         | 2404           | 0.16       | 103                         | 2400           | 0.00       | 95                          | 2404           | 0.16       | 25                          |
| 9600   | 9615           | 0.16       | 51                          | 9615           | 0.16       | 25                          | 9600           | 0.00       | 23                          | —              | _          | _                           |
| 10417  | 10417          | 0.00       | 47                          | 10417          | 0.00       | 23                          | 10473          | 0.53       | 21                          | 10417          | 0.00       | 5                           |
| 19.2k  | 19.23k         | 0.16       | 25                          | 19.23k         | 0.16       | 12                          | 19.20k         | 0.00       | 11                          | —              | _          | _                           |
| 57.6k  | 55556          | -3.55      | 8                           | —              | —          | —                           | 57.60k         | 0.00       | 3                           | —              | —          | —                           |
| 115.2k | —              | _          | _                           | —              | _          | _                           | 115.2k         | 0.00       | 1                           | _              | _          | —                           |

#### 24.1.5 CLCx SETUP STEPS

The following steps should be followed when setting up the CLCx:

- Disable CLCx by clearing the LCxEN bit.
- Select desired inputs using CLCxSEL0 and CLCxSEL1 registers (See Table 24-1).
- Clear any associated ANSEL bits.
- Set all TRIS bits associated with inputs.
- · Clear all TRIS bits associated with outputs.
- Enable the chosen inputs through the four gates using CLCxGLS0, CLCxGLS1, CLCxGLS2, and CLCxGLS3 registers.
- Select the gate output polarities with the LCxPOLy bits of the CLCxPOL register.
- Select the desired logic function with the LCxMODE<2:0> bits of the CLCxCON register.
- Select the desired polarity of the logic output with the LCxPOL bit of the CLCxPOL register. (This step may be combined with the previous gate output polarity step).
- If driving a device, set the LCxOE bit in the CLCxCON register and also clear the TRIS bit corresponding to that output.
- If interrupts are desired, configure the following bits:
  - Set the LCxINTP bit in the CLCxCON register for rising event.
  - Set the LCxINTN bit in the CLCxCON register or falling event.
  - Set the CLCxIE bit of the associated PIE registers.
  - Set the GIE and PEIE bits of the INTCON register.
- Enable the CLCx by setting the LCxEN bit of the CLCxCON register.

## 24.2 CLCx Interrupts

An interrupt will be generated upon a change in the output value of the CLCx when the appropriate interrupt enables are set. A rising edge detector and a falling edge detector are present in each CLC for this purpose.

The CLCxIF bit of the associated PIR registers will be set when either edge detector is triggered and its associated enable bit is set. The LCxINTP enables rising edge interrupts and the LCxINTN bit enables falling edge interrupts. Both are located in the CLCxCON register.

To fully enable the interrupt, set the following bits:

- · LCxON bit of the CLCxCON register
- · CLCxIE bit of the associated PIE registers
- LCxINTP bit of the CLCxCON register (for a rising edge detection)
- LCxINTN bit of the CLCxCON register (for a falling edge detection)
- · PEIE and GIE bits of the INTCON register

The CLCxIF bit of the associated PIR registers, must be cleared in software as part of the interrupt service. If another edge is detected while this flag is being cleared, the flag will still be set at the end of the sequence.

### 24.3 Output Mirror Copies

Mirror copies of all LCxCON output bits are contained in the CLCxDATA register. Reading this register reads the outputs of all CLCs simultaneously. This prevents any reading skew introduced by testing or reading the CLCxOUT bits in the individual CLCxCON registers.

#### 24.4 Effects of a Reset

The CLCxCON register is cleared to zero as the result of a Reset. All other selection and gating values remain unchanged.

## 24.5 Operation During Sleep

The CLC module operates independently from the system clock and will continue to run during Sleep, provided that the input sources selected remain active.

The HFINTOSC remains active during Sleep when the CLC module is enabled and the HFINTOSC is selected as an input source, regardless of the system clock source selected.

In other words, if the HFINTOSC is simultaneously selected as the system clock and as a CLC input source, when the CLC is enabled, the CPU will go idle during Sleep, but the CLC will continue to operate and the HFINTOSC will remain active.

This will have a direct effect on the Sleep mode current.

## FIGURE 28-1: GENERAL FORMAT FOR INSTRUCTIONS

| OPCODE                                                                                                                                                                                                                                                                                                                              | , ,<br>d                                                                            | 0                  | f (FILE #)                                                               | 0                                          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------|--------------------------------------------|
| d = 0 for destine                                                                                                                                                                                                                                                                                                                   |                                                                                     |                    | . (== ")                                                                 |                                            |
| d = 0 for destina<br>d = 1 for destina<br>f = 7-bit file regis                                                                                                                                                                                                                                                                      | tion f<br>ster add                                                                  | dres               | S                                                                        |                                            |
| Bit-oriented file regis                                                                                                                                                                                                                                                                                                             | <b>ster op</b><br>0 9                                                               | erat<br>7          | t <b>ions</b><br>6                                                       | 0                                          |
| OPCODE                                                                                                                                                                                                                                                                                                                              | b (Bl                                                                               | T #)               | f (FILE #                                                                | )                                          |
| b = 3-bit bit addr<br>f = 7-bit file regis                                                                                                                                                                                                                                                                                          | ess<br>ster ado                                                                     | dres               | S                                                                        |                                            |
| Literal and control o                                                                                                                                                                                                                                                                                                               | peratio                                                                             | ons                |                                                                          |                                            |
| General                                                                                                                                                                                                                                                                                                                             |                                                                                     |                    |                                                                          |                                            |
| 13                                                                                                                                                                                                                                                                                                                                  | 8                                                                                   | 7                  | L. (1:t 1)                                                               | 0                                          |
| OPCODE                                                                                                                                                                                                                                                                                                                              |                                                                                     |                    | K (literal)                                                              |                                            |
| k = 8-bit immedia                                                                                                                                                                                                                                                                                                                   | ate vali                                                                            | ue                 |                                                                          |                                            |
| CALL and GOTO instru                                                                                                                                                                                                                                                                                                                | ctions                                                                              | only               |                                                                          |                                            |
| <u>13 11 10</u>                                                                                                                                                                                                                                                                                                                     | )                                                                                   |                    |                                                                          | 0                                          |
| OPCODE                                                                                                                                                                                                                                                                                                                              |                                                                                     | k (                | (literal)                                                                |                                            |
| k = 11-bit immed                                                                                                                                                                                                                                                                                                                    | iate va                                                                             | lue                |                                                                          |                                            |
| MOUT D instruction only                                                                                                                                                                                                                                                                                                             |                                                                                     |                    |                                                                          |                                            |
| 13                                                                                                                                                                                                                                                                                                                                  |                                                                                     | 7 (                | 3                                                                        | 0                                          |
| OPCODE                                                                                                                                                                                                                                                                                                                              |                                                                                     |                    | k (literal)                                                              |                                            |
|                                                                                                                                                                                                                                                                                                                                     |                                                                                     |                    |                                                                          |                                            |
| k = 7-bit immedia                                                                                                                                                                                                                                                                                                                   | ate valu                                                                            | Je                 |                                                                          |                                            |
| k = 7-bit immedia                                                                                                                                                                                                                                                                                                                   | ate valı                                                                            | le                 |                                                                          |                                            |
| k = 7-bit immedia                                                                                                                                                                                                                                                                                                                   | ate valu<br>/                                                                       | he                 |                                                                          |                                            |
| k = 7-bit immedia                                                                                                                                                                                                                                                                                                                   | ate valu                                                                            | Je                 | 5 4                                                                      | 0                                          |
| k = 7-bit immedia                                                                                                                                                                                                                                                                                                                   | ate valu                                                                            | Je                 | 5 4<br>k (literal                                                        | 0                                          |
| k = 7-bit immedia<br>MOVLB instruction only<br>13<br>OPCODE<br>k = 5-bit immedia                                                                                                                                                                                                                                                    | ate valu<br>/<br>ate valu                                                           | Je                 | 5 4<br>k (literal                                                        | 0                                          |
| k = 7-bit immedia<br>MOVLB instruction only<br>13<br>OPCODE<br>k = 5-bit immedia<br>BRA instruction only                                                                                                                                                                                                                            | ate valu<br>/<br>ate valu                                                           | le<br>le           | 5 4<br>k (literal                                                        | 0                                          |
| k = 7-bit immedia                                                                                                                                                                                                                                                                                                                   | ate valu<br>/<br>ate valu<br>9 8                                                    | Je                 | 5 4<br>k (literal                                                        | 0                                          |
| k = 7-bit immedia                                                                                                                                                                                                                                                                                                                   | ate valı , ate valı , ate valı , 9 8                                                | le                 | 5 4<br>k (literal                                                        | 0                                          |
| k = 7-bit immedia<br>MOVLB instruction only<br>13<br>OPCODE<br>k = 5-bit immedia<br>BRA instruction only<br>13<br>OPCODE<br>k = 9-bit immedia                                                                                                                                                                                       | ate valu<br>/<br>ate valu<br>9 8<br><br>ate val                                     | ue                 | 5 4<br>k (literal                                                        | 0<br>))<br>0                               |
| k = 7-bit immedia<br>MOVLB instruction only<br>13<br>OPCODE<br>k = 5-bit immedia<br>BRA instruction only<br>13<br>OPCODE<br>k = 9-bit immedia<br>FSR Offset instruction                                                                                                                                                             | ate valu<br>ate valu<br>9 8<br>ate valu                                             | ue                 | 5 4<br>k (literal                                                        | 0<br>))<br>0                               |
| k = 7-bit immedia<br>MOVLB instruction only<br>13<br>OPCODE<br>k = 5-bit immedia<br>BRA instruction only<br>13<br>OPCODE<br>k = 9-bit immedi<br>FSR Offset instruction<br>13                                                                                                                                                        | ate valu<br>/<br>ate valu<br>9 8<br>ate valu<br>ate valu<br>ate val                 | ue<br>ue<br>6      | 5 4<br>k (literal<br>k (literal)                                         | 0<br>))<br>0                               |
| k = 7-bit immedia<br>MOVLB instruction only<br>13<br>OPCODE<br>k = 5-bit immedia<br>BRA instruction only<br>13<br>OPCODE<br>k = 9-bit immedia<br>FSR Offset instruction<br>13<br>OPCODE                                                                                                                                             | ate valu<br>ate valu<br>9 8<br>4<br>ate valu<br>ate valu<br>15<br>7                 | ue<br>n<br>n       | 5 4<br>k (literal<br>k (literal)<br>5<br>k (literal                      | 0<br>))<br>0<br>0                          |
| k = 7-bit immedia<br>MOVLB instruction only<br>13<br>OPCODE<br>k = 5-bit immedia<br>BRA instruction only<br>13<br>OPCODE<br>k = 9-bit immedi<br>FSR Offset instruction<br>13<br>OPCODE<br>n = appropriate<br>k = 6-bit immedi                                                                                                       | ate valu<br>ate valu<br>9 8<br>ate valu<br>ate val<br>s<br>FSR<br>ate val           | ue<br>6<br>n<br>ue | 5 4<br>k (literal<br>k (literal)<br>5<br>k (literal                      | 0<br>))<br>0<br>())                        |
| k = 7-bit immedia<br>MOVLB instruction only<br>13<br>OPCODE<br>k = 5-bit immedia<br>BRA instruction only<br>13<br>OPCODE<br>k = 9-bit immedia<br>FSR Offset instruction<br>13<br>OPCODE<br>n = appropriate<br>k = 6-bit immedia<br>FSR Increment instruct<br>13                                                                     | ate valu<br>ate valu<br>9 8<br>9 8<br>9 8<br>9 8<br>9 8<br>9 8<br>9 8<br>9 8        | ue<br>6<br>n<br>ue | 5 4<br>k (literal<br>k (literal)<br>5<br>k (literal<br>3 2 1             | 0<br>))<br>0<br>))<br>0                    |
| k = 7-bit immedia<br>MOVLB instruction only<br>13<br>OPCODE<br>k = 5-bit immedia<br>BRA instruction only<br>13<br>OPCODE<br>k = 9-bit immedi<br>FSR Offset instruction<br>13<br>OPCODE<br>n = appropriate<br>k = 6-bit immedi<br>FSR Increment instruct<br>13<br>OPCODE                                                             | ate valu<br>ate valu<br>9 8<br>ate valu<br>ate valu<br>s<br>FSR<br>ate val<br>tions | ue<br>6<br>n<br>ue | 5 4<br>k (literal)<br>k (literal)<br>5<br>k (literal)<br>3 2 1<br>n m (n | 0<br>))<br>0<br>))<br>0<br>))              |
| k = 7-bit immedia<br>MOVLB instruction only<br>13<br>OPCODE<br>k = 5-bit immedia<br>BRA instruction only<br>13<br>OPCODE<br>k = 9-bit immedia<br>FSR Offset instruction<br>13<br>OPCODE<br>n = appropriate<br>k = 6-bit immedia<br>FSR Increment instruct<br>13<br>OPCODE<br>n = appropriate<br>m = 2-bit mode                      | ate valu<br>ate valu<br>9 8<br>9 8<br>9 8<br>9 8<br>9 8<br>9 8<br>9 8<br>9 8        | ue<br>6<br>n<br>ue | 5 4<br>k (literal)<br>k (literal)<br>5<br>k (literal)<br>3 2 1<br>n m (n | 0<br>))<br>0<br>))<br>0<br>))<br>0<br>node |
| k = 7-bit immedia<br>MOVLB instruction only<br>13<br>OPCODE<br>k = 5-bit immedia<br>BRA instruction only<br>13<br>OPCODE<br>k = 9-bit immedia<br>FSR Offset instruction<br>13<br>OPCODE<br>n = appropriate<br>k = 6-bit immedia<br>FSR Increment instruct<br>13<br>OPCODE<br>n = appropriate<br>m = 2-bit mode<br>OPCODE only<br>13 | ate valu<br>ate valu<br>9 8<br>ate valu<br>9 8<br>ate valu<br>FSR<br>ate value      | ue<br>6<br>n<br>ue | 5 4<br>k (literal)<br>k (literal)<br>5<br>k (literal)<br>3 2 1<br>n m (n | 0<br>))<br>0<br>())<br>0<br>node           |

| RRF              | Rotate Right f through Carry                                                                                                                                                                                       |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ] RRF f,d                                                                                                                                                                                           |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                                                    |  |  |  |  |
| Operation:       | See description below                                                                                                                                                                                              |  |  |  |  |
| Status Affected: | С                                                                                                                                                                                                                  |  |  |  |  |
| Description:     | The contents of register 'f' are rotated<br>one bit to the right through the Carry<br>flag. If 'd' is '0', the result is placed in<br>the W register. If 'd' is '1', the result is<br>placed back in register 'f'. |  |  |  |  |



| SUBLW            | Subtract W from literal                                                                                                               |                 |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--|--|
| Syntax:          | [label] SU                                                                                                                            | JBLW k          |  |  |  |
| Operands:        | $0 \leq k \leq 255$                                                                                                                   |                 |  |  |  |
| Operation:       | $k - (W) \rightarrow (W)$                                                                                                             |                 |  |  |  |
| Status Affected: | C, DC, Z                                                                                                                              |                 |  |  |  |
| Description:     | The W register is subtracted (2's com-<br>plement method) from the 8-bit literal<br>'k'. The result is placed in the W regis-<br>ter. |                 |  |  |  |
|                  | <b>C =</b> 0                                                                                                                          | W > k           |  |  |  |
|                  | C = 1                                                                                                                                 | $W \le k$       |  |  |  |
|                  | DC = 0                                                                                                                                | W<3:0> > k<3:0> |  |  |  |

DC = 1

 $W<3:0> \le k<3:0>$ 

| SLEEP            | Enter Sleep mode                                                                                                                                                                                           |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] SLEEP                                                                                                                                                                                              |
| Operands:        | None                                                                                                                                                                                                       |
| Operation:       | $\begin{array}{l} \text{O0h} \rightarrow \text{WDT,} \\ 0 \rightarrow \underline{\text{WDT}} \text{ prescaler,} \\ 1 \rightarrow \underline{\text{TO}}, \\ 0 \rightarrow \overline{\text{PD}} \end{array}$ |
| Status Affected: | TO, PD                                                                                                                                                                                                     |
| Description:     | The power-down Status bit, PD is<br>cleared. Time-out Status bit, TO is<br>set. Watchdog Timer and its pres-<br>caler are cleared.<br>The processor is put into Sleep mode<br>with the oscillator stopped. |

| SUBWF            | Subtract W                                                                                                                                                                                 | from f          |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--|--|
| Syntax:          | [label] SL                                                                                                                                                                                 | JBWF f,d        |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                          |                 |  |  |  |
| Operation:       | (f) - (W) $\rightarrow$ (destination)                                                                                                                                                      |                 |  |  |  |
| Status Affected: | C, DC, Z                                                                                                                                                                                   |                 |  |  |  |
| Description:     | Subtract (2's complement method) W<br>register from register 'f'. If 'd' is '0', the<br>result is stored in the W<br>register. If 'd' is '1', the result is stored<br>back in register 'f. |                 |  |  |  |
|                  | <b>C =</b> 0                                                                                                                                                                               | W > f           |  |  |  |
|                  | <b>C =</b> 1                                                                                                                                                                               | $W \leq f$      |  |  |  |
|                  | DC = 0                                                                                                                                                                                     | W<3:0> > f<3:0> |  |  |  |
|                  | DC = 1                                                                                                                                                                                     | W<3:0> ≤ f<3:0> |  |  |  |

| SUBWFB           | Subtract W from f with Borrow                                                                                                                                                                       |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | SUBWFB f {,d}                                                                                                                                                                                       |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                                   |  |  |  |  |
| Operation:       | $(f) - (W) - (\overline{B}) \rightarrow dest$                                                                                                                                                       |  |  |  |  |
| Status Affected: | C, DC, Z                                                                                                                                                                                            |  |  |  |  |
| Description:     | Subtract W and the BORROW flag<br>(CARRY) from register 'f' (2's comple-<br>ment method). If 'd' is '0', the result is<br>stored in W. If 'd' is '1', the result is<br>stored back in register 'f'. |  |  |  |  |

#### TABLE 29-19: SPI MODE REQUIREMENTS

| Standard Operating Conditions (unless otherwise stated) |                                       |                                                                       |              |      |      |                                  |                                  |
|---------------------------------------------------------|---------------------------------------|-----------------------------------------------------------------------|--------------|------|------|----------------------------------|----------------------------------|
| Param.<br>No.                                           | Symbol                                | Characteristic                                                        | Min.         | Тур† | Max. | Units                            | Conditions                       |
| SP70*                                                   | TssL2scH,<br>TssL2scL                 | $\overline{SS}\downarrow$ to SCK $\downarrow$ or SCK $\uparrow$ input | 2.25 TCY     |      | —    | ns                               |                                  |
| SP71*                                                   | TscH                                  | SCK input high time (Slave mode)                                      | 1 Tcy + 20   |      | _    | ns                               |                                  |
| SP72*                                                   | TscL                                  | SCK input low time (Slave mode)                                       | 1 Tcy + 20   | _    | _    | ns                               |                                  |
| SP73*                                                   | TDIV2scH,<br>TDIV2scL                 | Setup time of SDI data input to SCK edge                              | 100          |      | —    | ns                               |                                  |
| SP74*                                                   | TscH2diL,<br>TscL2diL                 | Hold time of SDI data input to SCK edge                               | 100          |      | _    | ns                               |                                  |
| SP75*                                                   | TDOR                                  | SDO data output rise time                                             |              | 10   | 25   | ns                               | $3.0V \leq V\text{DD} \leq 5.5V$ |
|                                                         |                                       |                                                                       |              | 25   | 50   | ns                               | $1.8V \leq V\text{DD} \leq 5.5V$ |
| SP76*                                                   | TDOF                                  | SDO data output fall time                                             |              | 10   | 25   | ns                               |                                  |
| SP77*                                                   | TssH2doZ                              | $\overline{SS}^{\uparrow}$ to SDO output high-impedance               | 10           | —    | 50   | ns                               |                                  |
| SP78* TscR                                              | SCK output rise time<br>(Master mode) |                                                                       | 10           | 25   | ns   | $3.0V \leq V\text{DD} \leq 5.5V$ |                                  |
|                                                         |                                       |                                                                       | 25           | 50   | ns   | $1.8V \leq V\text{DD} \leq 5.5V$ |                                  |
| SP79*                                                   | TscF                                  | SCK output fall time (Master mode)                                    |              | 10   | 25   | ns                               |                                  |
| SP80* TscH2doV,<br>TscL2doV                             | SDO data output valid after SCK edge  |                                                                       |              | 50   | ns   | $3.0V \leq V\text{DD} \leq 5.5V$ |                                  |
|                                                         |                                       | _                                                                     | _            | 145  | ns   | $1.8V \leq V\text{DD} \leq 5.5V$ |                                  |
| SP81*                                                   | TDOV2scH,<br>TDOV2scL                 | SDO data output setup to SCK edge                                     | 1 Tcy        |      | —    | ns                               |                                  |
| SP82*                                                   | TssL2doV                              | SDO data output valid after $\overline{\text{SS}}\downarrow$ edge     | _            | —    | 50   | ns                               |                                  |
| SP83*                                                   | TscH2ssH,<br>TscL2ssH                 | SS ↑ after SCK edge                                                   | 1.5 Tcy + 40 | —    | —    | ns                               |                                  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

\*



FIGURE 30-31: IPD BASE, LOW-POWER SLEEP MODE, PIC16LF1508/9 ONLY







FIGURE 30-70: LFINTOSC FREQUENCY OVER VDD AND TEMPERATURE, PIC16LF1508/9 ONLY





#### 31.2 MPLAB XC Compilers

The MPLAB XC Compilers are complete ANSI C compilers for all of Microchip's 8, 16, and 32-bit MCU and DSC devices. These compilers provide powerful integration capabilities, superior code optimization and ease of use. MPLAB XC Compilers run on Windows, Linux or MAC OS X.

For easy source level debugging, the compilers provide debug information that is optimized to the MPLAB X IDE.

The free MPLAB XC Compiler editions support all devices and commands, with no time or memory restrictions, and offer sufficient code optimization for most applications.

MPLAB XC Compilers include an assembler, linker and utilities. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. MPLAB XC Compiler uses the assembler to produce its object file. Notable features of the assembler include:

- · Support for the entire device instruction set
- · Support for fixed-point and floating-point data
- · Command-line interface
- · Rich directive set
- Flexible macro language
- MPLAB X IDE compatibility

#### 31.3 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for PIC10/12/16/18 MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code, and COFF files for debugging.

The MPASM Assembler features include:

- · Integration into MPLAB X IDE projects
- User-defined macros to streamline
   assembly code
- Conditional assembly for multipurpose source files
- Directives that allow complete control over the assembly process

#### 31.4 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

#### 31.5 MPLAB Assembler, Linker and Librarian for Various Device Families

MPLAB Assembler produces relocatable machine code from symbolic assembly language for PIC24, PIC32 and dsPIC DSC devices. MPLAB XC Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- · Support for the entire device instruction set
- · Support for fixed-point and floating-point data
- · Command-line interface
- Rich directive set
- · Flexible macro language
- · MPLAB X IDE compatibility