

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                           |
|----------------------------|------------------------------------------------------------------|
| Core Processor             | 8051                                                             |
| Core Size                  | 8-Bit                                                            |
| Speed                      | 25MHz                                                            |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                |
| Peripherals                | DMA, LCD, POR, PWM, WDT                                          |
| Number of I/O              | 57                                                               |
| Program Memory Size        | 64KB (64K x 8)                                                   |
| Program Memory Type        | FLASH                                                            |
| EEPROM Size                | -                                                                |
| RAM Size                   | 8.25K x 8                                                        |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.8V                                                      |
| Data Converters            | A/D 16x10b/12b                                                   |
| Oscillator Type            | Internal                                                         |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                |
| Mounting Type              | Surface Mount                                                    |
| Package / Case             | 80-TQFP                                                          |
| Supplier Device Package    | 80-TQFP (12x12)                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/c8051f964-b-gq |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| SFR Definition 19.3. CLKMODE: Clock Mode                                          | 262        |
|-----------------------------------------------------------------------------------|------------|
| SFR Definition 19.4. PMU0CF: Power Management Unit Configuration <sup>1,2,3</sup> | 265        |
| SFR Definition 19.5. PMU0FL: Power Management Unit Flag <sup>1,2</sup>            | 266        |
| SFR Definition 19.6. PMU0MD: Power Management Unit Mode                           | 267        |
| SFR Definition 19.7. PCON: Power Management Control Register                      | 268        |
| SFR Definition 20.1. DC0CN: DC-DC Converter Control                               | 273        |
| SFR Definition 20.2. DC0CF: DC-DC Converter Configuration                         | 274        |
| SFR Definition 20.3. DC0MD: DC-DC Converter Mode                                  | 275        |
| SFR Definition 20.4. DC0RDY: DC-DC Converter Ready Indicator                      | 276        |
| SFR Definition 21.1. REGOCN: Voltage Regulator Control                            | 277        |
| SFR Definition 22.1. VDM0CN: VDD Supply Monitor Control                           | 282        |
| SFR Definition 22.2. RSTSRC: Reset Source                                         | 285        |
| SFR Definition 23.1. CLKSEL: Clock Select                                         | 291        |
| SFR Definition 23.2. OSCICN: Internal Oscillator Control                          | 292        |
| SFR Definition 23.3. OSCICL: Internal Oscillator Calibration                      | 293        |
| SFR Definition 23.4. OSCXCN: External Oscillator Control                          | 294        |
| SFR Definition 24.1. RTC0KEY: SmaRTClock Lock and Key                             | 298        |
| SFR Definition 24.2. RTC0ADR: SmaRTClock Address                                  | 298        |
| SFR Definition 24.3. RTC0DAT: SmaRTClock Data                                     | 299        |
| Internal Register Definition 24.4. RICOCN: SmaRIClock Control                     | 306        |
| Internal Register Definition 24.5. RTCOXCN: SmaRTClock Oscillator Control         | 307        |
| Internal Register Definition 24.6. RTCOXCF: SmaRTClock Oscillator Configuration . | 308        |
| Internal Register Definition 24.7. RICOCF: SmaRIClock Configuration               | 309        |
| Internal Register Definition 24.8. CAPTUREN: SmaRTClock Timer Capture             | 310        |
| Internal Register Definition 24.9. ALARMOBN: SmaRTClock Alarm U Match Value       | 310        |
| Internal Register Definition 24.10. ALARMITBN: SmaRTClock Alarm 1 Match Value .   | 311        |
| SEP Definition 25.1 PCOMD: PCO Mode Configuration                                 | 311<br>221 |
| SER Definition 25.2. PCOPCE: PCO Mode Configuration                               | 222        |
| SER Definition 25.2. PCOFCE. PC0 Mode Puil-Op Configuration                       | 322        |
| SER Definition 25.4 PC0STAT: PC0 Status                                           | 323        |
| SER Definition 25.5. PC0DCH: PC0 Debounce Configuration High                      | 325        |
| SFR Definition 25.6. PC0DCL: PC0 Debounce Configuration Low                       | 326        |
| SFR Definition 25.7 PC0CTR0H <sup>•</sup> PC0 Counter 0 High (MSB)                | 327        |
| SFR Definition 25.8 PC0CTR0M <sup>•</sup> PC0 Counter 0 Middle                    | 327        |
| SFR Definition 25.9. PC0CTR0L: PC0 Counter 0 Low (LSB)                            | 327        |
| SFR Definition 25.10. PC0CTR1H: PC0 Counter 1 High (MSB)                          | 328        |
| SFR Definition 25.11. PC0CTR1M: PC0 Counter 1 Middle                              | 328        |
| SFR Definition 25.12. PC0CTR1L: PC0 Counter 1 Low (LSB)                           | 328        |
| SFR Definition 25.13. PC0CMP0H: PC0 Comparator 0 High (MSB)                       | 329        |
| SFR Definition 25.14. PC0CMP0M: PC0 Comparator 0 Middle                           | 329        |
| SFR Definition 25.15. PC0CMP0L: PC0 Comparator 0 Low (LSB)                        | 329        |
| SFR Definition 25.16. PC0CMP1H: PC0 Comparator 1 High (MSB)                       | 330        |
| SFR Definition 25.17. PC0CMP1M: PC0 Comparator 1 Middle                           | 330        |
| SFR Definition 25.18. PC0CMP1L: PC0 Comparator 1 Low (LSB)                        | 330        |



## 3. Pinout and Package Definitions

| Nomo   | Pi     | Pin Numbers     |       | Description |                                                                                                                                                                                                                                                                                                            |
|--------|--------|-----------------|-------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Name   | DQFN76 | TQFP80          | QFN40 | Type        | Description                                                                                                                                                                                                                                                                                                |
| VBAT   | A5     | 8               | 5     | P In        | Battery Supply Voltage. Must be 1.8 to 3.8 V.                                                                                                                                                                                                                                                              |
| VBATDC | A6     | 10              | 5     | P In        | DC0 Input Voltage. Must be 1.8 to 3.8 V.                                                                                                                                                                                                                                                                   |
| VDC    | A8     | 14              | 8     | P In        | Alternate Power Supply Voltage. Must be 1.8 to 3.6 V. This supply voltage must always be $\leq$ VBAT. Software may select this supply voltage to power the digital logic.                                                                                                                                  |
|        |        |                 |       | P Out       | Positive output of the dc-dc converter. A 1 $\mu$ F to 10 $\mu$ F ceramic capacitor is required on this pin when using the dc-dc converter. This pin can supply power to external devices when the dc-dc converter is enabled.                                                                             |
| GNDDC  | A      | 12              | 7     | P In        | DC-DC converter return current path. This pin is typically tied to the ground plane.                                                                                                                                                                                                                       |
| GND    | B6     | 13,64,<br>66,68 | 7     | G           | Required Ground.                                                                                                                                                                                                                                                                                           |
| IND    | B5     | 11              | 6     | P In        | DC-DC Inductor Pin. This pin requires a 560 nH inductor to VDC if the dc-dc converter is used.                                                                                                                                                                                                             |
| VIO    | B4     | 9               | 5     | P In        | I/O Power Supply for P0.0–P1.4 and P2.4–P7.0<br>pins. This supply voltage must always be<br>≤ VBAT.                                                                                                                                                                                                        |
| VIORF  | B7     | 15              | 8     | P In        | I/O Power Supply for P1.5–P2.3 pins. This supply voltage must always be $\leq$ VBAT.                                                                                                                                                                                                                       |
| RST/   | A9     | 16              | 9     | D I/O       | Device Reset. Open-drain output of internal POR or V <sub>DD</sub> monitor. An external source can initiate a system reset by driving this pin low for at least 15 $\mu$ s. A 1 k $\Omega$ to 5 k $\Omega$ pullup to V <sub>DD</sub> is recommended. See Reset Sources Section for a complete description. |
| C2CK   |        |                 |       | D I/O       | Clock signal for the C2 Debug Interface.                                                                                                                                                                                                                                                                   |
| P7.0/  | A10    | 17              | 10    | D I/O       | Port 7.0. This pin can only be used as GPIO. The<br>Crossbar cannot route signals to this pin and it<br>cannot be configured as an analog input. See<br>Port I/O Section for a complete description.                                                                                                       |
| C2D    |        |                 |       | D I/O       | Bi-directional data signal for the C2 Debug Inter-<br>face.                                                                                                                                                                                                                                                |
| VLCD   | A32    | 61              | 32    | P I/O       | LCD Power Supply. This pin requires a 10 $\mu$ F capacitor to stabilize the charge pump.                                                                                                                                                                                                                   |

## Table 3.1. Pin Definitions for the C8051F96x



| Nome   | Pin Numbers |        |       | Turne            | Description                                                                                                |
|--------|-------------|--------|-------|------------------|------------------------------------------------------------------------------------------------------------|
| Name   | DQFN76      | TQFP80 | QFN40 | туре             | Description                                                                                                |
| P0.6   | A38         | 76     | 38    | D I/O or<br>A In | Port 0.6. See Port I/O Section for a complete description.                                                 |
| CNVSTR |             |        |       | D In             |                                                                                                            |
|        |             |        |       |                  | External Convert Start Input for ADC0. See ADC0 section for a complete description.                        |
| P0.7   | A37         | 74     | 37    | D I/O or<br>A In | Port 0.7. See Port I/O Section for a complete description.                                                 |
| IREF0  |             |        |       | A Out            | IREF0 Output. See IREF Section for complete description.                                                   |
| P1.0   | A36         | 72     | 36    | D I/O or<br>A In | Port 1.0. See Port I/O Section for a complete description.                                                 |
| PC0    |             |        |       | D I/O            | Pulse Counter 0.                                                                                           |
| P1.1   | A35         | 70     | 35    | D I/O or<br>A In | Port 1.1. See Port I/O Section for a complete description.                                                 |
| PC1    |             |        |       | D I/O            | Pulse Counter 1.                                                                                           |
| P1.2   | A34         | 67     | 34    | D I/O or<br>A In | Port 1.2. See Port I/O Section for a complete description.                                                 |
| XTAL3  |             |        |       | A In             | SmaRTClock Oscillator Crystal Input.                                                                       |
| P1.3   | A33         | 65     | 33    | D I/O or<br>A In | Port 1.3. See Port I/O Section for a complete description.                                                 |
| XTAL4  |             |        |       | A Out            | SmaRTClock Oscillator Crystal Output.                                                                      |
| P1.4   | A31         | 60     | 31    | D I/O or<br>A In | Port 1.4. See Port I/O Section for a complete description.                                                 |
| P1.5   | A30         | 57     | 30    | D I/O or<br>A In | Port 1.5. See Port I/O Section for a complete description. VIORF supply.                                   |
| P1.6   | A29         | 56     | 29    | D I/O or<br>A In | Port 1.6. See Port I/O Section for a complete description. VIORF supply. May also be used as INT0 or INT1. |
| P1.7   | A28         | 54     | 28    | D I/O or<br>A In | Port 1.7. See Port I/O Section for a complete description. VIORF supply. May also be used as INT0 or INT1. |
| P2.0   | A27         | 53     | 27    | D I/O or<br>A In | Port 2.0. See Port I/O Section for a complete description. VIORF supply. May also be used as SCK for SPI1. |

## Table 3.1. Pin Definitions for the C8051F96x (Continued)



## 4.2. Electrical Characteristics

#### **Table 4.2. Global Electrical Characteristics**

-40 to +85 °C, 25 MHz system clock unless otherwise specified.

| Parameter                                                                                                                                                            | Condition                                                        | Min | Тур | Max | Unit |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-----|-----|-----|------|--|--|--|
| Supply Voltage (V <sub>BAT</sub> )                                                                                                                                   |                                                                  | 1.8 |     | 3.8 | V    |  |  |  |
| Minimum RAM Data<br>Retention Voltage <sup>1</sup>                                                                                                                   | Minimum RAM DataNot in sleep modeRetention Voltage1in sleep mode |     |     |     | V    |  |  |  |
| SYSCLK (System Clock) <sup>2</sup>                                                                                                                                   |                                                                  | 0   | —   | 25  | MHz  |  |  |  |
| T <sub>SYSH</sub> (SYSCLK High Time)                                                                                                                                 |                                                                  | 18  |     | _   | ns   |  |  |  |
| T <sub>SYSL</sub> (SYSCLK Low Time)                                                                                                                                  |                                                                  | 18  | _   | —   | ns   |  |  |  |
| Specified Operating<br>Temperature Range                                                                                                                             |                                                                  |     | _   | +85 | °C   |  |  |  |
| <ul> <li>Notes:</li> <li>1. Based on device characterization data; Not production tested.</li> <li>2. SYSCLK must be at least 32 kHz to enable debugging.</li> </ul> |                                                                  |     |     |     |      |  |  |  |

### Table 4.3. Digital Supply Current at VBAT pin with DC-DC Converter Enabled

-40 to +85 °C, VBAT = 3.6V, VDC = 1.9 V, 24.5 MHz system clock unless otherwise specified.

| Parameter                                                                                           | Condition                                                                             | Min | Тур | Max | Unit |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|-----|-----|------|--|--|--|--|--|
| Digital Supply Current—CPU Active (Normal Mode, fetching instructions from flash, no external load) |                                                                                       |     |     |     |      |  |  |  |  |  |
| I <sub>BAT</sub> <sup>1,2,3</sup>                                                                   | V <sub>BAT</sub> = 3.0 V                                                              | —   | 4.1 |     | mA   |  |  |  |  |  |
|                                                                                                     | V <sub>BAT</sub> = 3.3 V                                                              | —   | 4.0 | _   | mA   |  |  |  |  |  |
|                                                                                                     | V <sub>BAT</sub> = 3.6 V                                                              | —   | 3.8 | _   | mA   |  |  |  |  |  |
| Digital Supply Current—CP                                                                           | Digital Supply Current—CPU Inactive (Sleep Mode, sourcing current to external device) |     |     |     |      |  |  |  |  |  |
| I <sub>BAT</sub> 1                                                                                  | sourcing 9 mA to external device                                                      | —   | 6.5 | _   | mA   |  |  |  |  |  |
|                                                                                                     | sourcing 19 mA to external device                                                     | —   | 13  | _   | mA   |  |  |  |  |  |
| Notes:<br>1. Based on device characte                                                               | erization data; Not production tested.                                                |     |     |     |      |  |  |  |  |  |

2. Digital Supply Current depends upon the particular code being executed. The values in this table are obtained with the CPU executing a mix of instructions in two loops: djnz R1, \$, followed by a loop that accesses an SFR, and moves data around using the CPU (between accumulator and b-register). The supply current will vary slightly based on the physical location of this code in flash. As described in the Flash Memory chapter, it is best to align the jump addresses with a flash word address (byte location /4), to minimize flash accesses and power consumption.

**3.** Includes oscillator and regulator supply current.



### Table 4.4. Digital Supply Current with DC-DC Converter Disabled (Continued)

-40 to +85 °C, 25 MHz system clock unless otherwise specified.

| Parameter                    | Condition                    | Min | Тур | Max | Unit |
|------------------------------|------------------------------|-----|-----|-----|------|
| Digital Supply Current       | 1.8 V, T = 25 °C, static LCD | —   | 1.3 | —   | μA   |
| (Sleep Mode, SmaRTClock      | 1.8 V, T = 25 °C, 2-Mux LCD  | —   | 1.8 | —   |      |
| running, 32.768 kHz Crys-    | 1.8 V, T = 25 °C, 3-Mux LCD  |     | 1.8 |     |      |
| tal, LCD Contrast Mode 3     | 1.8 V, T = 25 °C, 4-Mux LCD  | —   | 2.0 | —   |      |
| (2.7 V), charge pump         |                              |     |     |     |      |
| enabled, 60 Hz refresh rate, |                              |     |     |     |      |
| driving 32 segment pins w/   |                              |     |     |     |      |
| no load)                     |                              |     |     |     |      |

Notes:

- 1. Active Current measure using typical code loop Digital Supply Current depends upon the particular code being executed. Digital Supply Current depends on the particular code being executed. The values in this table are obtained with the CPU executing a mix of instructions in two loops: djnz R1, \$, followed by a loop that accesses an SFR, and moves data around using the CPU (between accumulator and b-register). The supply current will vary slightly based on the physical location of this code in flash. As described in the Flash Memory chapter, it is best to align the jump addresses with a flash word address (byte location /4), to minimize flash accesses and power consumption.
- 2. Includes oscillator and regulator supply current.
- **3.** Based on device characterization data; Not production tested.
- 4. Measured with one-shot enabled.
- 5. Low-Power Idle mode current measured with CLKMODE = 0x04, PCON = 0x01, and PCLKEN = 0x0F.
- 6. Using SmaRTClock osillator with external 32.768 kHz CMOS clock. Does not include crystal bias current.
- 7. Low-Power Idle mode current measured with CLKMODE = 0x04, PCON = 0x01, and PCLKEN = 0x00.



# 5. SAR ADC with 16-bit Auto-Averaging Accumulator and Autonomous Low Power Burst Mode

The ADC0 on C8051F96x devices is a 300 ksps, 10-bit or 75 ksps, 12-bit successive-approximation-register (SAR) ADC with integrated track-and-hold and programmable window detector. ADC0 also has an autonomous low power Burst Mode which can automatically enable ADC0, capture and accumulate samples, then place ADC0 in a low power shutdown mode without CPU intervention. It also has a 16-bit accumulator that can automatically oversample and average the ADC results. See Section 5.4 for more details on using the ADC in 12-bit mode.

The ADC is fully configurable under software control via Special Function Registers. The ADC0 operates in Single-ended mode and may be configured to measure various different signals using the analog multiplexer described in "5.7. ADC0 Analog Multiplexer" on page 95. The voltage reference for the ADC is selected as described in "5.9. Voltage and Ground Reference Options" on page 100.



Figure 5.1. ADC0 Functional Block Diagram

## 5.1. Output Code Formatting

The registers ADC0H and ADC0L contain the high and low bytes of the output conversion code from the ADC at the completion of each conversion. Data can be right-justified or left-justified, depending on the setting of the AD0SJST[2:0]. When the repeat count is set to 1, conversion codes are represented as 10bit unsigned integers. Inputs are measured from 0 to VREF x 1023/1024. Example codes are shown below for both right-justified and left-justified data. Unused bits in the ADC0H and ADC0L registers are set to 0.



## 5.10. External Voltage Reference

To use an external voltage reference, REFSL[1:0] should be set to 00. Bypass capacitors should be added as recommended by the manufacturer of the external voltage reference. If the manufacturer does not provide recommendations, a 4.7uF in parallel with a 0.1uF capacitor is recommended.

## 5.11. Internal Voltage Reference

For applications requiring the maximum number of port I/O pins, or very short VREF turn-on time, the 1.65 V high-speed reference will be the best internal reference option to choose. The high speed internal reference is selected by setting REFSL[1:0] to 11. When selected, the high speed internal reference will be automatically enabled/disabled on an as-needed basis by ADC0.

For applications with a non-varying power supply voltage, using the power supply as the voltage reference can provide ADC0 with added dynamic range at the cost of reduced power supply noise rejection. To use the 1.8 to 3.6 V power supply voltage ( $V_{DD}$ ) or the 1.8 V regulated digital supply voltage as the reference source, REFSL[1:0] should be set to 01 or 10, respectively.

## 5.12. Analog Ground Reference

To prevent ground noise generated by switching digital logic from affecting sensitive analog measurements, a separate analog ground reference option is available. When enabled, the ground reference for ADC0 during both the tracking/sampling and the conversion periods is taken from the P0.1/AGND pin. Any external sensors sampled by ADC0 should be referenced to the P0.1/AGND pin. This pin should be connected to the ground terminal of any external sensors sampled by ADC0. If an external voltage reference is used, the P0.1/AGND pin should be connected to the ground of the external reference and its associated decoupling capacitor. The separate analog ground reference option is enabled by setting REFGND to 1. Note that when sampling the internal temperature sensor, the internal chip ground is always used for the sampling operation, regardless of the setting of the REFGND bit. Similarly, whenever the internal 1.65 V high-speed reference is selected, the internal chip ground is always used during the conversion period, regardless of the setting of the REFGND bit.

### 5.13. Temperature Sensor Enable

The TEMPE bit in register REF0CN enables/disables the temperature sensor. While disabled, the temperature sensor defaults to a high impedance state and any ADC0 measurements performed on the sensor result in meaningless data. See Section "5.8. Temperature Sensor" on page 97 for details on temperature sensor characteristics when it is enabled.



## SFR Definition 7.4. CPT1MD: Comparator 1 Mode Selection

| Bit   | 7   | 6 | 5      | 4      | 3 | 2 | 1          | 0 |  |
|-------|-----|---|--------|--------|---|---|------------|---|--|
| Name  |     |   | CP1RIE | CP1FIE |   |   | CP1MD[1:0] |   |  |
| Туре  | R/W | R | R/W    | R/W    | R | R | R/W        |   |  |
| Reset | 1   | 0 | 0      | 0      | 0 | 0 | 1          | 0 |  |

## SFR Page = 0x0; SFR Address = 0x9C

| Bit | Name       | Function                                                                   |  |  |  |  |  |  |
|-----|------------|----------------------------------------------------------------------------|--|--|--|--|--|--|
| 7   | Reserved   | Read = 1b, Must Write 1b.                                                  |  |  |  |  |  |  |
| 6   | Unused     | Unused.                                                                    |  |  |  |  |  |  |
|     |            | Read = 0b, Write = don't care.                                             |  |  |  |  |  |  |
| 5   | CP1RIE     | comparator1 Rising-Edge Interrupt Enable.                                  |  |  |  |  |  |  |
|     |            | 0: Comparator1 Rising-edge interrupt disabled.                             |  |  |  |  |  |  |
|     |            | 1: Comparator1 Rising-edge interrupt enabled.                              |  |  |  |  |  |  |
| 4   | CP1FIE     | Comparator1 Falling-Edge Interrupt Enable.                                 |  |  |  |  |  |  |
|     |            | 0: Comparator1 Falling-edge interrupt disabled.                            |  |  |  |  |  |  |
|     |            | 1: Comparator1 Falling-edge interrupt enabled.                             |  |  |  |  |  |  |
| 3:2 | Unused     | Read = 00b, Write = don't care.                                            |  |  |  |  |  |  |
| 1:0 | CP1MD[1:0] | Comparator1 Mode Select                                                    |  |  |  |  |  |  |
|     |            | These bits affect the response time and power consumption for Comparator1. |  |  |  |  |  |  |
|     |            | 00: Mode 0 (Fastest Response Time, Highest Power Consumption)              |  |  |  |  |  |  |
|     |            | 01: Mode 1                                                                 |  |  |  |  |  |  |
|     |            | 10: Mode 2<br>11: Mode 2 (Slowest Despense Time, Lewest Dewer Consumption) |  |  |  |  |  |  |
|     |            | TT: Mode 3 (Slowest Response Time, Lowest Power Consumption)               |  |  |  |  |  |  |



| Interrupt Source                         | Interrupt<br>Vector | Priority<br>Order | Pending Flag                                                               | Bit addressable? | Cleared by HW? | Enable<br>Flag     | Priority<br>Control |
|------------------------------------------|---------------------|-------------------|----------------------------------------------------------------------------|------------------|----------------|--------------------|---------------------|
| Reset                                    | 0x0000              | Тор               | None                                                                       | N/A              | N/A            | Always<br>Enabled  | Always<br>Highest   |
| External Interrupt 0 (INT0)              | 0x0003              | 0                 | IE0 (TCON.1)                                                               | Y                | Y              | EX0 (IE.0)         | PX0 (IP.0)          |
| Timer 0 Overflow                         | 0x000B              | 1                 | TF0 (TCON.5)                                                               | Y                | Y              | ET0 (IE.1)         | PT0 (IP.1)          |
| External Interrupt 1 (INT1)              | 0x0013              | 2                 | IE1 (TCON.3)                                                               | Y                | Y              | EX1 (IE.2)         | PX1 (IP.2)          |
| Timer 1 Overflow                         | 0x001B              | 3                 | TF1 (TCON.7)                                                               | Y                | Y              | ET1 (IE.3)         | PT1 (IP.3)          |
| UART0                                    | 0x0023              | 4                 | RI0 (SCON0.0)<br>TI0 (SCON0.1)                                             | Y                | N              | ES0 (IE.4)         | PS0 (IP.4)          |
| Timer 2 Overflow                         | 0x002B              | 5                 | TF2H (TMR2CN.7)<br>TF2L (TMR2CN.6)                                         | Y                | N              | ET2 (IE.5)         | PT2 (IP.5)          |
| SPI0                                     | 0x0033              | 6                 | SPIF (SPI0CN.7)<br>WCOL (SPI0CN.6)<br>MODF (SPI0CN.5)<br>RXOVRN (SPI0CN.4) | Y                | N              | ESPI0<br>(IE.6)    | PSPI0<br>(IP.6)     |
| SMB0                                     | 0x003B              | 7                 | SI (SMB0CN.0)                                                              | Y                | N              | ESMB0<br>(EIE1.0)  | PSMB0<br>(EIP1.0)   |
| SmaRTClock Alarm                         | 0x0043              | 8                 | ALRM (RTC0CN.2)*                                                           | N                | N              | EARTC0<br>(EIE1.1) | PARTC0<br>(EIP1.1)  |
| ADC0 Window Compara-<br>tor              | 0x004B              | 9                 | AD0WINT<br>(ADC0CN.3)                                                      | Y                | N              | EWADC0<br>(EIE1.2) | PWADC0<br>(EIP1.2)  |
| ADC0 End of Conversion                   | 0x0053              | 10                | AD0INT (ADC0STA.5)                                                         | Y                | Ν              | EADC0<br>(EIE1.3)  | PADC0<br>(EIP1.3)   |
| Programmable Counter<br>Array            | 0x005B              | 11                | CF (PCA0CN.7)<br>CCFn (PCA0CN.n)                                           | Y                | Ν              | EPCA0<br>(EIE1.4)  | PPCA0<br>(EIP1.4)   |
| Comparator0                              | 0x0063              | 12                | CP0FIF (CPT0CN.4)<br>CP0RIF (CPT0CN.5)                                     | N                | N              | ECP0<br>(EIE1.5)   | PCP0<br>(EIP1.5)    |
| Comparator1                              | 0x006B              | 13                | CP1FIF (CPT1CN.4)<br>CP1RIF (CPT1CN.5)                                     | N                | N              | ECP1<br>(EIE1.6)   | PCP1<br>(EIP1.6)    |
| Timer 3 Overflow                         | 0x0073              | 14                | TF3H (TMR3CN.7)<br>TF3L (TMR3CN.6)                                         | N                | N              | ET3<br>(EIE1.7)    | PT3<br>(EIP1.7)     |
| VDD/VBAT Supply Monitor<br>Early Warning | 0x007B              | 15                | VDDOK (VDM0CN.5) <sup>1</sup><br>VBOK (VDM0CN.2) <sup>1</sup>              |                  |                | EWARN<br>(EIE2.0)  | PWARN<br>(EIP2.0)   |
| Port Match                               | 0x0083              | 16                | None                                                                       |                  |                | EMAT<br>(EIE2.1)   | PMAT<br>(EIP2.1)    |



#### 18.1.4. Flash Write Optimization

The flash write procedure includes a block write option to optimize the time to perform consecutive byte writes. When block write is enabled by setting the CHBLKW bit (FLRBCN.0), writes to flash will occur in blocks of 4 bytes and require the same amount of time as a single byte write. This is performed by caching the bytes whose address end in 00b, 01b, and 10b that is written to flash and then committing all four bytes to flash when the byte with address 11b is written. When block writes are enabled, if the write to the byte with address 11b does not occur, the other three data bytes written is not committed to flash.

A write to flash memory can clear bits to logic 0 but cannot set them; only an erase operation can set bits to logic 1 in flash. The Flash Block to be programmed should be erased before a new value is written.

The recommended procedure for writing a 4-byte flash block is as follows:

- 1. Save current interrupt state and disable interrupts.
- 2. Set the CHBLKW bit (register FLRBCN).
- 3. Set the PSWE bit (register PSCTL).
- 4. Clear the PSEE bit (register PSCTL).
- 5. If writing to an address in Banks 1, 2, or 3, set the COBANK[1:0] bits (register PSBANK) for the appropriate bank
- 6. Write the first key code to FLKEY: 0xA5.
- 7. Write the second key code to FLKEY: 0xF1.
- 8. Using the MOVX instruction, write the first data byte to the desired location within the 1024-byte sector whose address ends in 00b.
- 9. Write the first key code to FLKEY: 0xA5.
- 10. Write the second key code to FLKEY: 0xF1.
- 11. Using the MOVX instruction, write the second data byte to the next higher flash address ending in 01b.
- 12. Write the first key code to FLKEY: 0xA5.
- 13. Write the second key code to FLKEY: 0xF1.
- 14. Using the MOVX instruction, write the third data byte to the next higher flash address ending in 10b.
- 15. Write the first key code to FLKEY: 0xA5.
- 16. Write the second key code to FLKEY: 0xF1.
- 17. Using the MOVX instruction, write the final data byte to the next higher flash address ending in 11b.
- 18. Clear the PSWE bit.
- 19. Clear the CHBLKW bit.
- 20. Restore previous interrupt state.

Steps 5–17 must be repeated for each flash block to be written.

#### Notes:

- 1. Flash security settings may prevent writes to some areas of flash, such as the reserved area. For a summary of flash security settings and restrictions affecting flash write operations, please see Section "18.3. Security Options" on page 247.
- 2. 8-bit MOVX instructions cannot be used to erase or write to flash memory at addresses higher than 0x00FF.



## SFR Definition 19.7. PCON: Power Management Control Register

| Bit   | 7   | 6 | 5       | 4      | 3    | 2    | 1 | 0 |
|-------|-----|---|---------|--------|------|------|---|---|
| Name  |     |   | GF[4:0] | PWRSEL | STOP | IDLE |   |   |
| Туре  | R/W |   |         |        |      | R/W  | W | W |
| Reset | 0   | 0 | 0       | 0      | 0    | 0    | 0 | 0 |

SFR Page = All Pages; SFR Address = 0x87

| Bit | Name    | Description           | Write                                                                                                          | Read                     |  |  |  |
|-----|---------|-----------------------|----------------------------------------------------------------------------------------------------------------|--------------------------|--|--|--|
| 7:3 | GF[5:0] | General Purpose Flags | Sets the logic value.                                                                                          | Returns the logic value. |  |  |  |
| 2   | PWRSEL  | Power Select          | <ul><li>0: VBAT is selected as the input to VREG0.</li><li>1: VDC is selected as the input to VREG0.</li></ul> |                          |  |  |  |
| 1   | STOP    | Stop Mode Select      | Writing 1 places the device in Stop Mode.                                                                      | N/A                      |  |  |  |
| 0   | IDLE    | Idle Mode Select      | Writing 1 places the device in Idle Mode.                                                                      | N/A                      |  |  |  |

## **19.9. Power Management Specifications**

See Table 4.7 on page 69 for detailed Power Management Specifications.



268

| nternal Register Definition 24.8. CAPTUREn: SmaRT( | Clock Timer Capture |
|----------------------------------------------------|---------------------|
|----------------------------------------------------|---------------------|

| Bit   | 7                                                                         | 6                           | 5                                                                                                                                                                                        | 4           | 3            | 2         | 1           | 0           |  |  |
|-------|---------------------------------------------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------|-----------|-------------|-------------|--|--|
| Nam   | Aame CAPTURE[31:0]                                                        |                             |                                                                                                                                                                                          |             |              |           |             |             |  |  |
| Туре  | e R/W                                                                     | R/W                         | R/W                                                                                                                                                                                      | R/W         | R/W          | R/W       | R/W         | R/W         |  |  |
| Rese  | t 0                                                                       | 0                           | 0                                                                                                                                                                                        | 0           | 0            | 0         | 0           | 0           |  |  |
| SmaR  | TClock Addres                                                             | sses: CAPTl                 | JRE0 = 0x00                                                                                                                                                                              | ; CAPTURE   | 1 = 0x01; C/ | APTURE2 = | 0x02; CAPTI | JRE3: 0x03. |  |  |
| Bit   | Name                                                                      |                             |                                                                                                                                                                                          |             | Function     | า         |             |             |  |  |
| 7:0   | CAPTURE[31                                                                | I:0] SmaRT                  | Clock Time                                                                                                                                                                               | er Capture. |              |           |             |             |  |  |
|       |                                                                           | These 4<br>SmaRT<br>the RT( | These 4 registers (CAPTURE3–CAPTURE0) are used to read or set the 32-bit SmaRTClock timer. Data is transferred to or from the SmaRTClock timer when the RTC0SET or RTC0CAP bits are set. |             |              |           |             |             |  |  |
| Note: | Note: The least significant bit of the timer capture value is CAPTURE0.0. |                             |                                                                                                                                                                                          |             |              |           |             |             |  |  |

## Internal Register Definition 24.9. ALARM0Bn: SmaRTClock Alarm 0 Match Value

| Bit   | 7            | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|-------|--------------|-----|-----|-----|-----|-----|-----|-----|--|
| Name  | ALARM0[31:0] |     |     |     |     |     |     |     |  |
| Туре  | R/W          | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Reset | 0            | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |

SmaRTClock Address: ALARM0B0 = 0x08; ALARM0B1 = 0x09; ALARM0B2 = 0x0A; ALARM0B3 = 0x0B

| Bit   | Name                                                                                | Function                                                                                                                                                                          |  |  |  |  |  |  |
|-------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 7:0   | ALARM0[31:0]                                                                        | SmaRTClock Alarm 0 Programmed Value.                                                                                                                                              |  |  |  |  |  |  |
|       |                                                                                     | These 4 registers (ALARM0B3–ALARM0B0) are used to set an alarm event for the SmaRTClock timer. The SmaRTClock alarm should be disabled (ALRM0EN=0) when updating these registers. |  |  |  |  |  |  |
| Note: | <b>Vote:</b> The least significant bit of the alarm programmed value is ALARM0B0.0. |                                                                                                                                                                                   |  |  |  |  |  |  |



## 25.1. Counting Modes

The Pulse Counter supports three different counting modes: single counter mode, dual counter mode, and quadrature counter mode. Figure 25.2 illustrates the three counter modes.



The single counter mode uses only one Pulse Counter pin PC0 (P1.0) to count pulses from a single input channel. This mode uses only counter 0 and comparator. (Counter 1 and comparator 1 are not used.) The single counter mode supports only one meter-encoder with a single-channel output. A single-channel encoder is an effective solution when the metered fluid flows only in one direction. A single-channel encoder does not provide any direction information and does not support bidirectional fluid metering.

The dual counter mode supports two independent single-channel meters. Each meter has its own independent counter and comparator. Some of the global configuration settings apply to both channels, such as pull-up current, sampling rate, and debounce time. The dual mode may also be used for a redundant count using a two-channel non-quadrature encoder.

Quadrature counter mode supports a single two-channel quadrature meter encoder. The quadrature counter mode supports bidirectional encoders and applications with bidirectional fluid flow. In quadrature counter mode, clock-wise counts will increment counter 0, while counter clock-wise counts will increment counter 1. Subtracting counter 1 from counter 0 will yield the net position. If the normal fluid flow is clock-



## SFR Definition 26.4. LCD0MSCN: LCD0 Master Control

| Bit   | 7   | 6      | 5        | 4     | 3   | 2      | 1      | 0     |
|-------|-----|--------|----------|-------|-----|--------|--------|-------|
| Name  |     | BIASEN | DCBIASOE | CLKOE |     | LOWDRV | LCDRST | LCDEN |
| Туре  | R/W | R/W    | R/W      | R/W   | R/W | R/W    | R/W    | R/W   |
| Reset | 0   | 0      | 1        | 0     | 0   | 0      | 0      | 0     |

### SFR Page = 0x2; SFR Address = 0xAB

| Bit   | Name                | Function                                                                                                                                                                                                                                                                                                             |
|-------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | Reserved            | Read = 0b. Must write 0b.                                                                                                                                                                                                                                                                                            |
| 6     | BIASEN              | LCD0 Bias Enable.                                                                                                                                                                                                                                                                                                    |
|       |                     | LCD0 bias may be disabled when using a static LCD (single backplane), contrast control mode 1 (Bypass Mode) is selected, and the VLCD/VIO Supply Comparator is disabled (LCD0CF.5 = 1). It is required for all other modes.<br>0: LCD0 Bias is disabled.<br>1: LCD0 Bias is enabled                                  |
| 5     | DCBIASOE            | DCDC Converter Bias Output Enable. (Note 1)                                                                                                                                                                                                                                                                          |
|       |                     | 0: The bias for the DCDC converter is gated off.                                                                                                                                                                                                                                                                     |
|       |                     | 1: LCD0 provides the bias for the DCDC converter.                                                                                                                                                                                                                                                                    |
| 4     | CLKOE               | LCD Clock Output Enable.                                                                                                                                                                                                                                                                                             |
|       |                     | 0: The clock signal to the LCD0 module is gated off.                                                                                                                                                                                                                                                                 |
|       |                     | 1: The SmaRTClock provides the undivided clock to the LCD0 Module.                                                                                                                                                                                                                                                   |
| 3     | Reserved            | Read = 0b. Must write 0b.                                                                                                                                                                                                                                                                                            |
| 2     | LOWDRV              | Charge Pump Reduced Drive Mode.                                                                                                                                                                                                                                                                                      |
|       |                     | <ul> <li>This bit should be set to 1 in Contrast Control Mode 3 and Mode 4 for minimum power consumption. This bit may be set to 0 in these modes to support higher load current requirements.</li> <li>0: The charge pump operates at full power.</li> <li>1: The charge pump operates at reduced power.</li> </ul> |
| 1     | LCDRST              | LCD0 Reset.                                                                                                                                                                                                                                                                                                          |
|       |                     | Writing a 1 to this bit will clear all the LCD0Dn registers to 0x00. This bit must be cleared by software.                                                                                                                                                                                                           |
| 0     | LCDEN               | LCD0 Enable.                                                                                                                                                                                                                                                                                                         |
|       |                     | 0: LCD0 is disabled.                                                                                                                                                                                                                                                                                                 |
| Nati  | 4. To o en o l 's s | 1: LUDU IS enabled.                                                                                                                                                                                                                                                                                                  |
| INOTE | 1: To same blas     | generator is snared by the DCDC Converter and LCDU.                                                                                                                                                                                                                                                                  |





Figure 27.4. Crossbar Priority Decoder with Crystal Pins Skipped



## SFR Definition 28.1. SMB0CF: SMBus Clock/Configuration

| Bit   | 7     | 6   | 5    | 4       | 3      | 2      | 1          | 0 |
|-------|-------|-----|------|---------|--------|--------|------------|---|
| Name  | ENSMB | INH | BUSY | EXTHOLD | SMBTOE | SMBFTE | SMBCS[1:0] |   |
| Туре  | R/W   | R/W | R    | R/W     | R/W    | R/W    | R/W        |   |
| Reset | 0     | 0   | 0    | 0       | 0      | 0      | 0          | 0 |

### SFR Page = 0x0; SFR Address = 0xC1

| Bit | Name       | Function                                                                                                                                                                                                                                                                                                                                           |
|-----|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | ENSMB      | SMBus Enable.                                                                                                                                                                                                                                                                                                                                      |
|     |            | This bit enables the SMBus interface when set to 1. When enabled, the interface constantly monitors the SDA and SCL pins.                                                                                                                                                                                                                          |
| 6   | INH        | SMBus Slave Inhibit.                                                                                                                                                                                                                                                                                                                               |
|     |            | When this bit is set to logic 1, the SMBus does not generate an interrupt when slave events occur. This effectively removes the SMBus slave from the bus. Master Mode interrupts are not affected.                                                                                                                                                 |
| 5   | BUSY       | SMBus Busy Indicator.                                                                                                                                                                                                                                                                                                                              |
|     |            | This bit is set to logic 1 by hardware when a transfer is in progress. It is cleared to logic 0 when a STOP or free-timeout is sensed.                                                                                                                                                                                                             |
| 4   | EXTHOLD    | SMBus Setup and Hold Time Extension Enable.                                                                                                                                                                                                                                                                                                        |
|     |            | This bit controls the SDA setup and hold times according to Table 28.2.                                                                                                                                                                                                                                                                            |
|     |            | 0: SDA Extended Setup and Hold Times disabled.                                                                                                                                                                                                                                                                                                     |
|     | CMDTOF     | SMDue SCI Timesut Detection Enclus                                                                                                                                                                                                                                                                                                                 |
| 3   | SMBTUE     | This hit enables SCL low timeout detection. If set to logic 1, the SMDus forese                                                                                                                                                                                                                                                                    |
|     |            | Timer 3 to reload while SCL is high and allows Timer 3 to count when SCL goes low.<br>If Timer 3 is configured to Split Mode, only the High Byte of the timer is held in reload<br>while SCL is high. Timer 3 should be programmed to generate interrupts at 25 ms,<br>and the Timer 3 interrupt service routine should reset SMBus communication. |
| 2   | SMBFTE     | SMBus Free Timeout Detection Enable.                                                                                                                                                                                                                                                                                                               |
|     |            | When this bit is set to logic 1, the bus will be considered free if SCL and SDA remain high for more than 10 SMBus clock source periods.                                                                                                                                                                                                           |
| 1:0 | SMBCS[1:0] | SMBus Clock Source Selection.                                                                                                                                                                                                                                                                                                                      |
|     |            | These two bits select the SMBus clock source, which is used to generate the SMBus<br>bit rate. The selected device should be configured according to Equation 28.1.<br>00: Timer 0 Overflow<br>01: Timer 1 Overflow<br>10:Timer 2 High Byte Overflow<br>11: Timer 2 Low Byte Overflow                                                              |





Figure 28.7. Typical Slave Write Sequence

#### 28.5.4. Read Sequence (Slave)

During a read sequence, an SMBus master reads data from a slave device. The slave in this transfer will be a receiver during the address byte, and a transmitter during all data bytes. When slave events are enabled (INH = 0), the interface enters Slave Receiver Mode (to receive the slave address) when a START followed by a slave address and direction bit (READ in this case) is received. If hardware ACK generation is disabled, upon entering Slave Receiver Mode, an interrupt is generated and the ACKRQ bit is set. The software must respond to the received slave address with an ACK, or ignore the received slave address with a NACK. If hardware ACK generation is enabled, the hardware will apply the ACK for a slave address which matches the criteria set up by SMB0ADR and SMB0ADM. The interrupt will occur after the ACK cycle.

If the received slave address is ignored (by software or hardware), slave interrupts will be inhibited until the next START is detected. If the received slave address is acknowledged, zero or more data bytes are transmitted. If the received slave address is acknowledged, data should be written to SMB0DAT to be transmitted. The interface enters Slave Transmitter Mode, and transmits one or more bytes of data. After each byte is transmitted, the master sends an acknowledge bit; if the acknowledge bit is an ACK, SMB0DAT should be written with the next data byte. If the acknowledge bit is a NACK, SMB0DAT should not be written to before SI is cleared (an error condition may be generated if SMB0DAT is written following a received NACK while in Slave Transmitter Mode). The interface exits Slave Transmitter Mode after receiving a STOP. Note that the interface will switch to Slave Receiver Mode if SMB0DAT is not written following a Slave Transmitter interrupt. Figure 28.8 shows a typical slave read sequence. Two transmitted data bytes are shown, though any number of bytes may be transmitted. All of the "data byte transferred" interrupts occur **after** the ACK cycle in this mode, regardless of whether hardware ACK generation is enabled.



|              |                              |                      | Fre                              | quency: 24.5 N        | IHz                                             |                  |                                  |
|--------------|------------------------------|----------------------|----------------------------------|-----------------------|-------------------------------------------------|------------------|----------------------------------|
|              | Target<br>Baud Rate<br>(bps) | Baud Rate<br>% Error | Oscilla-<br>tor Divide<br>Factor | Timer Clock<br>Source | SCA1–SCA0<br>(pre-scale<br>select) <sup>1</sup> | T1M <sup>1</sup> | Timer 1<br>Reload<br>Value (hex) |
|              | 230400                       | -0.32%               | 106                              | SYSCLK                | XX <sup>2</sup>                                 | 1                | 0xCB                             |
|              | 115200                       | -0.32%               | 212                              | SYSCLK                | XX                                              | 1                | 0x96                             |
|              | 57600                        | 0.15%                | 426                              | SYSCLK                | XX                                              | 1                | 0x2B                             |
|              | 28800                        | -0.32%               | 848                              | SYSCLK/4              | 01                                              | 0                | 0x96                             |
| ε.           | 14400                        | 0.15%                | 1704                             | SYSCLK/12             | 00                                              | 0                | 0xB9                             |
| < fro<br>Osc | 9600                         | -0.32%               | 2544                             | SYSCLK/12             | 00                                              | 0                | 0x96                             |
| SCL          | 2400                         | -0.32%               | 10176                            | SYSCLK/48             | 10                                              | 0                | 0x96                             |
| SYS<br>Inte  | 1200                         | 0.15%                | 20448                            | SYSCLK/48             | 10                                              | 0                | 0x2B                             |
| Notes:       |                              |                      |                                  |                       |                                                 |                  |                                  |

# Table 29.1. Timer Settings for Standard Baud RatesUsing The Internal 24.5 MHz Oscillator

1. SCA1–SCA0 and T1M bit definitions can be found in Section 32.1.

2. X = Don't care.

# Table 29.2. Timer Settings for Standard Baud RatesUsing an External 22.1184 MHz Oscillator

|               |                              |                      | Frequ                            | uency: 22.1184        | MHz                                             |                  |                                  |
|---------------|------------------------------|----------------------|----------------------------------|-----------------------|-------------------------------------------------|------------------|----------------------------------|
|               | Target<br>Baud Rate<br>(bps) | Baud Rate<br>% Error | Oscilla-<br>tor Divide<br>Factor | Timer Clock<br>Source | SCA1–SCA0<br>(pre-scale<br>select) <sup>1</sup> | T1M <sup>1</sup> | Timer 1<br>Reload<br>Value (hex) |
|               | 230400                       | 0.00%                | 96                               | SYSCLK                | XX <b>2</b>                                     | 1                | 0xD0                             |
|               | 115200                       | 0.00%                | 192                              | SYSCLK                | XX                                              | 1                | 0xA0                             |
|               | 57600                        | 0.00%                | 384                              | SYSCLK                | XX                                              | 1                | 0x40                             |
|               | 28800                        | 0.00%                | 768                              | SYSCLK / 12           | 00                                              | 0                | 0xE0                             |
| Eci           | 14400                        | 0.00%                | 1536                             | SYSCLK / 12           | 00                                              | 0                | 0xC0                             |
| < fro         | 9600                         | 0.00%                | 2304                             | SYSCLK / 12           | 00                                              | 0                | 0xA0                             |
| SCLK<br>ernal | 2400                         | 0.00%                | 9216                             | SYSCLK / 48           | 10                                              | 0                | 0xA0                             |
| SY5<br>Exte   | 1200                         | 0.00%                | 18432                            | SYSCLK / 48           | 10                                              | 0                | 0x40                             |





\* SCK is shown for CKPOL = 0. SCK is the opposite polarity for CKPOL = 1.





\* SCK is shown for CKPOL = 0. SCK is the opposite polarity for CKPOL = 1.







Figure 33.10. PCA 16-Bit PWM Mode

## 33.4. Watchdog Timer Mode

A programmable watchdog timer (WDT) function is available through the PCA Module 5. The WDT is used to generate a reset if the time between writes to the WDT update register (PCA0CPH2) exceed a specified limit. The WDT can be configured and enabled/disabled as needed by software.

With the WDTE bit set in the PCA0MD register, Module 5 operates as a watchdog timer (WDT). The Module 5 high byte is compared to the PCA counter high byte; the Module 5 low byte holds the offset to be used when WDT updates are performed. The Watchdog Timer is enabled on reset. Writes to some PCA registers are restricted while the Watchdog Timer is enabled. The WDT will generate a reset shortly after code begins execution. To avoid this reset, the WDT should be explicitly disabled (and optionally re-configured and re-enabled if it is used in the system).

### 33.4.1. Watchdog Timer Operation

While the WDT is enabled:

- PCA counter is forced on.
- Writes to PCA0L and PCA0H are not allowed.
- PCA clock source bits (CPS2–CPS0) are frozen.
- PCA Idle control bit (CIDL) is frozen.
- Module 5 is forced into software timer mode.
- Writes to the Module 5 mode register (PCA0CPM5) are disabled.

While the WDT is enabled, writes to the CR bit will not change the PCA counter state; the counter will run until the WDT is disabled. The PCA counter run control bit (CR) will read zero if the WDT is enabled but user software has not enabled the PCA counter. If a match occurs between PCA0CPH5 and PCA0H while the WDT is enabled, a reset will be generated. To prevent a WDT reset, the WDT may be updated with a write of any value to PCA0CPH5. Upon a PCA0CPH5 write, PCA0H plus the offset held in PCA0CPL5 is loaded into PCA0CPH5. (See Figure 33.11.)

