# E·XFL

#### NXP USA Inc. - MKV46F128VLL16 Datasheet



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                        |
| Core Size                  | 32-Bit Single-Core                                                     |
| Speed                      | 168MHz                                                                 |
| Connectivity               | CANbus, I <sup>2</sup> C, SPI, UART/USART                              |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                |
| Number of I/O              | 74                                                                     |
| Program Memory Size        | 128KB (128K x 8)                                                       |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 24К х 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                           |
| Data Converters            | A/D 38x12b; D/A 1x12b                                                  |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 100-LQFP                                                               |
| Supplier Device Package    | 100-LQFP (14x14)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mkv46f128vll16 |
|                            |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Orderable part numbers summary1 (continued)

| NXP part                        | CPU                            | Pin       | Total                       | SRA       | AI       | DC       | eFlex                | PWM      | PW                         | Fl       | ex Time  | ers      | DA | Flex     | CAN      |
|---------------------------------|--------------------------------|-----------|-----------------------------|-----------|----------|----------|----------------------|----------|----------------------------|----------|----------|----------|----|----------|----------|
| number                          | freq<br>uenc<br>y<br>(MHz<br>) | coun<br>t | flash<br>memo<br>ry<br>(KB) | М<br>(КВ) | ADC<br>A | ADC<br>B | PW<br>MA<br>PW<br>MB | PW<br>MX | M<br>Nan<br>o-<br>Edg<br>e | FTM<br>0 | FTM<br>3 | FTM<br>1 | C  | CA<br>N0 | CA<br>N1 |
| MKV42F128VLH<br>16              | 168                            | 64        | 128                         | 24        | 13ch     | 16ch     | _                    | _        | —                          | 1x8ch    | 1x8ch    | 1x2ch    | _  | 1        | 1        |
| MKV42F128VLF<br>16 <sup>2</sup> | 168                            | 48        | 128                         | 24        | 11ch     | 10ch     | _                    |          |                            | 1x8ch    | 1x8ch    | 1x2ch    | _  | 1        | _        |
| MKV42F64VLH1<br>6               | 168                            | 64        | 64                          | 16        | 13ch     | 16ch     | _                    | —        | _                          | 1x8ch    | 1x8ch    | 1x2ch    | _  | 1        | 1        |
| MKV42F64VLF1<br>6 <sup>2</sup>  | 168                            | 48        | 64                          | 16        | 11ch     | 10ch     |                      |          |                            | 1x8ch    | 1x8ch    | 1x2ch    | —  | 1        | —        |

1. To confirm current availability of ordererable part numbers, go to http://www.nxp.com and perform a part number search.

2. Package Your Way.

#### **Related Resources**

| Туре                           | Description                                                                                                                | Resource                                                                                                                                                          |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Selector<br>Guide              | The Solution Advisor is a web-based tool that features interactive application wizards and a dynamic product selector.     | Solution Advisor                                                                                                                                                  |
| Reference<br>Manual            | The Reference Manual contains a comprehensive description of the structure and function (operation) of a device.           | KV4XP100M168RM <sup>1</sup>                                                                                                                                       |
| Data Sheet                     | The Data Sheet includes electrical characteristics and signal connections.                                                 | KV4XP100M168 <sup>1</sup>                                                                                                                                         |
| Chip Errata                    | The chip mask set Errata provides additional or corrective information for a particular device mask set.                   | Kinetis_V_1N72K <sup>1</sup>                                                                                                                                      |
| KMS User<br>Guide              | The KMS User Guide provides a comprehensive description of the features and functions of the Kinetis Motor Suite solution. | Kinetis Motor Suite User's<br>Guide (KMS100UG) <sup>1</sup>                                                                                                       |
| KMS API<br>Reference<br>Manual | The KMS API reference manual provides a comprehensive description of the API of the Kinetis Motor Suite function blocks.   | Kinetis Motor Suite API<br>Reference Manual<br>(KMS100RM) <sup>1</sup>                                                                                            |
| Package<br>drawing             | Package dimensions are provided in package drawings.                                                                       | <ul> <li>LQFP 100-pin:<br/>98ASS23308W<sup>1</sup></li> <li>LQFP 64-pin:<br/>98ASS23234W<sup>1</sup></li> <li>LQFP 48-pin:<br/>98ASH00962A<sup>1</sup></li> </ul> |

1. To find the associated resource, go to http://www.nxp.com and perform a search using this term.

| Symbol           | Description                                                               | Min.                  | Max.                   | Unit |
|------------------|---------------------------------------------------------------------------|-----------------------|------------------------|------|
| V <sub>DD</sub>  | Digital supply voltage                                                    | -0.3                  | 3.8                    | V    |
| I <sub>DD</sub>  | Digital supply current                                                    | _                     | 120                    | mA   |
| V <sub>IO</sub>  | Digital pin input voltage (except open drain pins)                        | -0.3                  | VDD + 0.3 <sup>1</sup> | V    |
|                  | Open drain pins (PTC6 and PTC7)                                           | -0.3                  | 5.5                    | V    |
| Ι <sub>D</sub>   | Instantaneous maximum current single pin limit (applies to all port pins) | -25                   | 25                     | mA   |
| V <sub>DDA</sub> | Analog supply voltage                                                     | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3  | V    |

1. Maximum value of  $V_{IO}$  (except open drain pins) must be 3.8 V.

### **1.5 Absolute Maximum Ratings**

Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in Table 1 may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this section.

| Symbol               | Description                                        | Notes <sup>1</sup> | Min  | Max   | Unit |
|----------------------|----------------------------------------------------|--------------------|------|-------|------|
| V <sub>DD</sub>      | Supply Voltage Range                               |                    | -0.3 | 4.0   | V    |
| V <sub>DDA</sub>     | Analog Supply Voltage Range                        |                    | -0.3 | 4.0   | V    |
| V <sub>REFHx</sub>   | ADC High Voltage Reference                         |                    | -0.3 | 4.0   | V    |
| V <sub>REFLx</sub>   | ADC Low Voltage Reference                          |                    | -0.3 | 0.3   | V    |
| $\Delta V_{DD}$      | Voltage difference $V_{DD}$ to $V_{DDA}$           |                    | -0.3 | 0.3   | V    |
| $\Delta V_{SS}$      | Voltage difference $V_{SS}$ to $V_{SSA}$           |                    | -0.3 | 0.3   | V    |
| V <sub>IN</sub>      | Digital Input Voltage Range                        | Pin Groups 1, 2    | -0.3 | 4.0   | V    |
| V <sub>OSC</sub>     | Oscillator Input Voltage Range                     | Pin Group 4        | -0.4 | 4.0   | V    |
| V <sub>INA</sub>     | Analog Input Voltage Range                         | Pin Group 3        | -0.3 | 4.0   | V    |
| I <sub>IC</sub>      | Input clamp current, per pin (V <sub>IN</sub> < 0) |                    | _    | -20.0 | mA   |
| I <sub>OC</sub>      | Output clamp current, per pin $(V_0 < 0)^2$        |                    |      | -20.0 | mA   |
| V <sub>OUT</sub>     | Output Voltage Range (Normal Push-Pull mode)       | Pin Group 1        | -0.3 | 4.0   | V    |
| V <sub>OUTOD</sub>   | Output Voltage Range (Open Drain mode)             | Pin Group 2        | -0.3 | 5.5   | V    |
| V <sub>OUT_DAC</sub> | DAC Output Voltage Range                           | Pin Group 5        | -0.3 | 4.0   | V    |
| T <sub>A</sub>       | Ambient Temperature Industrial                     |                    | -40  | 105   | °C   |
| T <sub>STG</sub>     | Storage Temperature Range (Extended Industrial)    |                    | -55  | 150   | °C   |

Table 1. Absolute Maximum Ratings ( $V_{SS} = 0 V$ ,  $V_{SSA} = 0 V$ )

1. Default Mode

- Pin Group 1: GPIO, TDI, TDO, TMS, TCK
- Pin Group 2: RESET, PORTC6, and PORTC7
- Pin Group 3: ADC and Comparator Analog Inputs

| Symbol           | Description                                                                                                                                                        | Min. | Тур. | Max. | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.71 V to execution of the first instruction across the operating temperature range of the chip. |      | _    | 300  | μs   |       |
|                  | • VLLS0 → RUN                                                                                                                                                      | _    | _    | 173  | μs   |       |
|                  | • VLLS1 → RUN                                                                                                                                                      | _    |      | 172  | μs   |       |
|                  | • VLLS2 → RUN                                                                                                                                                      | _    |      | 96   | μs   |       |
|                  | • VLLS3 → RUN                                                                                                                                                      | _    |      | 96   | μs   |       |
|                  | <ul> <li>VLPS → RUN</li> </ul>                                                                                                                                     | _    | _    | 5.4  | μs   |       |
|                  | <ul> <li>STOP → RUN</li> </ul>                                                                                                                                     | _    | _    | 5.4  | μs   |       |

#### Table 5. Power mode transition operating behaviors

### 2.2.5 Power consumption operating behaviors

NOTE

The maximum values represent characterized results equivalent to the mean plus three times the standard deviation (mean+ $3\sigma$ )

| Table 6. | Power con | sumption of | operating | behaviors | (All IDDs are | Target values) |
|----------|-----------|-------------|-----------|-----------|---------------|----------------|
|----------|-----------|-------------|-----------|-----------|---------------|----------------|

| Symbol              | Description                                                                                       | Min. | Тур. | Max. | Unit | Notes                        |
|---------------------|---------------------------------------------------------------------------------------------------|------|------|------|------|------------------------------|
| I <sub>DD_RUN</sub> | Run mode current — all peripheral clocks<br>disabled, code executing from flash, excludes<br>IDDA |      |      |      |      | Core frequency<br>of 25 MHz. |
|                     | • @ 1.8V                                                                                          | —    | 6.8  | 17.2 | mA   |                              |
|                     | • @ 3.0V                                                                                          | —    | 6.9  | 17.4 | mA   |                              |
| I <sub>DD_RUN</sub> | Run mode current — all peripheral clocks<br>disabled, code executing from flash, excludes<br>IDDA |      |      |      |      | Core frequency<br>of 50 MHz. |
|                     | • @ 1.8V                                                                                          |      |      |      |      |                              |
|                     | • @ 3.0V                                                                                          |      |      | 10.7 |      |                              |
|                     |                                                                                                   |      | 9.9  | 19.7 | mA   |                              |

Table continues on the next page ...

| Symbol            | Description                                                                                                                                                                                                 | Temperature (°C) |     |     |     |     |     |    |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-----|-----|-----|-----|----|
|                   |                                                                                                                                                                                                             | -40              | 25  | 50  | 70  | 85  | 105 |    |
|                   |                                                                                                                                                                                                             | 510              | 560 | 560 | 560 | 610 | 680 |    |
| I <sub>CMP</sub>  | CMP peripheral adder measured by placing<br>the device in VLLS1 mode with CMP<br>enabled using the 6-bit DAC and a single<br>external input for compare. Includes 6-bit<br>DAC power consumption.           | 22               | 22  | 22  | 22  | 22  | 22  | μA |
| I <sub>UART</sub> | UART peripheral adder measured by placing<br>the device in STOP or VLPS mode with<br>selected clock source waiting for RX data at<br>115200 baud rate. Includes selected clock<br>source power consumption. |                  |     |     |     |     |     | μΑ |
|                   | MCGIRCLK (4 MHz internal reference clock)                                                                                                                                                                   | 66               | 66  | 66  | 66  | 66  | 66  |    |
|                   | OSCERCLK (4 MHz external crystal)                                                                                                                                                                           | 214              | 234 | 246 | 254 | 260 | 268 |    |
| I <sub>BG</sub>   | Bandgap adder when BGEN bit is set and device is placed in VLPx or VLLSx mode.                                                                                                                              | 45               | 45  | 45  | 45  | 45  | 45  | μA |

Table 7. Low power mode peripheral adders — typical value (continued)

### 2.2.5.1 Diagram: Typical IDD\_RUN operating behavior

The following data was measured under these conditions:

- MCG in FBE for run mode, and BLPE for VLPR mode
- No GPIOs toggled
- Code execution from flash with cache enabled
- For the ALLOFF curve, all peripheral clocks are disabled except FTFA



Figure 4. VLPR mode current vs. core frequency

### 2.2.6 EMC radiated emissions operating behaviors

### NOTE

EMC measurements to IC-level IEC standards are available from NXP on request.

| Symbol           | Description                        | Frequency<br>band<br>(MHz) | Тур. | Unit | Notes |
|------------------|------------------------------------|----------------------------|------|------|-------|
| V <sub>RE1</sub> | Radiated emissions voltage, band 1 | 0.15–50                    | 20   | dBµV | 1, 2  |
| V <sub>RE2</sub> | Radiated emissions voltage, band 2 | 50–150                     | 18   | dBµV |       |
| $V_{RE3}$        | Radiated emissions voltage, band 3 | 150–500                    | 14   | dBµV |       |
| $V_{RE4}$        | Radiated emissions voltage, band 4 | 500–1000                   | 8    | dBµV |       |
| $V_{RE\_IEC}$    | IEC level                          | 0.15–1000                  | L    | —    | 2, 3  |

Table 8. EMC radiated emissions operating behaviors









#### 3.3.2.2 Oscillator frequency specifications Table 20. Oscillator frequency specifications

| Symbol                | Description                                                                           | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|---------------------------------------------------------------------------------------|------|------|------|------|-------|
| f <sub>osc_lo</sub>   | Oscillator crystal or resonator frequency — low-<br>frequency mode (MCG_C2[RANGE]=00) | 32   | —    | 40   | kHz  |       |
| f <sub>ec_extal</sub> | Input clock frequency (external clock mode)                                           | —    | —    | 48   | MHz  | 1, 2  |
| t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode)                                          | 40   | 50   | 60   | %    |       |
| t <sub>cst</sub>      | Crystal startup time — 32 kHz low-frequency,<br>low-power mode (HGO=0)                | _    | 1000 | —    | ms   | 3, 4  |

- 1. Other frequency limits may apply when external clock is being used as a reference for the FLL or PLL.
- 2. When transitioning from FEI or FBI to FBE mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency.
- 3. Proper PC board layout procedures must be followed to achieve specifications.
- 4. Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S register being set.

### NOTE

The 32 kHz oscillator works in low power mode by default and cannot be moved into high power/gain mode.

# 3.4 Memories and memory interfaces

### 3.4.1 Flash electrical specifications

This section describes the electrical characteristics of the flash memory module.

### 3.4.1.1 Flash timing specifications — program and erase

The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead.

| Symbol                | Description                        | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|------------------------------------|------|------|------|------|-------|
| t <sub>hvpgm4</sub>   | Longword Program high-voltage time | _    | 7.5  | 18   | μs   | —     |
| t <sub>hversscr</sub> | Sector Erase high-voltage time     | _    | 13   | 113  | ms   | 1     |
| t <sub>hversall</sub> | Erase All high-voltage time        | _    | 208  | 1808 | ms   | 1     |

Table 21. NVM program/erase timing specifications

1. Maximum time based on expectations at cycling end-of-life.



- 1. Parasitic capacitance due to package, pin-to-pin and pin-to-package base coupling = 1.8pF
- 2. Parasitic capacitance due to the chip bond pad, ESD protection devices and signal routing = 2.04pF
- 3. Sampling capacitor at the sample and hold circuit. Capacitor C1 (4.8pF) is normally disconnected from the input, and is only connected to the input at sampling time.
- 4. S1 and S2 switch phases are non-overlapping and operate at the ADC clock frequency



Figure 13. Equivalent circuit for A/D loading

# 3.6.2 CMP and 6-bit DAC electrical specifications

Table 26. Comparator and 6-bit DAC electrical specifications

| Symbol            | Description                                         | Min.            | Тур. | Max.            | Unit |
|-------------------|-----------------------------------------------------|-----------------|------|-----------------|------|
| V <sub>DD</sub>   | Supply voltage                                      | 1.71            | —    | 3.6             | V    |
| I <sub>DDHS</sub> | Supply current, high-speed mode (EN = 1, PMODE = 1) | —               | _    | 200             | μA   |
| I <sub>DDLS</sub> | Supply current, low-speed mode (EN = 1, PMODE = 0)  | —               | _    | 20              | μA   |
| V <sub>AIN</sub>  | Analog input voltage                                | V <sub>SS</sub> | _    | V <sub>DD</sub> | V    |
| V <sub>AIO</sub>  | Analog input offset voltage                         | —               | —    | 20              | mV   |
| V <sub>H</sub>    | Analog comparator hysteresis <sup>1</sup>           |                 |      |                 |      |

Table continues on the next page...

| Symbol             | Description                                               | Min.                  | Тур. | Max. | Unit             |
|--------------------|-----------------------------------------------------------|-----------------------|------|------|------------------|
|                    | <ul> <li>CR0[HYSTCTR] = 00</li> </ul>                     |                       | 5    | —    | mV               |
|                    | • CR0[HYSTCTR] = 01                                       | —                     | 10   | —    | mV               |
|                    | • CR0[HYSTCTR] = 10                                       | —                     | 20   | _    | mV               |
|                    | • CR0[HYSTCTR] = 11                                       | _                     | 30   | _    | mV               |
| V <sub>CMPOh</sub> | Output high                                               | V <sub>DD</sub> – 0.5 |      |      | V                |
| V <sub>CMPOI</sub> | Output low                                                |                       | _    | 0.5  | V                |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN = 1,<br>PMODE = 1) | 20                    | 50   | 200  | ns               |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN = 1, PMODE = 0)     | 80                    | 250  | 600  | ns               |
|                    | Analog comparator initialization delay <sup>2</sup>       | _                     | _    | 40   | μs               |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)                         | _                     | 7    | _    | μA               |
| INL                | 6-bit DAC integral non-linearity                          | -0.5                  | —    | 0.5  | LSB <sup>3</sup> |
| DNL                | 6-bit DAC differential non-linearity                      | -0.3                  | —    | 0.3  | LSB              |

Table 26. Comparator and 6-bit DAC electrical specifications (continued)

1. Typical hysteresis is measured with input voltage range limited to 0.7 to  $V_{DD}$  – 0.7 V.

2. Comparator initialization delay is defined as the time between software writes to change control inputs (writes to

DACEN, VRSEL, PSEL, MSEL, VOSEL) and the comparator output settling to a stable level.

3. 1 LSB =  $V_{reference}/64$ 



Figure 14. Typical hysteresis vs. Vin level ( $V_{DD}$  = 3.3 V, PMODE = 0)



Figure 15. Typical hysteresis vs. Vin level (V<sub>DD</sub> = 3.3 V, PMODE = 1)

### 3.6.3 12-bit DAC electrical characteristics

#### 3.6.3.1 12-bit DAC operating requirements Table 27. 12-bit DAC operating requirements

| Symbol            | Desciption              | Min. | Max. | Unit | Notes |
|-------------------|-------------------------|------|------|------|-------|
| V <sub>DDA</sub>  | Supply voltage          | 1.71 | 3.6  | V    |       |
| V <sub>DACR</sub> | Reference voltage       | 1.13 | 3.6  | V    | 1     |
| CL                | Output load capacitance | _    | 100  | pF   | 2     |
| ١L                | Output load current     | —    | 1    | mA   |       |

1. The DAC reference can be selected to be  $V_{\text{DDA}}$  or  $V_{\text{REFH}}.$ 

2. A small load capacitance (47 pF) can improve the bandwidth performance of the DAC.

#### 3.6.3.2 12-bit DAC operating behaviors Table 28. 12-bit DAC operating behaviors

| Symbol                     | Description                                                | Min. | Тур. | Max. | Unit | Notes |
|----------------------------|------------------------------------------------------------|------|------|------|------|-------|
| I <sub>DDA_DACL</sub><br>P | Supply current — low-power mode                            | —    | —    | 330  | μΑ   |       |
| I <sub>DDA_DACH</sub>      | Supply current — high-speed mode                           | _    | _    | 1200 | μA   |       |
| t <sub>DACLP</sub>         | Full-scale settling time (0x080 to 0xF7F) — low-power mode |      | 100  | 200  | μs   | 1     |

Table continues on the next page...

| Symbol               | Description                                                                             | Min.                      | Тур.     | Max.              | Unit   | Notes |
|----------------------|-----------------------------------------------------------------------------------------|---------------------------|----------|-------------------|--------|-------|
| t <sub>DACHP</sub>   | Full-scale settling time (0x080 to 0xF7F) — high-power mode                             |                           | 15       | 30                | μs     | 1     |
| t <sub>CCDACLP</sub> | Code-to-code settling time (0xBF8 to<br>0xC08)<br>• High-speed mode<br>• Low speed mode | _                         | 1        | 5                 | μs     | 1     |
| V <sub>dacoutl</sub> | DAC output voltage range low — high-<br>speed mode, no load, DAC set to 0x000           | _                         | —        | 100               | mV     |       |
| V <sub>dacouth</sub> | DAC output voltage range high — high-<br>speed mode, no load, DAC set to 0xFFF          | V <sub>DACR</sub><br>-100 | —        | V <sub>DACR</sub> | mV     |       |
| INL                  | Integral non-linearity error — high speed mode                                          | —                         | -        | ±8                | LSB    | 2     |
| DNL                  | Differential non-linearity error — V <sub>DACR</sub> > 2<br>V                           | _                         | —        | ±1                | LSB    | 3     |
| DNL                  | Differential non-linearity error — V <sub>DACR</sub> = VREF_OUT                         |                           | —        | ±1                | LSB    | 4     |
| V <sub>OFFSET</sub>  | Offset error                                                                            | _                         | ±0.4     | ±0.8              | %FSR   | 5     |
| E <sub>G</sub>       | Gain error                                                                              |                           | ±0.1     | ±0.6              | %FSR   | 5     |
| PSRR                 | Power supply rejection ratio, $V_{DDA} \ge 2.4 V$                                       | 60                        | —        | 90                | dB     |       |
| T <sub>CO</sub>      | Temperature coefficient offset voltage                                                  | _                         | 3.7      | _                 | μV/C   | 6     |
| T <sub>GE</sub>      | Temperature coefficient gain error                                                      | —                         | 0.000421 | —                 | %FSR/C |       |
| Rop                  | Output resistance (load = $3 \text{ k}\Omega$ )                                         |                           | —        | 250               | Ω      |       |
| SR                   | Slew rate -80h→ F7Fh→ 80h                                                               |                           |          |                   | V/µs   |       |
|                      | • High power (SP <sub>HP</sub> )                                                        | 1.2                       | 1.7      | _                 |        |       |
|                      | Low power (SP <sub>LP</sub> )                                                           | 0.05                      | 0.12     | —                 |        |       |
| BW                   | 3dB bandwidth                                                                           |                           |          |                   | kHz    |       |
|                      | • High power (SP <sub>HP</sub> )                                                        | 550                       | _        | _                 |        |       |
|                      | • Low power (SP <sub>LP</sub> )                                                         | 40                        | _        | _                 |        |       |

Table 28. 12-bit DAC operating behaviors (continued)

1. Settling within ±1 LSB

2. The INL is measured for 0 + 100 mV to  $V_{\text{DACR}}$  –100 mV

3. The DNL is measured for 0 + 100 mV to  $V_{\text{DACR}}$  –100 mV

4. The DNL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV with  $V_{DDA}$  > 2.4 V

5. Calculated by a best fit curve from V<sub>SS</sub> + 100 mV to V<sub>DACR</sub> – 100 mV

V<sub>DDA</sub> = 3.0 V, reference select set for V<sub>DDA</sub> (DACx\_CO:DACRFS = 1), high power mode (DACx\_CO:LPEN = 0), DAC set to 0x800, temperature range is across the full range of the device



Figure 17. Offset at half scale vs. temperature

# 3.7 Timers

See General switching specifications.

# 3.8 Enhanced NanoEdge PWM characteristics

| Table 29. NanoLuge P will timing parameters - 100 winz operating nequence | Table 29. | NanoEdge PWM timing parameters - | 100 Mhz operating frequency |
|---------------------------------------------------------------------------|-----------|----------------------------------|-----------------------------|
|---------------------------------------------------------------------------|-----------|----------------------------------|-----------------------------|

| Characteristic                                                 | Symbol | Min. | Тур. | Max. | Unit |
|----------------------------------------------------------------|--------|------|------|------|------|
| PWM clock frequency                                            |        |      | 100  |      | MHz  |
| NanoEdge Placement (NEP) Step Size <sup>1</sup> , <sup>2</sup> | pwmp   |      | 312  |      | ps   |

Table continues on the next page...

#### Table 29. NanoEdge PWM timing parameters - 100 Mhz operating frequency (continued)

| Characteristic                                             | Symbol          | Min. | Тур. | Max. | Unit |
|------------------------------------------------------------|-----------------|------|------|------|------|
| Delay for fault input activating to PWM output deactivated |                 | 1    |      |      | ns   |
| Power-up Time <sup>3</sup>                                 | t <sub>pu</sub> |      | 25   |      | μs   |

1. Reference 100 MHz in NanoEdge Placement mode.

2. Temperature and voltage variations do not affect NanoEdge Placement step size.

3. Powerdown to NanoEdge mode transition.

#### Table 30. NanoEdge PWM timing parameters - 84 Mhz operating frequency

| Characteristic                                                 | Symbol          | Min. | Тур. | Max. | Unit |
|----------------------------------------------------------------|-----------------|------|------|------|------|
| PWM clock frequency                                            |                 |      | 84   |      | MHz  |
| NanoEdge Placement (NEP) Step Size <sup>1</sup> , <sup>2</sup> | pwmp            |      | 372  |      | ps   |
| Delay for fault input activating to PWM output deactivated     |                 | 1    |      |      | ns   |
| Power-up Time <sup>3</sup>                                     | t <sub>pu</sub> |      | 30   |      | μs   |

1. Reference 84 MHz in NanoEdge Placement mode.

2. Temperature and voltage variations do not affect NanoEdge Placement step size.

3. Powerdown to NanoEdge mode transition.

# 3.9 Communication interfaces

### 3.9.1 SPI (DSPI) switching specifications (limited voltage range)

The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provide DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices.

#### NOTE

#### **Fast pads:**

- SIN: PTE19
- SOUT: PTE18
- SCK: PTE17
- PCS: PTE16

#### **Open drain pads:**

| Num | Description                        | Min.                          | Max.                      | Unit | Notes |
|-----|------------------------------------|-------------------------------|---------------------------|------|-------|
|     | Frequency of operation             | —                             | 25                        | MHz  |       |
| DS1 | DSPI_SCK output cycle time         | 2 x t <sub>BUS</sub>          | —                         | ns   |       |
| DS2 | DSPI_SCK output high/low time      | (t <sub>SCK</sub> /2) – 2     | (t <sub>SCK</sub> /2) + 2 | ns   |       |
| DS3 | DSPI_PCSn to DSPI_SCK output valid | (t <sub>BUS</sub> x 2) –<br>2 | —                         | ns   | 1     |
| DS4 | DSPI_SCK to DSPI_PCSn output hold  | (t <sub>BUS</sub> x 2) –<br>2 | —                         | ns   | 2     |
| DS5 | DSPI_SCK to DSPI_SOUT valid        | _                             | 15.5                      | ns   |       |
| DS6 | DSPI_SCK to DSPI_SOUT invalid      | -3                            | _                         | ns   |       |
| DS7 | DSPI_SIN to DSPI_SCK input setup   | 17                            | —                         | ns   |       |
| DS8 | DSPI_SCK to DSPI_SIN input hold    | 0                             | —                         | ns   |       |

 Table 33. Master mode DSPI timing for open drain pads (limited voltage range) (continued)

1. The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK].

2. The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC].



#### Figure 18. DSPI classic SPI timing — master mode

Table 34. Slave mode DSPI timing for normal pads (limited voltage range)

| Num  | Description                              | Min.                      | Max.                      | Unit |
|------|------------------------------------------|---------------------------|---------------------------|------|
|      | Operating voltage                        | 2.7                       | 3.6                       | V    |
|      | Frequency of operation                   |                           | 12.5                      | MHz  |
| DS9  | DSPI_SCK input cycle time                | 4 x t <sub>BUS</sub>      | —                         | ns   |
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) – 2 | (t <sub>SCK</sub> /2) + 2 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              | —                         | 21                        | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         | —                         | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 2                         | —                         | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         | —                         | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       | _                         | 15                        | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven | _                         | 15                        | ns   |

### 3.9.2 SPI (DSPI) switching specifications (full voltage range)

The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provides DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices.

#### NOTE

#### **Fast pads:**

- SIN: PTE19
- SOUT: PTE18
- SCK: PTE17
- PCS: PTE16

### **Open drain pads:**

- SIN: PTC7
- SOUT: PTC6

#### Table 37. Master mode DSPI timing for normal pads (full voltage range)

| Num | Description                         | Min.                          | Max.                     | Unit | Notes |
|-----|-------------------------------------|-------------------------------|--------------------------|------|-------|
|     | Operating voltage                   | 1.71                          | 3.6                      | V    | 1     |
|     | Frequency of operation              | —                             | 18.75                    | MHz  |       |
| DS1 | DSPI_SCK output cycle time          | 4 x t <sub>BUS</sub>          | —                        | ns   |       |
| DS2 | DSPI_SCK output high/low time       | (t <sub>SCK</sub> /2) - 4     | (t <sub>SCK/2)</sub> + 4 | ns   |       |
| DS3 | DSPI_PCSn valid to DSPI_SCK delay   | (t <sub>BUS</sub> x 2) –<br>4 | _                        | ns   | 2     |
| DS4 | DSPI_SCK to DSPI_PCSn invalid delay | (t <sub>BUS</sub> x 2) –<br>4 | _                        | ns   | 3     |
| DS5 | DSPI_SCK to DSPI_SOUT valid         | _                             | 10                       | ns   |       |
| DS6 | DSPI_SCK to DSPI_SOUT invalid       | -7.8                          | —                        | ns   |       |
| DS7 | DSPI_SIN to DSPI_SCK input setup    | 24                            | —                        | ns   |       |
| DS8 | DSPI_SCK to DSPI_SIN input hold     | 0                             | —                        | ns   |       |

1. The DSPI module can operate across the entire operating voltage for the processor, but to run across the full voltage range the maximum frequency of operation is reduced.

2. The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK].

3. The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC].

| Num  | Description                              | Min.                                         | Max.                     | Unit |
|------|------------------------------------------|----------------------------------------------|--------------------------|------|
|      | Operating voltage                        | 1.71                                         | 3.6                      | V    |
|      | Frequency of operation                   | —                                            | 9.375                    | MHz  |
| DS9  | DSPI_SCK input cycle time                | PI_SCK input cycle time 8 x t <sub>BUS</sub> |                          | ns   |
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) - 4                    | (t <sub>SCK/2)</sub> + 4 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              | —                                            | 43.5                     | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                                            | _                        | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 2.5                                          | _                        | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                                            | —                        | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       | —                                            | 38                       | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven | —                                            | 38                       | ns   |

Table 42. Slave mode DSPI timing for open drain pads (full voltage range)



Figure 21. DSPI classic SPI timing — slave mode

# 3.9.3 I<sup>2</sup>C

See General switching specifications.

### 3.9.4 UART

See General switching specifications.

# 3.10 Kinetis Motor Suite (KMS)

#### Dimensions

Kinetis Motor Suite is a bundled software solution that enables the rapid configuration of motor drive systems, and accelerates development of the final motor drive application.

Several members of the KV4x family are enabled with Kinetis Motor Suite. The enabled devices can be identified within the orderable part numbers in KMS Orderable part numbers summary . For more information, see Kinetis Motor Suite User's Guide (KMS100UG) and Kinetis Motor Suite API Reference Manual (KMS100RM).

### NOTE

To find the associated resource, go to http://www.nxp.com and perform a search using the Document ID.

# 4 Dimensions

### 4.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to www.nxp.com and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 48-pin LQFP                              | 98ASH00962A                   |
| 64-pin LQFP                              | 98ASS23234W                   |
| 100-pin LQFP                             | 98ASS23308W                   |

# 5 Pinout

# 5.1 KV4x Signal Multiplexing and Pin Assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin.



- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

### 8.8 Definition: Typical value

A *typical value* is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.

### 8.8.1 Example 1

This is an example of an operating behavior that includes a typical value:

| Symbol | Description                                    | Min. | Тур. | Max. | Unit |
|--------|------------------------------------------------|------|------|------|------|
|        | Digital I/O weak<br>pullup/pulldown<br>current | 10   | 70   | 130  | μΑ   |

### 8.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:

#### How to Reach Us:

Home Page: nxp.com

Web Support: nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: <a href="mailto:nxp.com/SalesTermsandConditions">nxp.com/SalesTermsandConditions</a>.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, Freescale, the Freescale logo, and Kinetis are trademarks of NXP B.V. All other product or service names are the property of their respective owners. ARM, the ARM Powered logo, and Cortex are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved.

©2014-2016 NXP B.V.

Document Number KV4XP100M168 Revision 3, 06/2016



