



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices**)

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

| Details                         |                                                                            |
|---------------------------------|----------------------------------------------------------------------------|
| Product Status                  | Obsolete                                                                   |
| Programmable Type               | In System Programmable                                                     |
| Delay Time tpd(1) Max           | 15 ns                                                                      |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                                              |
| Number of Logic Elements/Blocks | -                                                                          |
| Number of Macrocells            | 128                                                                        |
| Number of Gates                 | -                                                                          |
| Number of I/O                   | 64                                                                         |
| Operating Temperature           | 0°C ~ 70°C (TA)                                                            |
| Mounting Type                   | Surface Mount                                                              |
| Package / Case                  | 84-LCC (J-Lead)                                                            |
| Supplier Device Package         | 84-PLCC (29.31x29.31)                                                      |
| Purchase URL                    | https://www.e-xfl.com/product-detail/lattice-semiconductor/m4-128n-64-15jc |
|                                 |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| Product Line | Ordering Part Number | Product Status  | Reference PCN       |
|--------------|----------------------|-----------------|---------------------|
| M4LV-256/128 | M4LV-256/128-7YC     |                 |                     |
|              | M4LV-256/128-10YC    |                 |                     |
|              | M4LV-256/128-12YC    |                 |                     |
|              | M4LV-256/128-15YC    |                 |                     |
|              | M4LV-256/128-10YI    |                 |                     |
|              | M4LV-256/128-12YI    |                 |                     |
|              | M4LV-256/128-14YI    |                 | Contact             |
|              | M4LV-256/128-18YI    | Convert to M4A3 | pcn@latticesemi.com |
|              | M4LV-256/128-7AC     | Convert to M4A3 | for more info.      |
|              | M4LV-256/128-10AC    |                 | ioi iliole iliio.   |
|              | M4LV-256/128-12AC    |                 |                     |
|              | M4LV-256/128-15AC    |                 |                     |
|              | M4LV-256/128-10AI    |                 |                     |
|              | M4LV-256/128-12AI    |                 |                     |
|              | M4LV-256/128-14AI    |                 |                     |
|              | M4LV-256/128-18AI    |                 |                     |

Table 3. MACH 4 Package and I/O Options (Number of I/Os and dedicated inputs in Table)

| Package      | M4-32/32<br>M4LV-32/32 | M4-64/32<br>M4LV-64/32 | M4-96/48<br>M4LV-96/48 | M4-128/64<br>M4LV-128/64 | M4-128N/64<br>M4LV-128N/64 | M4-192/96<br>M4IV-192/96 | M4LV-256/128 |
|--------------|------------------------|------------------------|------------------------|--------------------------|----------------------------|--------------------------|--------------|
| 44-pin PLCC  | 32+2                   | 32+2                   |                        |                          |                            |                          |              |
| 44-pin TQFP  | 32+2                   | 32+2                   |                        |                          |                            |                          |              |
| 48-pin TQFP  | 32+2                   | 32+2                   |                        |                          |                            |                          |              |
| 84-pin PLCC  |                        |                        |                        |                          | 64+6                       |                          |              |
| 100-pin TQFP |                        |                        | 48+8                   | 64+6                     |                            |                          |              |
| 100-pin PQFP |                        |                        |                        | 64+6                     |                            |                          |              |
| 144-pin TQFP |                        |                        |                        |                          |                            | 96+16                    |              |
| 208-pin PQFP |                        |                        |                        |                          |                            |                          | 128+14       |
| 256-ball BGA |                        |                        |                        |                          |                            |                          | 128+14       |

### **Product-Term Array**

The product-term array consists of a number of product terms that form the basis of the logic being implemented. The inputs to the AND gates come from the central switch matrix (Table 5), and are provided in both true and complement forms for efficient logic implementation.

**Table 5. PAL Block Inputs** 

| Device                      | Numl | oer of Inputs | to PAL Blo | ock |
|-----------------------------|------|---------------|------------|-----|
| M4-32/32 and M4LV-32/32     |      | 33            | V          |     |
| M4-64/32 and M4IV-64/32     |      | 33            |            |     |
| M4-96/48 and M4LV-96/48     |      | 33            |            |     |
| M4-128/64 and M4IV-128/64   | 4.2  | 33            |            |     |
| M4-128N/64 and M4LV-128N/64 |      | 33            |            |     |
| M4-192/96 and M4LV-192/96   |      | 34            |            |     |
| M4-256/128 and M4LV-256/128 |      | 34            |            |     |

### **Logic Allocator**

Within the logic allocator, product terms are allocated to macrocells in "product term clusters." The availability and distribution of product term clusters are automatically considered by the software as it fits functions within a PAL block. The size of a product term cluster has been optimized to provide high utilization of product terms, making complex functions using many product terms possible. Yet when few product terms are used, there will be a minimal number of unused—or wasted—product terms left over. The product term clusters available to each macrocell within a PAL block are shown in Tables 6 and 7.

Each product term cluster is associated with a macrocell. The size of a cluster depends on the configuration of the associated macrocell. When the macrocell is used in synchronous mode (Figure 2a), the basic cluster has 4 product terms. When the associated macrocell is used in asynchronous mode (Figure 2b), the cluster has 2 product terms. Note that if the product term cluster is routed to a different macrocell, the allocator configuration is not determined by the mode of the macrocell actually being driven. The configuration is always set by the mode of the macrocell that the cluster will drive if not routed away, regardless of the actual routing.

In addition, there is an extra product term that can either join the basic cluster to give an extended cluster, or drive the second input of an exclusive-OR gate in the signal path. If included with the basic cluster, this provides for up to 20 product terms on a synchronous function that uses four extended 5-product-term clusters. A similar asynchronous function can have up to 18 product terms.

When the extra product term is used to extend the cluster, the value of the second XOR input can be programmed as a 0 or a 1, giving polarity control. The possible configurations of the logic allocator are shown in Figures 3 and 4.



Figure 3. Logic Allocator Configurations: Synchronous Mode



Figure 4. Logic Allocator Configurations: Asynchronous Mode

Note that the configuration of the logic allocator has absolutely no impact on the speed of the signal. All configurations have the same delay. This means that designers do not have to decide between optimizing resources or speed; both can be optimized.

If not used in the cluster, the extra product term can act in conjunction with the basic cluster to provide XOR logic for such functions as data comparison, or it can work with the D-,T-type flip-flop to provide for J-K, and S-R register operation. In addition, if the basic cluster is routed to another macrocell, the extra product term is still available for logic. In this case, the first XOR input will be a logic 0. This circuit has the flexibility to route product terms elsewhere without giving up the use of the macrocell.

Product term clusters do not "wrap" around a PAL block. This means that the macrocells at the ends of the block have fewer product terms available.

17466G-007

#### Macrocell

The macrocell consists of a storage element, routing resources, a clock multiplexer, and initialization control. The macrocell has two fundamental modes: synchronous and asynchronous (Figure 5). The mode chosen only affects clocking and initialization in the macrocell.



In either mode, a combinatorial path can be used. For combinatorial logic, the synchronous mode will generally be used, since it provides more product terms in the allocator.

#### **MACH 4 TIMING MODEL**

The primary focus of the MACH 4 timing model is to accurately represent the timing in a MACH 4 device, and at the same time, be easy to understand. This model accurately describes all combinatorial and registered paths through the device, making a distinction between internal feedback and external feedback. A signal uses internal feedback when it is fed back into the switch matrix or block without having to go through the output buffer. The input register specifications are also reported as internal feedback. When a signal is fed back into the switch matrix after having gone through the output buffer, it is using external feedback.

The parameter,  $t_{BUF}$ , is defined as the time it takes to go from feedback through the output buffer to the I/O pad. If a signal goes to the internal feedback rather than to the I/O pad, the parameter designator is followed by an "i". By adding  $t_{BUF}$  to this internal parameter, the external parameter is derived. For example,  $t_{PD} = t_{PDi} + t_{BUF}$ . A diagram representing the modularized MACH 4 timing model is shown in Figure 15. Refer to the Technical Note entitled *MACH 4 Timing and High Speed Design* for a more detailed discussion about the timing parameters.



17466G-025

Figure 15. MACH 4 Timing Model

## SPEEDLOCKING FOR GUARANTEED FIXED TIMING

The MACH 4 architecture allows allocation of up to 20 product terms to an individual macrocell with the assistance of an XOR gate without incurring additional timing delays.

The design of the switch matrix and PAL blocks guarantee a fixed pin-to-pin delay that is independent of the logic required by the design. Other competitive CPLDs incur serious timing delays as product terms expand beyond their typical 4 or 5 product term limits. Speed *and* SpeedLocking combine to give designs easy access to the performance required in today's designs.

#### IEEE 1149.1-COMPLIANT BOUNDARY SCAN TESTABILITY

All MACH 4 devices, except the M4(LV)-128N/64, have boundary scan cells and are compliant to the IEEE 1149.1 standard. This allows functional testing of the circuit board on which the device is mounted through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test node data to be captured and shifted out for verification. In addition, these devices can be linked into a board-level serial scan path for more complete board-level testing.

#### IEEE 1149.1-COMPLIANT IN-SYSTEM PROGRAMMING

Programming devices in-system provides a number of significant benefits including: rapid prototyping, lower inventory levels, higher quality, and the ability to make in-field modifications. All MACH 4 devices provide In-System Programming (ISP) capability through their Boundary ScanTest Access Ports. This capability has been implemented in a manner that ensures that the port remains compliant to the IEEE 1149.1 standard. By using IEEE 1149.1 as the communication interface through which ISP is achieved, customers get the benefit of a standard, well-defined interface.

MACH 4 devices can be programmed across the commercial temperature and voltage range. The PC-based LatticePRO software facilitates in-system programming of MACH 4 devices. LatticePRO takes the JEDEC file output produced by the design implementation software, along with information about the JTAG chain, and creates a set of vectors that are used to drive the JTAG chain. LatticePRO software can use these vectors to drive a JTAG chain via the parallel port of a PC. Alternatively, LatticePRO software can output files in formats understood by common automated test equipment. This equipment can then be used to program MACH 4 devices during the testing of a circuit board.

#### PCI COMPLIANT

MACH 4 devices in the -7/-10/-12 speed grades are compliant with the *PCI Local Bus Specification* version 2.1, published by the PCI Special Interest Group (SIG). The 5-V devices are fully PCI-compliant. The 3.3-V devices are mostly compliant but do not meet the PCI condition to clamp the inputs as they rise above  $V_{CC}$  because of their 5-V input tolerant feature.

#### SAFE FOR MIXED SUPPLY VOLTAGE SYSTEM DESIGNS

Both the 3.3-V and 5-V  $V_{CC}$  MACH 4 devices are safe for mixed supply voltage system designs. The 5-V devices will not overdrive 3.3-V devices above the output voltage of 3.3 V, while they accept inputs from other 3.3-V devices. The 3.3-V device will accept inputs up to 5.5 V. Both the 5-V and 3.3-V versions have the same high-speed performance and provide easy-to-use mixed-voltage design capability.

## **BUS-FRIENDLY INPUTS AND I/OS**

All MACH 4 devices have inputs and I/Os which feature the Bus-Friendly circuitry incorporating two inverters in series which loop back to the input. This double inversion weakly holds the input at its last driven logic state. While it is good design practice to tie unused pins to a known state, the Bus-Friendly input structure pulls pins away from the input threshold voltage where noise can cause high-frequency switching. At power-up, the Bus-Friendly latches are reset to a logic level "1." For the circuit diagram, please refer to the document entitled *MACH Endurance Characteristics* on the Lattice/Vantis Data Book CD-ROM or Lattice web site.

#### POWER MANAGEMENT

Each individual PAL block in MACH 4 devices features a programmable low-power mode, which results in power savings of up to 50%. The signal speed paths in the low-power PAL block will be slower than those in the non-low-power PAL block. This feature allows speed critical paths to run at maximum frequency while the rest of the signal paths operate in the low-power mode.

#### PROGRAMMABLE SLEW RATE

Each MACH 4 device I/O has an individually programmable output slew rate control bit. Each output can be individually configured for the higher speed transition (3 V/ns) or for the lower noise transition (1 V/ns). For high-speed designs with long, unterminated traces, the slow-slew rate will introduce fewer reflections, less noise, and keep ground bounce to a minimum. For designs with short traces or well terminated lines, the fast slew rate can be used to achieve the highest speed. The slew rate is adjusted independent of power.

#### **POWER-UP RESET/SET**

All flip-flops power up to a known state for predictable system initialization. If a macrocell is configured to SET on a signal from the control generator, then that macrocell will be SET during device power-up. If a macrocell is configured to RESET on a signal from the control generator or is not configured for set/reset, then that macrocell will RESET on power-up. To guarantee initialization values, the  $V_{\rm CC}$  rise must be monotonic, and the clock must be inactive until the reset delay time has elapsed.

### **SECURITY BIT**

A programmable security bit is provided on the MACH 4 devices as a deterrent to unauthorized copying of the array configuration patterns. Once programmed, this bit defeats readback of the programmed pattern by a device programmer, securing proprietary designs from competitors. Programming and verification are also defeated by the security bit. The bit can only be reset by erasing the entire device.



Figure 16. PAL Block for MACH 4 with 2:1 Macrocell - I/O Cell Ratio

# **BLOCK DIAGRAM - M4(LV)-32/32**



17466H-019

24

# **BLOCK DIAGRAM - M4(LV)-64/32**



17466H-020

# BLOCK DIAGRAM - M4(LV)-128N/64 AND M4(LV)-128/64



17466H-022

# BLOCK DIAGRAM - M4(LV)-192/96



#### **ABSOLUTE MAXIMUM RATINGS**

#### **M4**

reliability.

| Storage Temperature                                                                                                                                                             |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ambient Temperature with Power Applied55°C to +100°C                                                                                                                            |
| Device Junction Temperature +130°C                                                                                                                                              |
| Supply Voltage with Respect to Ground0.5 V to +7.0 V                                                                                                                            |
| DC Input Voltage0.5 V to $V_{\text{CC}}$ + 0.5 V                                                                                                                                |
| Static Discharge Voltage 2000 V                                                                                                                                                 |
| Latchup Current ( $T_A = -40$ °C to $+85$ °C)200 mA                                                                                                                             |
| Stresses above those listed under Absolute Maximum                                                                                                                              |
| Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device. |

#### **OPERATING RANGES**

## Commercial (C) Devices

| Ambient Temperature (T <sub>A</sub> )     |
|-------------------------------------------|
| Operating in Free Air 0°C to +70°C        |
| Supply Voltage (V <sub>CC</sub> )         |
| with Respect to Ground +4.75 V to +5.25 V |
| Industrial (I) Devices                    |
| Ambient Temperature (T <sub>A</sub> )     |
| Operating in Free Air40°C to +85°C        |
| Supply Voltage (V <sub>CC</sub> )         |
| with Respect to Ground +4.50 V to +5.5 V  |

Operating ranges define those limits between which the functionality of the device is guaranteed.

# 5-V DC CHARACTERISTICS OVER OPERATING RANGES

| Parameter<br>Symbol | Parameter Description                 | Test Conditions                                                                                      | Min | Тур | Max  | Unit |
|---------------------|---------------------------------------|------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| V <sub>OH</sub>     | Output HIGH Voltage                   | $I_{OH} = -3.2 \text{ mA}, V_{CO} = \text{Min}, V_{IN} = V_{IH} \text{ or } V_{IL}$                  | 2.4 |     |      | V    |
| TOH.                | output mon whage                      | $I_{OH} = 0$ mA, $V_{CC} = Max$ , $V_{IN} = V_{IH}$ or $V_{IL}$                                      |     |     | 3.3  | V    |
| $V_{OL}$            | Output LOW Voltage                    | $I_{OL} = 24$ mA, $V_{CC} = Min$ , $V_{IN} = V_{IH}$ or $V_{IL}$ (Note 1)                            |     |     | 0.5  | V    |
| V <sub>IH</sub>     | Input HIGH Voltage                    | Guaranteed Input Logical HIGH Voltage for all Inputs (Note 2)                                        | 2.0 |     |      | V    |
| V <sub>IL</sub>     | Input LOW Voltage                     | Guaranteed Input Logical LOW Voltage for all Inputs (Note 2)                                         |     |     | 0.8  | V    |
| I <sub>IH</sub>     | Input HIGH Leakage Current            | $V_{\rm IN} = 5.25 \text{ V}, V_{\rm CC} = \text{Max (Note 3)}$                                      |     |     | 10   | μΑ   |
| I <sub>IL</sub>     | Input LOW Leakage Current             | $V_{IN} = 0 \text{ V}, V_{CC} = \text{Max (Note 3)}$                                                 |     |     | -10  | μΑ   |
| I <sub>OZH</sub>    | Off-State Output Leakage Current HIGH | $V_{OUT} = 5.25 \text{ V}, V_{CC} = \text{Max}, V_{IN} = V_{IH} \text{ or } V_{IL} \text{ (Note 3)}$ |     |     | 10   | μΑ   |
| I <sub>OZL</sub>    | Off-State Output Leakage Current LOW  | $V_{OUT} = 0 \text{ V}, V_{CC} = \text{Max}, V_{IN} = V_{IH} \text{ or } V_{IL} \text{ (Note 3)}$    |     |     | -10  | μΑ   |
| I <sub>SC</sub>     | Output Short-Circuit Current          | $V_{OUT} = 0.5 \text{ V}, V_{CO} = \text{Max (Note 4)}$                                              | -30 |     | -160 | mA   |

#### Notes

- 1. Total IoL for one PAL block should not exceed 64 mA.
- 2. These are absolute values with respect to device ground, and all overshoots due to system or tester noise are included.
- 3. I/O pin leakage is the worst case of  $I_{\rm IL}$  and  $I_{\rm OZL}$  (or  $I_{\rm IH}$  and  $I_{\rm OZH}$ ).
- 4. Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second.  $V_{OUT} = 0.5 \text{ V}$  has been chosen to avoid test problems caused by tester ground degradation.

## I<sub>CC</sub> vs. FREQUENCY

These curves represent the typical power consumption for a particular device at system frequency. The selected "typical" pattern is a 16-bit up-down counter. This pattern fills the device and exercises every macrocell. Maximum frequency shown uses internal feedback and a D-type register. Power/Speed are optimized to obtain the highest counter frequency and the lowest power. The highest frequency (LSBs) is placed in common PAL blocks, which are set to high power. The lowest frequency signals (MSBs) are placed in a common PAL block and set to lowest power.





Figure 19. MACH 4 I<sub>CC</sub> Curves at Low Power Mode

# 84-PIN PLCC CONNECTION DIAGRAM (M4(LV)-128N/64)

## **Top View**

84-Pin PLCC



Note:

Pin-compatible with the MACH131, MACH231, MACH435.

# PIN DESIGNATIONS

CLK/I = Clock or Input

GND = Ground

I = Input

I/O = Input/Output

 $V_{CC}$  = Supply Voltage

# 100-PIN PQFP CONNECTION DIAGRAM (M4(LV)-128/64)

## **Top View**

100-Pin PQFP



17466G-031

#### Note:

The numbers in parentheses reflect compatible pin numbers for 84-pin PLCC.

# PIN DESIGNATIONS

I/CLK = Input or Clock

GND = Ground

I = Input

I/O = Input/Output

V<sub>CC</sub> = Supply Voltage

TDI = Test Data In

TCK = Test Clock

TMS = Test Mode Select

TDO = Test Data Out

TRST = Test Reset

ENABLE = Program

# 144-PIN TQFP CONNECTION DIAGRAM (M4(LV)-192/96)

## **Top View**

144-Pin TQFP



17466G-033

# PIN DESIGNATIONS

CLK = Clock

GND = Ground

I = Input

I/O = Input/Output

V<sub>CC</sub> = Supply Voltage

TDI = Test Data In

TCK = Test Clock

TMS = Test Mode Select

TDO = Test Data Out



## **Bottom View**





17466G-045

### **MACH 4 PRODUCT ORDERING INFORMATION**

#### MACH 4 Devices Commercial & Industrial - 3.3V and 5V

Lattice/Vantis programmable logic products are available with several ordering options. The order number (Valid Combination) is formed by a combination of:



|              | <b>Valid Combinations</b> |              |
|--------------|---------------------------|--------------|
| M4-32/32     |                           | JC, VC, VC48 |
| M4LV-32/32   |                           | JC, VC, VC48 |
| M4-64/32     |                           | JC, VC, VC48 |
| M4LV-64/32   |                           | JC, VC, VC48 |
| M4-96/48     |                           | VC           |
| M4LV-96/48   |                           | VC           |
| M4-128/64    |                           | YC, VC       |
| M4IV-128/64  | -7, -10, -12, -15         | YC, VC       |
| M4-128N/64   |                           | JC           |
| M4LV-128N/64 |                           | JC           |
| M4-192/96    |                           | VC           |
| M4LV-192/96  |                           | VC           |
| M4-256/128   |                           | YC           |
| M4LV-256/128 |                           | YC, AC       |

All MACH devices are dual-marked with both Commercial and Industrial grades. The Industrial speed grade is slower, i.e., M4-256/128-7YC-10YI

|   | Valid Combinations |                    |              |  |  |  |  |  |
|---|--------------------|--------------------|--------------|--|--|--|--|--|
|   | M4-32/32           |                    | JI, VI, VI48 |  |  |  |  |  |
|   | M4LV-32/32         |                    | JI, VI, VI48 |  |  |  |  |  |
|   | M4-64/32           |                    | JI, VI, VI48 |  |  |  |  |  |
| į | M4LV-64/32         |                    | JI, VI, VI48 |  |  |  |  |  |
|   | M4-96/48           | -10, -12, -14, -18 | VI           |  |  |  |  |  |
| ١ | M4LV-96/48         |                    | VI           |  |  |  |  |  |
|   | M4-128/64          |                    | YI, VI       |  |  |  |  |  |
|   | M4LV-128/64        |                    | YI, VI       |  |  |  |  |  |
|   | M4-128N/64         |                    | JI           |  |  |  |  |  |
|   | M4LV-128N/64       |                    | JI           |  |  |  |  |  |
|   | M4-192/96          |                    | VI           |  |  |  |  |  |
|   | M4LV-192/96        |                    | VI           |  |  |  |  |  |
|   | M4-256/128         |                    | YI           |  |  |  |  |  |
|   | M4LV-256/128       |                    | YI, AI       |  |  |  |  |  |

#### **Valid Combinations**

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local Lattice sales office to confirm availability of specific valid combinations and to check on newly released combinations.