Welcome to **E-XFL.COM** #### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. ### **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | ARM926EJ-S | | Number of Cores/Bus Width | 1 Core, 32-Bit | | Speed | 200MHz | | Co-Processors/DSP | - | | RAM Controllers | SDRAM, SRAM | | Graphics Acceleration | Yes | | Display & Interface Controllers | LCD | | Ethernet | 10/100Mbps | | SATA | - | | USB | USB 2.0 (2) | | Voltage - I/O | 1.8V, 2.0V, 2.5V, 2.7V, 3.0V, 3.3V | | Operating Temperature | -40°C ~ 85°C (TA) | | Security Features | - | | Package / Case | 324-TFBGA | | Supplier Device Package | 324-TFBGA (15x15) | | Purchase URL | https://www.e-xfl.com/product-detail/atmel/at91sam9263b-cu | | | | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### 1. Features - Incorporates the ARM926EJ-S<sup>™</sup> ARM<sup>®</sup> Thumb<sup>®</sup> Processor - DSP Instruction Extensions, Jazelle® Technology for Java® Acceleration - 16 Kbyte Data Cache, 16 Kbyte Instruction Cache, Write Buffer - 220 MIPS at 200 MHz - Memory Management Unit - EmbeddedlCE<sup>™</sup>, Debug Communication Channel Support - Mid-level Implementation Embedded Trace Macrocell™ - Bus Matrix - Nine 32-bit-layer Matrix, Allowing a Total of 28.8 Gbps of On-chip Bus Bandwidth - Boot Mode Select Option, Remap Command - Embedded Memories - One 128 Kbyte Internal ROM, Single-cycle Access at Maximum Bus Matrix Speed - One 80 Kbyte Internal SRAM, Single-cycle Access at Maximum Processor or Bus Matrix Speed - One 16 Kbyte Internal SRAM, Single-cycle Access at Maximum Bus Matrix Speed - Dual External Bus Interface (EBI0 and EBI1) - EBI0 Supports SDRAM, Static Memory, ECC-enabled NAND Flash and CompactFlash® - EBI1 Supports SDRAM, Static Memory and ECC-enabled NAND Flash - DMA Controller (DMAC) - Acts as one Bus Matrix Master - Embeds 2 Unidirectional Channels with Programmable Priority, Address Generation, Channel Buffering and Control - Twenty Peripheral DMA Controller Channels (PDC) - LCD Controller - Supports Passive or Active Displays - Up to 24 bits per Pixel in TFT Mode, Up to 16 bits per Pixel in STN Color Mode - Up to 16M Colors in TFT Mode, Resolution Up to 2048x2048, Supports Virtual Screen Buffers - Two D Graphics Accelerator - Line Draw, Block Transfer, Clipping, Commands Queuing - Image Sensor Interface - ITU-R BT. 601/656 External Interface, Programmable Frame Capture Rate - 12-bit Data Interface for Support of High Sensibility Sensors - SAV and EAV Synchronization, Preview Path with Scaler, YCbCr Format - USB 2.0 Full Speed (12 Mbits per second) Host Double Port - Dual On-chip Transceivers - Integrated FIFOs and Dedicated DMA Channels - USB 2.0 Full Speed (12 Mbits per second) Device Port - On-chip Transceiver, 2,432-byte Configurable Integrated DPRAM - Ethernet MAC 10/100 Base-T - Media Independent Interface or Reduced Media Independent Interface - 28-byte FIFOs and Dedicated DMA Channels for Receive and Transmit - Fully-featured System Controller, including - Reset Controller, Shutdown Controller - Twenty 32-bit Battery Backup Registers for a Total of 80 Bytes - Clock Generator and Power Management Controller - Advanced Interrupt Controller and Debug Unit - Periodic Interval Timer, Watchdog Timer and Double Real-time Timer - Reset Controller (RSTC) - Based on Two Power-on Reset Cells, Reset Source Identification and Reset Output Control - Shutdown Controller (SHDWC) - Programmable Shutdown Pin Control and Wake-up Circuitry - Clock Generator (CKGR) - 32768Hz Low-power Oscillator on Battery Backup Power Supply, Providing a Permanent Slow Clock # 2. AT91SAM9263 Block Diagram Figure 2-1. AT91SAM9263 Block Diagram Table 3-1. Signal Description List (Continued) | Signal Name | Function | Туре | Active<br>Level | Comments | | | | |-------------------------------------------------|-------------------------------------|---------------|-----------------|--------------------------|--|--|--| | | Embedded Trace Module - ETM | | | | | | | | TSYNC | Trace Synchronization Signal | Output | | | | | | | TCLK | Trace Clock | Output | | | | | | | TPS0 - TPS2 | Trace ARM Pipeline Status | Output | | | | | | | TPK0 - TPK15 | Trace Packet Port | Output | | | | | | | | Reset/Test | | | | | | | | NRST | Microcontroller Reset | I/O | Low | Pull-up resistor | | | | | TST | Test Mode Select | Input | | Pull-down resistor | | | | | BMS | Boot Mode Select | Input | | | | | | | | Debug Unit - DB | GU | | | | | | | DRXD | Debug Receive Data | Input | | | | | | | DTXD | Debug Transmit Data | Output | | | | | | | | Advanced Interrupt Controller - AIC | | | | | | | | IRQ0 - IRQ1 | External Interrupt Inputs | Input | | | | | | | FIQ | Fast Interrupt Input | Input | | | | | | | | PIO Controller - PIOA - PIOB - P | IOC - PIOD - | PIOE | | | | | | PA0 - PA31 | Parallel IO Controller A | I/O | | Pulled-up input at reset | | | | | PB0 - PB31 | Parallel IO Controller B | I/O | | Pulled-up input at reset | | | | | PC0 - PC31 | Parallel IO Controller C | I/O | | Pulled-up input at reset | | | | | PD0 - PD31 | Parallel IO Controller D | I/O | | Pulled-up input at reset | | | | | PE0 - PE31 | Parallel IO Controller E | I/O | | Pulled-up input at reset | | | | | | Direct Memory Access Cor | troller - DMA | 1 | | | | | | DMARQ0-DMARQ3 | DMA Requests | Input | | | | | | | | External Bus Interface - | EBI0 - EBI1 | | | | | | | EBIx_D0 - EBIx_D31 | Data Bus | I/O | | Pulled-up input at reset | | | | | EBIx_A0 - EBIx_A25 | Address Bus | Output | | 0 at reset | | | | | EBIx_NWAIT | External Wait Signal | Input | Low | | | | | | | Static Memory Control | ler - SMC | | | | | | | EBI0_NCS0 - EBI0_NCS5,<br>EBI1_NCS0 - EBI1_NCS2 | Chip Select Lines | Output | Low | | | | | | EBIx_NWR0 -EBIx_NWR3 | Write Signal | Output | Low | | | | | | EBIx_NRD | Read Signal | Output | Low | | | | | | EBIx_NWE | Write Enable | Output | Low | | | | | | EBIx_NBS0 - EBIx_NBS3 | Byte Mask Signal | Output | Low | | | | | ## 4. Package and Pinout The AT91SAM9263 is available in a 324-ball TFBGA Green package, 15 x 15 mm, 0.8mm ball pitch. ### 4.1 324-ball TFBGA Package Outline Figure 4-1 shows the orientation of the 324-ball TFBGA package. A detailed mechanical description is given in the section "AT91SAM9263 Mechanical Characteristics" in the product datasheet. Figure 4-1. 324-ball TFBGA Pinout (Top View) ### 5. Power Considerations ### 5.1 Power Supplies AT91SAM9263 has several types of power supply pins: - VDDCORE pins: Power the core, including the processor, the embedded memories and the peripherals; voltage ranges from 1.08V to 1.32V, 1.2V nominal. - VDDIOM0 and VDDIOM1 pins: Power the External Bus Interface 0 I/O lines and the External Bus Interface 1 I/O lines, respectively; voltage ranges between 1.65V and 1.95V (1.8V nominal) or between 3.0V and 3.6V (3.3V nominal). - VDDIOP0 pins: Power the Peripheral I/O lines and the USB transceivers; voltage ranges from 2.7V to 3.6V, 3.3V nominal. - VDDIOP1 pins: Power the Peripheral I/O lines involving the Image Sensor Interface; voltage ranges from 1.65V to 3.6V, 1.8V, 2.5V, 3V or 3.3V nominal. - VDDBU pin: Powers the Slow Clock oscillator and a part of the System Controller; voltage ranges from 1.08V to 1.32V, 1.2V nominal. - VDDPLL pin: Powers the PLL cells; voltage ranges from 3.0V to 3.6V, 3.3V nominal. - VDDOSC pin: Powers the Main Oscillator cells; voltage ranges from 3.0V to 3.6V, L3.3V nominal. The power supplies VDDIOM0, VDDIOM1 and VDDIOP0, VDDIOP1 are identified in the pinout table and the multiplexing tables. These supplies enable the user to power the device differently for interfacing with memories and for interfacing with peripherals. Ground pins GND are common to VDDOSC, VDDCORE, VDDIOM0, VDDIOM1, VDDIOP0 and VDDIOP1 pins power supplies. Separated ground pins are provided for VDDBU and VDDPLL. These ground pins are respectively GNDBU and GNDPLL. ## 5.2 Power Consumption The AT91SAM9263 consumes about 700 $\mu$ A (worst case) of static current on VDDCORE at 25°C. This static current rises at up to 7 mA if the temperature increases to 85°C. On VDDBU, the current does not exceed 3 $\mu$ A @25°C, but can rise at up to 20 $\mu$ A @85°C. An automatic switch to VDDCORE guarantees low power consumption on the battery when the system is on. For dynamic power consumption, the AT91SAM9263 consumes a maximum of 70 mA on VDDCORE at maximum conditions (1.2V, 25°C, processor running full-performance algorithm). ### 5.3 Programmable I/O Lines Power Supplies The power supply pins VDDIOM0 and VDDIOM1 accept two voltage ranges. This allows the device to reach its maximum speed, either out of 1.8V or 3.0V external memories. The maximum speed is 100 MHz on the pin SDCK (SDRAM Clock) loaded with 10 pF. The other signals (control, address and data signals) do not go over 50 MHz, loaded with 30 pF for power supply at 1.8V and 50 pF for power supply at 3.3V. The voltage ranges are determined by programming registers in the Chip Configuration registers located in the Matrix User Interface. At reset, the selected voltage defaults to 3.3V nominal and power supply pins can accept either 1.8V or 3.3V. However, the device cannot reach its maximum speed if the voltage supplied to the pins is only 1.8V without reprogramming the EBI0 voltage range. The user must be sure to program the EBI0 voltage range before getting the device out of its Slow Clock Mode. ### 6. I/O Line Considerations ### 6.1 JTAG Port Pins TMS, TDI and TCK are Schmitt trigger inputs and have no pull-up resistors. TDO and RTCK are outputs, driven at up to VDDIOP0, and have no pull-up resistors. The JTAGSEL pin is used to select the JTAG boundary scan when asserted at a high level (VDDBU). It integrates a permanent pull-down resistor of about 15 k $\Omega$ to GNDBU, so that it can be left unconnected for normal operations. The NTRST signal is described in Section 6.3. All JTAG signals except JTAGSEL (VDDBU) are supplied with VDDIOP0. ### 6.2 Test Pin The TST pin is used for manufacturing test purposes when asserted high. It integrates a permanent pull-down resistor of about 15 k $\Omega$ to GNDBU, so that it can be left unconnected for normal operations. Driving this line at a high level leads to unpredictable results. This pin is supplied with VDDBU. #### 6.3 Reset Pins NRST is an open-drain output integrating a non-programmable pull-up resistor. It can be driven with voltage at up to VDDIOP0. NTRST is an input which allows reset of the JTAG Test Access port. It has no action on the processor. As the product integrates power-on reset cells, which manage the processor and the JTAG reset, the NRST and NTRST pins can be left unconnected. The NRST and NTRST pins both integrate a permanent pull-up resistor of 100 k $\Omega$ minimum to VDDIOP0. The NRST signal is inserted in the Boundary Scan. #### 6.4 PIO Controllers All the I/O lines managed by the PIO Controllers integrate a programmable pull-up resistor of 100 k $\Omega$ typical. Programming of this pull-up resistor is performed independently for each I/O line through the PIO Controllers. After reset, all the I/O lines default as inputs with pull-up resistors enabled, except those which are multiplexed with the External Bus Interface signals that require to be enabled as Peripheral at reset. This is explicitly indicated in the column "Reset State" of the PIO Controller multiplexing tables on page 33 and following. ## 6.5 Shutdown Logic Pins The SHDN pin is a tri-state output only pin, which is driven by the Shutdown Controller. There is no internal pull-up. An external pull-up to VDDBU is needed and its value must be higher than 1 M $\Omega$ . The resistor value is calculated according to the regulator enable implementation and the SHDN level. The pin WKUP is an input-only. It can accept voltages only between 0V and VDDBU. ## 7. Processor and Architecture ### 7.1 ARM926EJ-S Processor - RISC Processor based on ARM v5TEJ Harvard Architecture with Jazelle technology for Java acceleration - Two Instruction Sets - ARM High-performance 32-bit Instruction Set - Thumb High Code Density 16-bit Instruction Set - DSP Instruction Extensions - 5-stage Pipeline Architecture - Instruction Fetch (F) - Instruction Decode (D) - Execute (E) - Data Memory (M) - Register Write (W) - 16 Kbyte Data Cache, 16 Kbyte Instruction Cache - Virtually-addressed 4-way Associative Cache - Eight words per line - Write-through and Write-back Operation - Pseudo-random or Round-robin Replacement - Write Buffer - Main Write Buffer with 16-word Data Buffer and 4-address Buffer - DCache Write-back Buffer with 8-word Entries and a Single Address Entry - Software Control Drain - Standard ARM v4 and v5 Memory Management Unit (MMU) - Access Permission for Sections - Access Permission for large pages and small pages can be specified separately for each quarter of the page - 16 embedded domains - Bus Interface Unit (BIU) - Arbitrates and Schedules AHB Requests - Separate Masters for both instruction and data access providing complete Matrix system flexibility - Separate Address and Data Buses for both the 32-bit instruction interface and the 32-bit data interface - On Address and Data Buses, data can be 8-bit (Bytes), 16-bit (Half-words) or 32-bit (Words) ### 7.2 Bus Matrix - 9-layer Matrix, handling requests from 9 masters - Programmable Arbitration strategy - Fixed-priority Arbitration - Round-Robin Arbitration, either with no default master, last accessed default master or fixed default master - Burst Management - Breaking with Slot Cycle Limit Support - Undefined Burst Length Support - One Address Decoder provided per Master - Three different slaves may be assigned to each decoded memory area: one for internal boot, one for external boot, one after remap A first level of address decoding is performed by the Bus Matrix, i.e., the implementation of the Advanced High Performance Bus (AHB) for its master and slave interfaces with additional features. Decoding breaks up the 4G bytes of address space into 16 banks of 256M bytes. The banks 1 to 9 are directed to the EBI0 that associates these banks to the external chip selects EBI0\_NCS0 to EBI0\_NCS5 and EBI1\_NCS0 to EBI1\_NCS2. The bank 0 is reserved for the addressing of the internal memories, and a second level of decoding provides 1M bytes of internal memory area. Bank 15 is reserved for the peripherals and provides access to the Advanced Peripheral Bus (APB). Other areas are unused and performing an access within them provides an abort to the master requesting such an access. Each master has its own bus and its own decoder, thus allowing a different memory mapping for each master. However, in order to simplify the mappings, all the masters have a similar address decoding. Regarding Master 0 and Master 1 (ARM926 Instruction and Data), three different slaves are assigned to the memory space decoded at address 0x0: one for internal boot, one for external boot and one after remap. Refer to Table 8-1, "Internal Memory Mapping," on page 21 for details. A complete memory map is presented in Figure 8-1 on page 20. ### 8.1 Embedded Memories - 128 Kbyte ROM - Single Cycle Access at full matrix speed - One 80 Kbyte Fast SRAM - Single Cycle Access at full matrix speed - Supports ARM926EJ-S TCM interface at full processor speed - Allows internal Frame Buffer for up to 1/4 VGA 8 bpp screen - 16 Kbyte Fast SRAM - Single Cycle Access at full matrix speed ### 8.1.1 Internal Memory Mapping Table 8-1 summarizes the Internal Memory Mapping, depending on the Remap status and the BMS state at reset. Table 8-1. Internal Memory Mapping | | REMAP = 0 | | REMAP = 0 REMAP = 1 | | REMAP = 1 | |-------------|-----------------|-----------|---------------------|--|-----------| | Address | BMS = 1 BMS = 0 | | | | | | 0x0000 0000 | ROM | EBI0_NCS0 | SRAM C | | | ### 8.1.1.1 Internal 80 Kbyte Fast SRAM The AT91SAM9263 device embeds a high-speed 80 Kbyte SRAM. This internal SRAM is split into three areas. Its memory mapping is presented in Figure 8-1 on page 20. - Internal SRAM A is the ARM926EJ-S Instruction TCM. The user can map this SRAM block anywhere in the ARM926 instruction memory space using CP15 instructions and the TCR configuration register located in the Chip Configuration User Interface. This SRAM block is also accessible by the ARM926 Data Master and by the AHB Masters through the AHB bus at address 0x0010 0000. - Internal SRAM B is the ARM926EJ-S Data TCM. The user can map this SRAM block anywhere in the ARM926 data memory space using CP15 instructions. This SRAM block is also accessible by the ARM926 Data Master and by the AHB Masters through the AHB bus at address 0x0020 0000. - Internal SRAM C is only accessible by all the AHB Masters. After reset and until the Remap Command is performed, this SRAM block is accessible through the AHB bus at address 0x0030 0000 by all the AHB Masters. After Remap, this SRAM block also becomes accessible through the AHB bus at address 0x0 by the ARM926 Instruction and the ARM926 Data Masters. Within the 80 Kbytes of SRAM available, the amount of memory assigned to each block is software programmable as a multiple of 16 Kbytes as shown in Table 8-2. This table provides the size of the Internal SRAM C according to the size of the internal SRAM A and the internal SRAM B. Table 8-2. Internal SRAM Block Size | | | Internal SRAM A (ITCM) Size | | | |-----------------|-----------|-----------------------------|-----------|-----------| | Internal | SRAM C | 0 | 16 Kbytes | 32 Kbytes | | Internal SRAM B | 0 | 80 Kbytes | 64 Kbytes | 48 Kbytes | | (DTCM) size | 16 Kbytes | 64 Kbytes | 48 Kbytes | 32 Kbytes | | | 32 Kbytes | 48 Kbytes | 32 Kbytes | 16 Kbytes | Note that among the five 16 Kbyte blocks making up the Internal SRAM, one is permanently assigned to Internal SRAM C. At reset, the whole memory (80 Kbytes) is assigned to Internal SRAM C. The memory blocks assigned to SRAM A, SRAM B and SRAM C areas are not contiguous and when the user dynamically changes the Internal SRAM configuration, the new 16 Kbyte block organization may affect the previous configuration from a software point of view. Table 8-3 illustrates different configurations and the related 16 Kbyte blocks assignments (RB0 to RB4). Table 8-3. 16 Kbyte Block Allocation | | | Configuration examples and related 16 Kbyte block assignments | | | | | |------------------|-------------|---------------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------| | Decoded<br>Area | Address | ITCM = 0 Kbyte<br>DTCM = 0 Kbyte<br>AHB = 80 Kbytes (1) | ITCM = 32 Kbytes<br>DTCM = 32<br>Kbytes<br>AHB = 16 Kbytes | ITCM = 16 Kbytes<br>DTCM = 32 Kbytes<br>AHB = 32 Kbytes | ITCM = 32 Kbytes<br>DTCM = 16 Kbytes<br>AHB = 32 Kbytes | ITCM = 16 Kbytes<br>DTCM = 16 Kbytes<br>AHB = 48 Kbytes | | Internal | 0x0010 0000 | | RB1 | RB1 | RB1 | RB1 | | SRAM A<br>(ITCM) | 0x0010 4000 | | RB0 | | RB0 | | | Internal | 0x0020 0000 | | RB3 | RB3 | RB3 | RB3 | | SRAM B<br>(DTCM) | 0x0020 4000 | | RB2 | RB2 | | | | | 0x0030 0000 | RB4 | RB4 | RB4 | RB4 | RB4 | | Internal | 0x0030 4000 | RB3 | | RB0 | RB2 | RB2 | | SRAM C | 0x0030 8000 | RB2 | | | | RB0 | | (AHB) | 0x0030 C000 | RB1 | | | | | | | 0x0031 0000 | RB0 | | | | | Note: 1. Configuration after reset. When accessed from the Bus Matrix, the internal 80 Kbytes of Fast SRAM is single cycle accessible at full matrix speed (MCK). When accessed from the processor's TCM Interface, they are also single cycle accessible at full processor speed. #### 8.1.1.2 Internal 16 Kbyte Fast SRAM The AT91SAM9263 integrates a 16 Kbyte SRAM, mapped at address 0x0050 0000. This SRAM is single cycle accessible at full Bus Matrix speed. ### 8.1.2 Boot Strategies The system always boots at address 0x0. To ensure maximum boot possibilities, the memory layout can be changed with two parameters. #### 8.2.1.1 External Bus Interface 0 - Integrates three External Memory Controllers: - Static Memory Controller - SDRAM Controller - ECC Controller - Additional logic for NAND Flash and CompactFlash - Optional Full 32-bit External Data Bus - Up to 26-bit Address Bus (up to 64 Mbytes linear per chip select) - Up to 6 Chip Selects, Configurable Assignment: - Static Memory Controller on NCS0 - SDRAM Controller or Static Memory Controller on NCS1 - Static Memory Controller on NCS2 - Static Memory Controller on NCS3, Optional NAND Flash support - Static Memory Controller on NCS4 NCS5, Optional CompactFlash support - Optimized for Application Memory Space #### 8.2.1.2 External Bus Interface 1 - Integrates three External Memory Controllers: - Static Memory Controller - SDRAM Controller - ECC Controller - Additional logic for NAND Flash - Optional Full 32-bit External Data Bus - Up to 23-bit Address Bus (up to 8 Mbytes linear) - Up to 3 Chip Selects, Configurable Assignment: - Static Memory Controller on NCS0 - SDRAM Controller or Static Memory Controller on NCS1 - Static Memory Controller on NCS2, Optional NAND Flash support - Allows supporting an external Frame Buffer for the embedded LCD Controller without impacting processor performance. #### 8.2.2 Static Memory Controller - 8-, 16- or 32-bit Data Bus - Multiple Access Modes supported - Byte Write or Byte Select Lines - Asynchronous read in Page Mode supported (4- up to 32-byte page size) - Multiple device adaptability - Compliant with LCD Module - Control signals programmable setup, pulse and hold time for each Memory Bank - Multiple Wait State Management - Programmable Wait State Generation - External Wait Request - Programmable Data Float Time - Slow Clock mode supported ### 8.2.3 SDRAM Controller Supported devices ### 9.2 Reset Controller - Based on two Power-on-Reset cells - One on VDDBU and one on VDDCORE - Status of the last reset - Either general reset (VDDBU rising), wake-up reset (VDDCORE rising), software reset, user reset or watchdog reset - Controls the internal resets and the NRST pin output - Allows shaping a reset signal for the external devices ### 9.3 Shutdown Controller - Shutdown and Wake-up logic - Software programmable assertion of the SHDN pin (SHDN is push-pull) - Deassertion programmable on a WKUP pin level change or on alarm #### 9.4 Clock Generator - Embeds the low-power 32768 Hz Slow Clock Oscillator - Provides the permanent Slow Clock SLCK to the system - Embeds the Main Oscillator - Oscillator bypass feature - Supports 3 to 20 MHz crystals - Embeds 2 PLLs - Output 80 to 240 MHz clocks - Integrates an input divider to increase output accuracy - 1 MHz Minimum input frequency Figure 9-2. Clock Generator Block Diagram ## 9.5 Power Management Controller Provides: - the Processor Clock PCK - the Master Clock MCK, in particular to the Matrix and the memory interfaces - the USB Device Clock UDPCK - the USB Host Clock UHPCK - independent peripheral clocks, typically at the frequency of MCK - four programmable clock outputs: PCK0 to PCK3 - Five flexible operating modes: - Normal Mode with processor and peripherals running at a programmable frequency - Idle Mode with processor stopped while waiting for an interrupt - Slow Clock Mode with processor and peripherals running at low frequency - Standby Mode, mix of Idle and Backup Mode, with peripherals running at low frequency, processor stopped waiting for an interrupt - Backup Mode with Main Power Supplies off, VDDBU powered by a battery Figure 9-3. AT91SAM9263 Power Management Controller Block Diagram ### 9.6 Periodic Interval Timer - Includes a 20-bit Periodic Counter, with less than 1 µs accuracy - Includes a 12-bit Interval Overlay Counter - Real-time OS or Linux<sup>®</sup>/WindowsCE<sup>®</sup> compliant tick generator ### 9.7 Watchdog Timer - 16-bit key-protected Counter, programmable only once - Windowed, prevents the processor deadlocking on the watchdog access #### 9.8 Real-time Timer - Two Real-time Timers, allowing backup of time with different accuracies - 32-bit Free-running back-up counter - Integrates a 16-bit programmable prescaler running on the embedded 32.768Hz oscillator - Alarm Register capable of generating a wake-up of the system through the Shutdown Controller ### 9.9 General-purpose Backup Registers Twenty 32-bit general-purpose backup registers ### 9.10 Backup Power Switch Automatic switch of VDDBU to VDDCORE guaranteeing very low power consumption on VDDBU while VDDCORE is present ### 9.11 Advanced Interrupt Controller - Controls the interrupt lines (nIRQ and nFIQ) of the ARM Processor - Thirty-two individually maskable and vectored interrupt sources - Source 0 is reserved for the Fast Interrupt Input (FIQ) - Source 1 is reserved for system peripherals (PIT, RTT, PMC, DBGU, etc.) - Programmable Edge-triggered or Level-sensitive Internal Sources - Programmable Positive/Negative Edge-triggered or High/Low Level-sensitive - Four External Sources plus the Fast Interrupt signal - 8-level Priority Controller - Drives the Normal Interrupt of the processor - Handles priority of the interrupt sources 1 to 31 - Higher priority interrupts can be served during service of lower priority interrupt - Vectoring - Optimizes Interrupt Service Routine Branch and Execution - One 32-bit Vector Register per interrupt source - Interrupt Vector Register reads the corresponding current Interrupt Vector - Protect Mode - Easy debugging by preventing automatic operations when protect models are enabled - Fast Forcing - Permits redirecting any normal interrupt source on the Fast Interrupt of the processor ### 9.12 Debug Unit - Composed of two functions - Two-pin UART - Implemented features are 100% compatible with the standard Atmel USART - Independent receiver and transmitter with a common programmable Baud Rate Generator - Even, Odd, Mark or Space Parity Generation - Parity, Framing and Overrun Error Detection - Automatic Echo, Local Loopback and Remote Loopback Channel Modes - Support for two PDC channels with connection to receiver and transmitter - Mode for general purpose Two-wire UART serial communication - Debug Communication Channel Support - Offers visibility of and interrupt trigger from COMMRX and COMMTX signals from the ARM Processor's ICE Interface # 10. Peripherals ### 10.1 User Interface The Peripherals are mapped in the upper 256 Mbytes of the address space between the addresses 0xFFFA 0000 and 0xFFFC FFFF. Each User Peripheral is allocated 16 Kbytes of address space. A complete memory map is presented in Figure 8-1 on page 20. ### 10.2 Identifiers Table 10-1 defines the Peripheral Identifiers. A peripheral identifier is required for the control of the peripheral interrupt with the Advanced Interrupt Controller and for the control of the peripheral clock with the Power Management Controller. Table 10-1. AT91SAM9263 Peripheral Identifiers | Peripheral ID | Peripheral Mnemonic | Peripheral Name | External Interrupt | |---------------|---------------------|------------------------------------|--------------------| | 0 | AIC | Advanced Interrupt Controller | FIQ | | 1 | SYSC | System Controller Interrupt | | | 2 | PIOA | Parallel I/O Controller A | | | 3 | PIOB | Parallel I/O Controller B | | | 4 | PIOC to PIOE | Parallel I/O Controller C, D and E | | | 5 | reserved | | | | 6 | reserved | | | | 7 | US0 | USART 0 | | | 8 | US1 | USART 1 | | | 9 | US2 | USART 2 | | | 10 | MCI0 | Multimedia Card Interface 0 | | | 11 | MCI1 | Multimedia Card Interface 1 | | | 12 | CAN | CAN Controller | | | 13 | TWI | Two-Wire Interface | | | 14 | SPI0 | Serial Peripheral Interface 0 | | | 15 | SPI1 | Serial Peripheral Interface 1 | | | 16 | SSC0 | Synchronous Serial Controller 0 | | | 17 | SSC1 | Synchronous Serial Controller 1 | | | 18 | AC97C | AC97 Controller | | | 19 | TC0, TC1, TC2 | Timer/Counter 0, 1 and 2 | | | 20 | PWMC | Pulse Width Modulation Controller | | | 21 | EMAC | Ethernet MAC | | | 22 | reserved | | | | 23 | 2DGE | 2D Graphic Engine | | | 24 | UDP | USB Device Port | | | 25 | ISI | Image Sensor Interface | | | 26 | LCDC | LCD Controller | | | 27 | DMA | DMA Controller | | | 28 | reserved | | | | 29 | UHP | USB Host Port | | | 30 | AIC | Advanced Interrupt Controller | IRQ0 | | 31 | AIC | Advanced Interrupt Controller | IRQ1 | Note: Setting AIC, SYSC, UHP and IRQ0 - 1 bits in the clock set/clear registers of the PMC has no effect. ### 10.2.1 Peripheral Interrupts and Clock Control #### 10.2.1.1 System Interrupt The System Interrupt in Source 1 is the wired-OR of the interrupt signals coming from: - the SDRAM Controller - the Debug Unit - the Periodic Interval Timer - the Real-Time Timer - the Watchdog Timer - the Reset Controller - the Power Management Controller The clock of these peripherals cannot be deactivated and Peripheral ID 1 can only be used within the Advanced Interrupt Controller. #### 10.2.1.2 External Interrupts All external interrupt signals, i.e., the Fast Interrupt signal FIQ or the Interrupt signals IRQ0 to IRQ1, use a dedicated Peripheral ID. However, there is no clock control associated with these peripheral IDs. #### 10.2.1.3 Timer Counter Interrupts The three Timer Counter channels interrupt signals are OR-wired together to provide the interrupt source 19 of the Advanced Interrupt Controller. This forces the programmer to read all Timer Counter status registers before branching the right Interrupt Service Routine. The Timer Counter channels clocks cannot be deactivated independently. Switching off the clock of the Peripheral 19 disables the clock of the 3 channels. ### 10.3 Peripherals Signals Multiplexing on I/O Lines The AT91SAM9263 device features 5 PIO controllers, PIOA, PIOB, PIOC, PIOD and PIOE, which multiplex the I/O lines of the peripheral set. Each PIO Controller controls up to 32 lines. Each line can be assigned to one of two peripheral functions, A or B. The multiplexing tables define how the I/O lines of the peripherals A and B are multiplexed on the PIO Controllers. The two columns "Function" and "Comments" have been inserted in this table for the user's own comments; they may be used to track how pins are defined in an application. Note that some peripheral functions which are output only may be duplicated within both tables. The column "Reset State" indicates whether the PIO Line resets in I/O mode or in peripheral mode. If I/O is specified, the PIO Line resets in input with the pull-up enabled, so that the device is maintained in a static state as soon as the reset is released. As a result, the bit corresponding to the PIO Line in the register PIO\_PSR (Peripheral Status Register) resets low. If a signal name is specified in the "Reset State" column, the PIO Line is assigned to this function and the corresponding bit in PIO\_PSR resets high. This is the case of pins controlling memories, in particular the address lines, which require the pin to be driven as soon as the reset is released. Note that the pull-up resistor is also enabled in this case. ## 10.3.5 PIO Controller E Multiplexing Table 10-6. Multiplexing on PIO Controller E | PIO Controller E | | | | | Ap | plication Usage | |------------------|--------------|------------------|----------------|-----------------|----------|-----------------| | I/O Line | Peripheral A | Peripheral B | Reset<br>State | Power<br>Supply | Function | Comments | | PE0 | ISI_D0 | | I/O | VDDIOP1 | | | | PE1 | ISI_D1 | | I/O | VDDIOP1 | | | | PE2 | ISI_D2 | | I/O | VDDIOP1 | | | | PE3 | ISI_D3 | | I/O | VDDIOP1 | | | | PE4 | ISI_D4 | | I/O | VDDIOP1 | | | | PE5 | ISI_D5 | | I/O | VDDIOP1 | | | | PE6 | ISI_D6 | | I/O | VDDIOP1 | | | | PE7 | ISI_D7 | | I/O | VDDIOP1 | | | | PE8 | ISI_PCK | TIOA1 | I/O | VDDIOP1 | | | | PE9 | ISI_HSYNC | TIOB1 | I/O | VDDIOP1 | | | | PE10 | ISI_VSYNC | PWM3 | I/O | VDDIOP1 | | | | PE11 | | РСК3 | I/O | VDDIOP1 | | | | PE12 | | ISI_D8 | I/O | VDDIOP1 | | | | PE13 | | ISI_D9 | I/O | VDDIOP1 | | | | PE14 | | ISI_D10 | I/O | VDDIOP1 | | | | PE15 | | ISI_D11 | I/O | VDDIOP1 | | | | PE16 | | | I/O | VDDIOP1 | | | | PE17 | | | I/O | VDDIOP1 | | | | PE18 | | TIOA0 | I/O | VDDIOP1 | | | | PE19 | | TIOB0 | I/O | VDDIOP1 | | | | PE20 | | EBI1_NWAIT | I/O | VDDIOM1 | | | | PE21 | ETXCK | EBI1_NANDWE | I/O | VDDIOM1 | | | | PE22 | ECRS | EBI1_NCS2/NANDCS | I/O | VDDIOM1 | | | | PE23 | ETX0 | EB1_NANDOE | I/O | VDDIOM1 | | | | PE24 | ETX1 | EBI1_NWR3/NBS3 | I/O | VDDIOM1 | | | | PE25 | ERX0 | EBI1_NCS1/SDCS | I/O | VDDIOM1 | | | | PE26 | ERX1 | | I/O | VDDIOM1 | | | | PE27 | ERXER | EBI1_SDCKE | I/O | VDDIOM1 | | | | PE28 | ETXEN | EBI1_RAS | I/O | VDDIOM1 | | | | PE29 | EMDC | EBI1_CAS | I/O | VDDIOM1 | | | | PE30 | EMDIO | EBI1_SDWE | I/O | VDDIOM1 | | | | PE31 | EF100 | EBI1_SDA10 | I/O | VDDIOM1 | | | #### 10.4.9 SPI0 and MCI Interface SPI0 signals and MCI0 signals are multiplexed, as the DataFlash Card is hardware-compatible with the SDCard. Only one can be used at a time. #### 10.4.10 Interrupts Using IRQ0 prevents using the CAN controller. Using FIQ prevents using DMA Request 2. #### 10.4.11 Image Sensor Interface Using ISI in 8-bit data mode prevents using timers TIOA1, TIOB1. #### 10.4.12 Timers Using TIOA2 and TIOB2, in this order, prevents using SPI1's Chip Selects [2-3]. ### 10.5 Embedded Peripherals Overview #### 10.5.1 Serial Peripheral Interface - Supports communication with serial external devices - Four chip selects with external decoder support allow communication with up to 15 peripherals - Serial memories, such as DataFlash and 3-wire EEPROMs - Serial peripherals, such as ADCs, DACs, LCD Controllers, CAN Controllers and Sensors - External co-processors - Master or slave serial peripheral bus interface - 8- to 16-bit programmable data length per chip select - Programmable phase and polarity per chip select - Programmable transfer delays between consecutive transfers and between clock and data per chip select - Programmable delay between consecutive transfers - Selectable mode fault detection - Very fast transfers supported - Transfers with baud rates up to MCK - The chip select line may be left active to speed up transfers on the same device #### 10.5.2 Two-wire Interface - Master Mode only - Compatibility with standard two-wire serial memory - One, two or three bytes for slave address - Sequential read/write operations ### 10.5.3 USART - Programmable Baud Rate Generator - 5- to 9-bit full-duplex synchronous or asynchronous serial communications - 1, 1.5 or 2 stop bits in Asynchronous Mode or 1 or 2 stop bits in Synchronous Mode - Parity generation and error detection - Framing error detection, overrun error detection - MSB- or LSB-first - Optional break generation and detection - Supports both low-speed 1.5 Mbps and full-speed 12 Mbps devices - Root hub integrated with two downstream USB ports - Two embedded USB transceivers - Supports power management - Operates as a master on the matrix #### 10.5.11 USB Device Port - USB V2.0 full-speed compliant, 12 Mbits per second - Embedded USB V2.0 full-speed transceiver - Embedded 2,432-byte dual-port RAM for endpoints - Suspend/Resume logic - Ping-pong mode (two memory banks) for isochronous and bulk endpoints - Six general-purpose endpoints - Endpoint 0 and 3: 64 bytes, no ping-pong mode - Endpoint 1 and 2: 64 bytes, ping-pong mode - Endpoint 4 and 5: 512 bytes, ping-pong mode #### 10.5.12 LCD Controller - Single and Dual scan color and monochrome passive STN LCD panels supported - Single scan active TFT LCD panels supported - 4-bit single scan, 8-bit single or dual scan, 16-bit dual scan STN interfaces supported - Up to 24-bit single scan TFT interfaces supported - Up to 16 gray levels for mono STN and up to 4096 colors for color STN displays - 1, 2 bits per pixel (palletized), 4 bits per pixel (non-palletized) for mono STN - 1, 2, 4, 8 bits per pixel (palletized), 16 bits per pixel (non-palletized) for color STN - 1, 2, 4, 8 bits per pixel (palletized), 16, 24 bits per pixel (non-palletized) for TFT - Single clock domain architecture - Resolution supported up to 2048x2048 - 2D DMA Controller for management of virtual Frame Buffer - Allows management of frame buffer larger than the screen size and moving the view over this virtual frame buffer - Automatic resynchronization of the frame buffer pointer to prevent flickering #### 10.5.13 Two D Graphics Controller - Acts as one Matrix Master - Commands are passed through the APB User Interface - Operates directly in the frame buffer of the LCD Controller - Line draw - Block transfer - Clipping - Commands queuing through a FIFO #### 10.5.14 Ethernet 10/100 MAC - Compatibility with IEEE Standard 802.3 - 10 and 100 Mbits per second data throughput capability - Full- and half-duplex operations - MII or RMII interface to the physical layer # 11. Package Drawings ## 11.1 Package Drawing AT91SAM9263B-CU Figure 11-1. 324-ball TFBGA Package Drawing | | Symbol | Common Dimensions | | | | |------------------------------|--------|-------------------|----------------|--|--| | Package : | | | TFBGA | | | | Body Size: | X | E<br>D | 15<br>15 | | | | Ball Pitch : | X | eE<br>eD | 0.80 | | | | Total Thickness : | ' | A | 1.20 MAX | | | | Mold Thickness : | | м | 0.53 Ref. | | | | Substrate Thickness : | s | 0.26 Ref. | | | | | Ball Diameter : | | 0.30 | | | | | Stand Off : | | A1 | 0.16 ~ 0.26 | | | | Ball Width : | b | 0.40 ~ 0.40 | | | | | Package Edge Tolerance : | | 000 | 1.20 | | | | Mold Flotness : | | bbb | 0.53 | | | | Coplanarity: | | ссс | 0.08 | | | | Ball Offset (Package) : | ddd | 0.15 | | | | | Ball Offset (Ball) : | eee | 0.08 | | | | | Ball Count : | | n | 324 | | | | Edge Ball Center to Center : | X | E1<br>D1 | 13.60<br>13.60 | | | Table 11-1. Soldering Information | Ball Land | 0.4 mm +/- 0.05 | |------------------------|-------------------| | Soldering Mask Opening | 0.275 mm +/- 0.03 | Table 11-2. Device and 324-ball TFBGA Package Maximum Weight | ma | E70 | F70 | |--------|-----|-------| | I IIIU | 3/2 | 1 3/2 | | IIIQ | 5/2 | 5/2 | ### Table 11-3. 324-ball TFBGA Package Characteristics | Moisture Sensitivity Level | 3 | |----------------------------|---| |----------------------------|---| ### Table 11-4. Package Reference | JEDEC Drawing Reference | MO-210 | |-------------------------|--------| | JESD97 Classification | e1 | This package respects the recommendations of the NEMI User Group. ### Table 13-1. Revision History | Document<br>Ref. | Comments | Change<br>Request<br>Ref. | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | 6249CS | In Section 4.1 "324-ball TFBGA Package Outline" on page 10 corrected package top view. | 4463 | | | All new information for Table 7-1, "List of Bus Matrix Masters," on page 16, Table 7-2, "List of Bus Matrix Slaves," on page 16 and Table 7-3, "Masters to Slaves Access," on page 17. | 4466 | | | In Section 9.3 "Shutdown Controller" on page 27, corrected reference to shutdown pin. | 3870 | | | In Section 5.2 "Power Consumption" on page 13, specified static current consumption as worst case. Corrected Section 10.4.7 "NAND Flash" on page 38, with information on EMAC. | 3825 | | | In Section 10.4.3 "EBI1" on page 38, added Ethernet 10/100 MAC to the System Resource Multiplexing list of EBI1. | 4064 | | | In Section 10.4.11 "Image Sensor Interface" on page 39 and Section 10.4.12 "Timers" on page 39, removed mention of keyboard interfaces. | 4407 | | 6249BS | Corrected typo to IDE hard disk in Section "Description" on page 1. | 3804 | | | Corrected ordering code in Section "" on page 46. | 3805 | | 6249AS | First issue. | |