



Welcome to E-XFL.COM

### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

| Product Status                 | Obsolete                                                                |
|--------------------------------|-------------------------------------------------------------------------|
| Number of LABs/CLBs            | -                                                                       |
| Number of Logic Elements/Cells | -                                                                       |
| Total RAM Bits                 |                                                                         |
| Number of I/O                  | 57                                                                      |
| Number of Gates                | 3000                                                                    |
| Voltage - Supply               | 3V ~ 3.6V, 4.75V ~ 5.25V                                                |
| Mounting Type                  | Surface Mount                                                           |
| Operating Temperature          | 0°C ~ 70°C (TA)                                                         |
| Package / Case                 | 80-TQFP                                                                 |
| Supplier Device Package        | 80-VQFP (14x14)                                                         |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/a40mx02-1vq80 |
|                                |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Silicon Sculptor programs devices independently to achieve the fastest programming times possible. After being programmed, each fuse is verified to insure that it has been programmed correctly. Furthermore, at the end of programming, there are integrity tests that are run to ensure no extra fuses have been programmed. Not only does it test fuses (both programmed and non-programmed), Silicon Sculptor also allows self-test to verify its own hardware extensively.

The procedure for programming an MX device using Silicon Sculptor is as follows:

- 1. Load the \*.AFM file
- 2. Select the device to be programmed
- 3. Begin programming

When the design is ready to go to production, Microsemi offers device volume-programming services either through distribution partners or via In-House Programming from the factory.

For more details on programming MX devices, see the AC225: Programming Antifuse Devices application note and the Silicon Sculptor 3 Programmers User Guide.

### 3.3.4 Power Supply

MX devices are designed to operate in both 5.0V and 3.3V environments. In particular, 42MX devices can operate in mixed 5.0 V/3.3 V systems. The following table describes the voltage support of MX devices.

| Device | VCC   | VCCA  | VCCI  | Maximum Input Tolerance | Nominal Output Voltage |
|--------|-------|-------|-------|-------------------------|------------------------|
| 40MX   | 5.0 V | -     | -     | 5.5 V                   | 5.0 V                  |
|        | 3.3 V | -     | -     | 3.6 V                   | 3.3 V                  |
| 42MX   | -     | 5.0 V | 5.0 V | 5.5 V                   | 5.0 V                  |
|        | _     | 3.3 V | 3.3 V | 3.6 V                   | 3.3 V                  |
|        | _     | 5.0 V | 3.3 V | 5.5 V                   | 3.3 V                  |

#### Table 6 • Voltage Support of MX Devices

For A42MX24 and A42MX36 devices the VCCA supply has to be monotonic during power up in order for the POR to issue reset to the JTAG state machine correctly. For more information, see the AC291: 42MX Family Devices Power-Up Behavior.

## 3.3.5 Power-Up/Down in Mixed-Voltage Mode

When powering up 42MX in mixed voltage mode (VCCA = 5.0 V and VCCI = 3.3 V), VCCA must be greater than or equal to VCCI throughout the power-up sequence. If VCCI exceeds VCCA during power-up, one of two things will happen:

- The input protection diode on the I/Os will be forward biased
- The I/Os will be at logical High

In either case, ICC rises to high levels. For power-down, any sequence with VCCA and VCCI can be implemented.

## 3.3.6 Transient Current

Due to the simultaneous random logic switching activity during power-up, a transient current may appear on the core supply (VCC). Customers must use a regulator for the VCC supply that can source a minimum of 100 mA for transient current during power-up. Failure to provide enough power can prevent the system from powering up properly and result in functional failure. However, there are no reliability concerns, since transient current is distributed across the die instead of confined to a localized spot.

Since the transient current is not due to I/O switching, its value and duration are independent of the VCCI.

## 3.3.7 Low Power Mode

42MX devices have been designed with a Low Power Mode. This feature, activated with setting the special LP pin to HIGH for a period longer than 800 ns, is particularly useful for battery-operated systems where battery life is a primary concern. In this mode, the core of the device is turned off and the device consumes minimal power with low standby current. In addition, all input buffers are turned off, and all outputs and bidirectional buffers are tristated. Since the core of the device is turned off, the states of the registers are lost. The device must be re-initialized when exiting Low Power Mode. I/Os can be driven during LP mode, and clock pins should be driven HIGH or LOW and should not float to avoid drawing current. To exit LP mode, the LP pin must be pulled LOW for over 200 µs to allow for charge pumps to power up, and device initialization will begin.

## 3.4 **Power Dissipation**

The general power consumption of MX devices is made up of static and dynamic power and can be expressed with the following equation.

## 3.4.1 General Power Equation

P = [ICCstandby + ICCactive]\*VCCI + IOL\*VOL\*N + IOH\*(VCCI - VOH)\*M

EQ 1

### where:

- ICCstandby is the current flowing when no inputs or outputs are changing.
- ICCactive is the current flowing due to CMOS switching.
- IOL, IOH are TTL sink/source currents.
- VOL, VOH are TTL level output voltages.
- N equals the number of outputs driving TTL loads to VOL.
- M equals the number of outputs driving TTL loads to VOH.

Accurate values for N and M are difficult to determine because they depend on the family type, on design details, and on the system I/O. The power can be divided into two components: static and active.

## 3.4.2 Static Power Component

The static power due to standby current is typically a small component of the overall power consumption. Standby power is calculated for commercial, worst-case conditions. The static power dissipation by TTL loads depends on the number of outputs driving, and on the DC load current. For instance, a 32-bit bus sinking 4mA at 0.33V will generate 42mW with all outputs driving LOW, and 140mW with all outputs driving HIGH. The actual dissipation will average somewhere in between, as I/Os switch states with time.

## 3.4.3 Active Power Component

Power dissipation in CMOS devices is usually dominated by the dynamic power dissipation. Dynamic power consumption is frequency-dependent and is a function of the logic and the external I/O. Active power dissipation results from charging internal chip capacitances of the interconnect, unprogrammed antifuses, module inputs, and module outputs, plus external capacitances due to PC board traces and load device inputs. An additional component of the active power dissipation is the totem pole current in the CMOS transistor pairs. The net effect can be associated with an equivalent capacitance that can be combined with frequency and voltage to represent active power dissipation.

The power dissipated by a CMOS circuit can be expressed by the equation:

$$Power(\mu W) = C_{EO}^* VCCA2^* F(1)$$

where:

C<sub>EQ</sub> = Equivalent capacitance expressed in picofarads (pF)

EQ 2

| Device Type | r1 routed_Clk1 | r2 routed_Clk2 |
|-------------|----------------|----------------|
| A40MX02     | 41.4           | N/A            |
| A40MX04     | 68.6           | N/A            |
| A42MX09     | 118            | 118            |
| A42MX16     | 165            | 165            |
| A42MX24     | 185            | 185            |
| A42MX36     | 220            | 220            |

Fixed Capacitance Values for MX FPGAs (pF)

 $f_{a2}$  = Average second routed array clock rate in MHz)

Table 7 •

## 3.4.6 Test Circuitry and Silicon Explorer II Probe

MX devices contain probing circuitry that provides built-in access to every node in a design, via the use of Silicon Explorer II. Silicon Explorer II is an integrated hardware and software solution that, in conjunction with the Designer software, allow users to examine any of the internal nets of the device while it is operating in a prototyping or a production system. The user can probe into an MX device without changing the placement and routing of the design and without using any additional resources. Silicon Explorer II's noninvasive method does not alter timing or loading effects, thus shortening the debug cycle and providing a true representation of the device under actual functional situations.

Silicon Explorer II samples data at 100 MHz (asynchronous) or 66 MHz (synchronous). Silicon Explorer II attaches to a PC's standard COM port, turning the PC into a fully functional 18-channel logic analyzer. Silicon Explorer II allows designers to complete the design verification process at their desks and reduces verification time from several hours per cycle to a few seconds.

Silicon Explorer II is used to control the MODE, DCLK, SDI and SDO pins in MX devices to select the desired nets for debugging. The user simply assigns the selected internal nets in the Silicon Explorer II software to the PRA/PRB output pins for observation. Probing functionality is activated when the MODE pin is held HIGH.

Figure 12, page 16 illustrates the interconnection between Silicon Explorer II and 40MX devices, while Figure 13, page 17 illustrates the interconnection between Silicon Explorer II and 42MX devices

To allow for probing capabilities, the security fuses must not be programmed. (See User Security, page 12 for the security fuses of 40MX and 42MX devices). Table 8, page 17 summarizes the possible device configurations for probing.

PRA and PRB pins are dual-purpose pins. When the "Reserve Probe Pin" is checked in the Designer software, PRA and PRB pins are reserved as dedicated outputs for probing. If PRA and PRB pins are required as user I/Os to achieve successful layout and "Reserve Probe Pin" is checked, the layout tool will override the option and place user I/Os on PRA and PRB pins.

### Figure 12 • Silicon Explorer II Setup with 40MX



## 3.10 Timing Models

The following figures show various timing models.

### Figure 17 • 40MX Timing Model\*



Note: Values are shown for 40MX –3 speed devices at 5.0 V worst-case commercial conditions.



Note: 1. Input module predicted routing delay

Note: 2. Values are shown for A42MX09 -3 at 5.0 V worst-case commercial conditions.

| 40MX Voltage | –55°C | -40°C | 0°C  | 25°C | 70°C | 85°C | 125°C |
|--------------|-------|-------|------|------|------|------|-------|
| 3.60         | 0.83  | 0.85  | 0.92 | 0.96 | 1.14 | 1.25 | 1.53  |

### Table 31 • 40MX Temperature and Voltage Derating Factors (Normalized to TJ = 25°C, VCC = 3.3 V)

### *Figure 37* • 40MX Junction Temperature and Voltage Derating Curves (Normalized to T<sub>J</sub> = 25°C, VCC = 3.3 V)



Voltage (V)

Note: This derating factor applies to all routing and propagation delays

## 3.11.5 PCI System Timing Specification

The following tables list the critical PCI timing parameters and the corresponding timing parameters for the MX PCI-compliant devices.

## 3.11.6 PCI Models

Microsemi provides synthesizable VHDL and Verilog-HDL models for a PCI Target interface, a PCI Target and Target+DMA Master interface. Contact the Microsemi sales representative for more details.

### Table 32 • Clock Specification for 33 MHz PCI

|                   |                | PCI  | A42MX | 24   | A42MX36 |      |      |       |
|-------------------|----------------|------|-------|------|---------|------|------|-------|
| Symbol            | Parameter      | Min. | Max.  | Min. | Max.    | Min. | Max. | Units |
| t <sub>CYC</sub>  | CLK Cycle Time | 30   | -     | 4.0  | -       | 4.0  | -    | ns    |
| t <sub>HIGH</sub> | CLK High Time  | 11   | -     | 1.9  | -       | 1.9  | -    | ns    |
| t <sub>LOW</sub>  | CLK Low Time   | 11   | -     | 1.9  | -       | 1.9  | -    | ns    |

### Table 33 • Timing Parameters for 33 MHz PCI

|                       |                                        | PCI            |      | A42N | IX24             | A42N | IX36             |       |
|-----------------------|----------------------------------------|----------------|------|------|------------------|------|------------------|-------|
| Symbol                | Parameter                              | Min.           | Max. | Min. | Max.             | Min. | Max.             | Units |
| t <sub>VAL</sub>      | CLK to Signal Valid—Bused Signals      | 2              | 11   | 2.0  | 9.0              | 2.0  | 9.0              | ns    |
| t <sub>VAL(PTP)</sub> | CLK to Signal Valid—Point-to-Point     | 2 <sup>2</sup> | 12   | 2.0  | 9.0              | 2.0  | 9.0              | ns    |
| t <sub>ON</sub>       | Float to Active                        | 2              | _    | 2.0  | 4.0              | 2.0  | 4.0              | ns    |
| t <sub>OFF</sub>      | Active to Float                        | -              | 28   | -    | 8.3 <sup>1</sup> | -    | 8.3 <sup>1</sup> | ns    |
| t <sub>SU</sub>       | Input Set-Up Time to CLK—Bused Signals | 7              | _    | 1.5  | -                | 1.5  | -                | ns    |

|                   |                                  | –3 Sp | beed | –2 Sp | beed | –1 Sp | eed  | Std S | Speed | –F Sp | peed |       |
|-------------------|----------------------------------|-------|------|-------|------|-------|------|-------|-------|-------|------|-------|
| Paramete          | er / Description                 | Min.  | Max. | Min.  | Max. | Min.  | Max. | Min.  | Max.  | Min.  | Max. | Units |
| CMOS O            | utput Module Timing <sup>4</sup> |       |      |       |      |       |      |       |       |       |      |       |
| t <sub>DLH</sub>  | Data-to-Pad HIGH                 |       | 5.5  |       | 6.4  |       | 7.2  |       | 8.5   |       | 11.9 | ns    |
| t <sub>DHL</sub>  | Data-to-Pad LOW                  |       | 4.8  |       | 5.5  |       | 6.2  |       | 7.3   |       | 10.2 | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to HIGH             |       | 4.7  |       | 5.5  |       | 6.2  |       | 7.3   |       | 10.2 | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to LOW              |       | 6.8  |       | 7.9  |       | 8.9  |       | 10.5  |       | 14.7 | ns    |
| t <sub>ENHZ</sub> | Enable Pad HIGH to Z             |       | 11.1 |       | 12.8 |       | 14.5 |       | 17.1  |       | 23.9 | ns    |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z              |       | 8.2  |       | 9.5  |       | 10.7 |       | 12.6  |       | 17.7 | ns    |
| d <sub>TLH</sub>  | Delta LOW to HIGH                |       | 0.05 |       | 0.05 |       | 0.06 |       | 0.07  |       | 0.10 | ns/pF |
| d <sub>THL</sub>  | Delta HIGH to LOW                |       | 0.03 |       | 0.03 |       | 0.04 |       | 0.04  |       | 0.06 | ns/pF |

## Table 37 • A40MX04 Timing Characteristics (Nominal 3.3 V Operation) (continued)(Worst-Case Commercial Conditions, VCC = 3.0 V, T<sub>J</sub> = 70°C)

1. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual performance.

2. Set-up times assume fanout of 3. Further testing information can be obtained from the Timer utility.

3. The hold time for the DFME1A macro may be greater than 0 ns. Use the Timer tool from the Designer software to check the hold time for this macro.

4. Delays based on 35 pF loading.

## Table 38 •A42MX09 Timing Characteristics (Nominal 5.0 V Operation) (Worst-Case Commercial Conditions,<br/>VCCA = 4.75 V, T<sub>J</sub> = 70°C)

|                    |                                               | –3 Sp | beed | –2 S | peed | –1 Sp | eed  | Std S | Speed | –F S | peed |       |
|--------------------|-----------------------------------------------|-------|------|------|------|-------|------|-------|-------|------|------|-------|
| Paramet            | er / Description                              | Min.  | Max. | Min. | Max. | Min.  | Max. | Min.  | Max.  | Min. | Max. | Units |
| Logic Mo           | odule Propagation Delays <sup>1</sup>         |       |      |      |      |       |      |       |       |      |      |       |
| t <sub>PD1</sub>   | Single Module                                 |       | 1.2  |      | 1.3  |       | 1.5  |       | 1.8   |      | 2.5  | ns    |
| t <sub>CO</sub>    | Sequential Clock-to-Q                         |       | 1.3  |      | 1.4  |       | 1.6  |       | 1.9   |      | 2.7  | ns    |
| t <sub>GO</sub>    | Latch G-to-Q                                  |       | 1.2  |      | 1.4  |       | 1.6  |       | 1.8   |      | 2.6  | ns    |
| t <sub>RS</sub>    | Flip-Flop (Latch) Reset-to-Q                  |       | 1.2  |      | 1.6  |       | 1.8  |       | 2.1   |      | 2.9  | ns    |
| Logic Mo           | odule Predicted Routing Delays <sup>2</sup>   |       |      |      |      |       |      |       |       |      |      |       |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                          |       | 0.7  |      | 0.8  |       | 0.9  |       | 1.0   |      | 1.4  | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                          |       | 0.9  |      | 1.0  |       | 1.2  |       | 1.4   |      | 1.9  | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                          |       | 1.2  |      | 1.3  |       | 1.5  |       | 1.7   |      | 2.4  | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                          |       | 1.4  |      | 1.5  |       | 1.7  |       | 2.0   |      | 2.9  | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                          |       | 2.3  |      | 2.6  |       | 2.9  |       | 3.4   |      | 4.8  | ns    |
| Logic Mo           | odule Sequential Timing <sup>3, 4</sup>       |       |      |      |      |       |      |       |       |      |      |       |
| t <sub>SUD</sub>   | Flip-Flop (Latch)<br>Data Input Set-Up        | 0.3   |      | 0.4  |      | 0.4   |      | 0.5   |       | 0.7  |      | ns    |
| t <sub>HD</sub>    | Flip-Flop (Latch) Data Input Hold             | 0.0   |      | 0.0  |      | 0.0   |      | 0.0   |       | 0.0  |      | ns    |
| t <sub>SUENA</sub> | Flip-Flop (Latch) Enable Set-Up               | 0.4   |      | 0.5  |      | 0.5   |      | 0.6   |       | 0.8  |      | ns    |
| t <sub>HENA</sub>  | Flip-Flop (Latch) Enable Hold                 | 0.0   |      | 0.0  |      | 0.0   |      | 0.0   |       | 0.0  |      | ns    |
| t <sub>WCLKA</sub> | Flip-Flop (Latch) Clock Active<br>Pulse Width | 3.4   |      | 3.8  |      | 4.3   |      | 5.0   |       | 7.0  |      | ns    |

|                     |                                        | –3 SI | beed | –2 S | peed | –1 Sp | beed | Std S | speed | –F S | beed |       |
|---------------------|----------------------------------------|-------|------|------|------|-------|------|-------|-------|------|------|-------|
| Paramete            | er / Description                       | Min.  | Max. | Min. | Max. | Min.  | Max. | Min.  | Max.  | Min. | Max. | Units |
| Synchro             | nous SRAM Operations (continue         | ed)   |      |      |      |       |      |       |       |      |      |       |
| t <sub>ADH</sub>    | Address/Data Hold Time                 | 0.0   |      | 0.0  |      | 0.0   |      | 0.0   |       | 0.0  |      | ns    |
| t <sub>RENSU</sub>  | Read Enable Set-Up                     | 0.9   |      | 1.0  |      | 1.1   |      | 1.3   |       | 1.8  |      | ns    |
| t <sub>RENH</sub>   | Read Enable Hold                       | 4.8   |      | 5.3  |      | 6.0   |      | 7.0   |       | 9.8  |      | ns    |
| t <sub>WENSU</sub>  | Write Enable Set-Up                    | 3.8   |      | 4.2  |      | 4.8   |      | 5.6   |       | 7.8  |      | ns    |
| t <sub>WENH</sub>   | Write Enable Hold                      | 0.0   |      | 0.0  |      | 0.0   |      | 0.0   |       | 0.0  |      | ns    |
| t <sub>BENS</sub>   | Block Enable Set-Up                    | 3.9   |      | 4.3  |      | 4.9   |      | 5.7   |       | 8.0  |      | ns    |
| t <sub>BENH</sub>   | Block Enable Hold                      | 0.0   |      | 0.0  |      | 0.0   |      | 0.0   |       | 0.0  |      | ns    |
| Asynchr             | onous SRAM Operations                  |       |      |      |      |       |      |       |       |      |      |       |
| t <sub>RPD</sub>    | Asynchronous Access Time               |       | 11.3 |      | 12.6 |       | 14.3 |       | 16.8  |      | 23.5 | ns    |
| t <sub>RDADV</sub>  | Read Address Valid                     | 12.3  |      | 13.7 |      | 15.5  |      | 18.2  |       | 25.5 |      | ns    |
| t <sub>ADSU</sub>   | Address/Data Set-Up Time               | 2.3   |      | 2.5  |      | 2.8   |      | 3.4   |       | 4.8  |      | ns    |
| t <sub>ADH</sub>    | Address/Data Hold Time                 | 0.0   |      | 0.0  |      | 0.0   |      | 0.0   |       | 0.0  |      | ns    |
| t <sub>RENSUA</sub> | Read Enable Set-Up to Address<br>Valid | 0.9   |      | 1.0  |      | 1.1   |      | 1.3   |       | 1.8  |      | ns    |
| t <sub>RENHA</sub>  | Read Enable Hold                       | 4.8   |      | 5.3  |      | 6.0   |      | 7.0   |       | 9.8  |      | ns    |
| t <sub>WENSU</sub>  | Write Enable Set-Up                    | 3.8   |      | 4.2  |      | 4.8   |      | 5.6   |       | 7.8  |      | ns    |
| t <sub>WENH</sub>   | Write Enable Hold                      | 0.0   |      | 0.0  |      | 0.0   |      | 0.0   |       | 0.0  |      | ns    |
| t <sub>DOH</sub>    | Data Out Hold Time                     |       | 1.8  |      | 2.0  |       | 2.1  |       | 2.5   |      | 3.5  | ns    |
| Input Mo            | dule Propagation Delays                |       |      |      |      |       |      |       |       |      |      |       |
| t <sub>INPY</sub>   | Input Data Pad-to-Y                    |       | 1.4  |      | 1.6  |       | 1.8  |       | 2.1   |      | 3.0  | ns    |
| t <sub>INGO</sub>   | Input Latch Gate-to-Output             |       | 2.0  |      | 2.2  |       | 2.5  |       | 2.9   |      | 4.1  | ns    |
| t <sub>INH</sub>    | Input Latch Hold                       | 0.0   |      | 0.0  |      | 0.0   |      | 0.0   |       | 0.0  |      | ns    |
| t <sub>INSU</sub>   | Input Latch Set-Up                     | 0.7   |      | 0.7  |      | 0.8   |      | 1.0   |       | 1.4  |      | ns    |
| t <sub>ILA</sub>    | Latch Active Pulse Width               | 6.5   |      | 7.3  |      | 8.2   |      | 9.7   |       | 13.5 |      | ns    |

# Table 45 •A42MX36 Timing Characteristics (Nominal 3.3 V Operation) (continued) (Worst-Case Commercial<br/>Conditions, VCCA = 3.0 V, T<sub>J</sub> = 70°C)

Clock signal to shift the Boundary Scan Test (BST) data into the device. This pin functions as an I/O when "Reserve JTAG" is not checked in the Designer Software. BST pins are only available in A42MX24 and A42MX36 devices.

### TDI, I/OTest Data In

Serial data input for BST instructions and data. Data is shifted in on the rising edge of TCK. This pin functions as an I/O when "Reserve JTAG" is not checked in the Designer Software. BST pins are only available in A42MX24 and A42MX36 devices.

### TDO, I/OTest Data Out

Serial data output for BST instructions and test data. This pin functions as an I/O when "Reserve JTAG" is not checked in the Designer Software. BST pins are only available in A42MX24 and A42MX36 devices.

### TMS, I/OTest Mode Select

The TMS pin controls the use of the IEEE 1149.1 Boundary Scan pins (TCK, TDI, TDO). In flexible mode when the TMS pin is set LOW, the TCK, TDI and TDO pins are boundary scan pins. Once the boundary scan pins are in test mode, they will remain in that mode until the internal boundary scan state machine reaches the "logic reset" state. At this point, the boundary scan pins will be released and will function as regular I/O pins. The "logic reset" state is reached 5 TCK cycles after the TMS pin is set HIGH. In dedicated test mode, TMS functions as specified in the IEEE 1149.1 specifications. IEEE JTAG specification recommends a  $10k\Omega$  pull-up resistor on the pin. BST pins are only available in A42MX24 and A42MX36 devices.

### VCC, Supply Voltage

Input supply voltage for 40MX devices

### VCCA, Supply Voltage

Supply voltage for array in 42MX devices

#### VCCI, Supply Voltage

Supply voltage for I/Os in 42MX devices

### WD, I/OWide Decode Output

When a wide decode module is used in a 42MX device this pin can be used as a dedicated output from the wide decode module. This direct connection eliminates additional interconnect delays associated with regular logic modules. To implement the direct I/O connection, connect an output buffer of any type to the output of the wide decode macro and place this output on one of the reserved WD pins.

### Table 50 • PQ 100

| PQ100      |                  |                  |                  |                  |
|------------|------------------|------------------|------------------|------------------|
| Pin Number | A40MX02 Function | A40MX04 Function | A42MX09 Function | A42MX16 Function |
| 19         | VCC              | V <sub>CC</sub>  | I/O              | I/O              |
| 20         | I/O              | I/O              | I/O              | I/O              |
| 21         | I/O              | I/O              | I/O              | I/O              |
| 22         | I/O              | I/O              | GND              | GND              |
| 23         | I/O              | I/O              | I/O              | I/O              |
| 24         | I/O              | I/O              | I/O              | I/O              |
| 25         | I/O              | I/O              | I/O              | I/O              |
| 26         | I/O              | I/O              | I/O              | I/O              |
| 27         | NC               | NC               | I/O              | I/O              |
| 28         | NC               | NC               | I/O              | I/O              |
| 29         | NC               | NC               | I/O              | I/O              |
| 30         | NC               | NC               | I/O              | I/O              |
| 31         | NC               | I/O              | I/O              | I/O              |
| 32         | NC               | I/O              | I/O              | I/O              |
| 33         | NC               | I/O              | I/O              | I/O              |
| 34         | I/O              | I/O              | GND              | GND              |
| 35         | I/O              | I/O              | I/O              | I/O              |
| 36         | GND              | GND              | I/O              | I/O              |
| 37         | GND              | GND              | I/O              | I/O              |
| 38         | I/O              | I/O              | I/O              | I/O              |
| 39         | I/O              | I/O              | I/O              | I/O              |
| 40         | I/O              | I/O              | VCCA             | VCCA             |
| 41         | I/O              | I/O              | I/O              | I/O              |
| 42         | I/O              | I/O              | I/O              | I/O              |
| 43         | VCC              | VCC              | I/O              | I/O              |
| 44         | VCC              | VCC              | I/O              | I/O              |
| 45         | I/O              | I/O              | I/O              | I/O              |
| 46         | I/O              | I/O              | GND              | GND              |
| 47         | I/O              | I/O              | I/O              | I/O              |
| 48         | NC               | I/O              | I/O              | I/O              |
| 49         | NC               | I/O              | I/O              | I/O              |
| 50         | NC               | I/O              | I/O              | I/O              |
| 51         | NC               | NC               | I/O              | I/O              |
| 52         | NC               | NC               | SDO, I/O         | SDO, I/O         |
| 53         | NC               | NC               | I/O              | I/O              |
| 54         | NC               | NC               | I/O              | I/O              |
| 55         | NC               | NC               | I/O              | I/O              |

### Table 50 • PQ 100

| PQ100      |                  |                  |                  |                  |
|------------|------------------|------------------|------------------|------------------|
| Pin Number | A40MX02 Function | A40MX04 Function | A42MX09 Function | A42MX16 Function |
| 93         | VCC              | VCC              | I/O              | I/O              |
| 94         | VCC              | VCC              | PRB, I/O         | PRB, I/O         |
| 95         | NC               | I/O              | I/O              | I/O              |
| 96         | NC               | I/O              | GND              | GND              |
| 97         | NC               | I/O              | I/O              | I/O              |
| 98         | SDI, I/O         | SDI, I/O         | I/O              | I/O              |
| 99         | DCLK, I/O        | DCLK, I/O        | I/O              | I/O              |
| 100        | PRA, I/O         | PRA, I/O         | I/O              | I/O              |

### Table 52 • PQ160

| PQ160      |                  |                  |                  |
|------------|------------------|------------------|------------------|
| Pin Number | A42MX09 Function | A42MX16 Function | A42MX24 Function |
| 58         | VCCI             | VCCI             | VCCI             |
| 59         | GND              | GND              | GND              |
| 60         | VCCA             | VCCA             | VCCA             |
| 61         | LP               | LP               | LP               |
| 62         | I/O              | I/O              | TCK, I/O         |
| 63         | I/O              | I/O              | I/O              |
| 64         | GND              | GND              | GND              |
| 65         | I/O              | I/O              | I/O              |
| 66         | I/O              | I/O              | I/O              |
| 67         | I/O              | I/O              | I/O              |
| 68         | I/O              | I/O              | I/O              |
| 69         | GND              | GND              | GND              |
| 70         | NC               | I/O              | I/O              |
| 71         | I/O              | I/O              | I/O              |
| 72         | I/O              | I/O              | I/O              |
| 73         | I/O              | I/O              | I/O              |
| 74         | I/O              | I/O              | I/O              |
| 75         | NC               | I/O              | I/O              |
| 76         | I/O              | I/O              | I/O              |
| 77         | NC               | I/O              | I/O              |
| 78         | I/O              | I/O              | I/O              |
| 79         | NC               | I/O              | I/O              |
| 80         | GND              | GND              | GND              |
| 81         | I/O              | I/O              | I/O              |
| 82         | SDO, I/O         | SDO, I/O         | SDO, TDO, I/O    |
| 83         | I/O              | I/O              | WD, I/O          |
| 84         | I/O              | I/O              | WD, I/O          |
| 85         | I/O              | I/O              | I/O              |
| 86         | NC               | VCCI             | VCCI             |
| 87         | I/O              | I/O              | I/O              |
| 88         | I/O              | I/O              | WD, I/O          |
| 89         | GND              | GND              | GND              |
| 90         | NC               | I/O              | I/O              |
| 91         | I/O              | I/O              | I/O              |
| 92         | I/O              | I/O              | I/O              |
| 93         | I/O              | I/O              | I/O              |
| 94         | I/O              | I/O              | I/O              |

### Table 52 • PQ160

| PQ160      |                  |                  |                  |
|------------|------------------|------------------|------------------|
| Pin Number | A42MX09 Function | A42MX16 Function | A42MX24 Function |
| 132        | I/O              | I/O              | I/O              |
| 133        | I/O              | I/O              | I/O              |
| 134        | I/O              | I/O              | I/O              |
| 135        | NC               | VCCA             | VCCA             |
| 136        | I/O              | I/O              | I/O              |
| 137        | I/O              | I/O              | I/O              |
| 138        | NC               | VCCA             | VCCA             |
| 139        | VCCI             | VCCI             | VCCI             |
| 140        | GND              | GND              | GND              |
| 141        | NC               | I/O              | I/O              |
| 142        | I/O              | I/O              | I/O              |
| 143        | I/O              | I/O              | I/O              |
| 144        | I/O              | I/O              | I/O              |
| 145        | GND              | GND              | GND              |
| 146        | NC               | I/O              | I/O              |
| 147        | I/O              | I/O              | I/O              |
| 148        | I/O              | I/O              | I/O              |
| 149        | I/O              | I/O              | I/O              |
| 150        | NC               | VCCA             | VCCA             |
| 151        | NC               | I/O              | I/O              |
| 152        | NC               | I/O              | I/O              |
| 153        | NC               | I/O              | I/O              |
| 154        | NC               | I/O              | I/O              |
| 155        | GND              | GND              | GND              |
| 156        | I/O              | I/O              | I/O              |
| 157        | I/O              | I/O              | I/O              |
| 158        | I/O              | I/O              | I/O              |
| 159        | MODE             | MODE             | MODE             |
| 160        | GND              | GND              | GND              |

| Table 54 • | PQ240 |  |
|------------|-------|--|
|            |       |  |

| PQ240      |                  |  |
|------------|------------------|--|
| Pin Number | A42MX36 Function |  |
| 237        | GND              |  |
| 238        | MODE             |  |
| 239        | VCCA             |  |
| 240        | GND              |  |

### Figure 46 • VQ80



Table 55 • VQ80

| VQ80       |                     |                     |
|------------|---------------------|---------------------|
| Pin Number | A40MX02<br>Function | A40MX04<br>Function |
| 1          | I/O                 | I/O                 |
| 2          | NC                  | I/O                 |
| 3          | NC                  | I/O                 |
| 4          | NC                  | I/O                 |
| 5          | I/O                 | I/O                 |
| 6          | I/O                 | I/O                 |
| 7          | GND                 | GND                 |
| 8          | I/O                 | I/O                 |
| 9          | I/O                 | I/O                 |
| 10         | I/O                 | I/O                 |
| 11         | I/O                 | I/O                 |
| 12         | I/O                 | I/O                 |
|            |                     |                     |

| VQ80       |                     |                     |
|------------|---------------------|---------------------|
| Pin Number | A40MX02<br>Function | A40MX04<br>Function |
| 13         | VCC                 | VCC                 |
| 14         | I/O                 | I/O                 |
| 15         | I/O                 | I/O                 |
| 16         | I/O                 | I/O                 |
| 17         | NC                  | I/O                 |
| 18         | NC                  | I/O                 |
| 19         | NC                  | I/O                 |
| 20         | VCC                 | VCC                 |
| 21         | I/O                 | I/O                 |
| 22         | I/O                 | I/O                 |
| 23         | I/O                 | I/O                 |
| 24         | I/O                 | I/O                 |
| 25         | I/O                 | I/O                 |
| 26         | I/O                 | I/O                 |
| 27         | GND                 | GND                 |
| 28         | I/O                 | I/O                 |
| 29         | I/O                 | I/O                 |
| 30         | I/O                 | I/O                 |
| 31         | I/O                 | I/O                 |
| 32         | I/O                 | I/O                 |
| 33         | VCC                 | VCC                 |
| 34         | I/O                 | I/O                 |
| 35         | I/O                 | I/O                 |
| 36         | I/O                 | I/O                 |
| 37         | I/O                 | I/O                 |
| 38         | I/O                 | I/O                 |
| 39         | I/O                 | I/O                 |
| 40         | I/O                 | I/O                 |
| 41         | NC                  | I/O                 |
| 42         | NC                  | I/O                 |
| 43         | NC                  | I/O                 |
| 44         | I/O                 | I/O                 |
| 45         | I/O                 | I/O                 |
| 46         | I/O                 | I/O                 |
| 47         | GND                 | GND                 |
| 48         | I/O                 | I/O                 |

| VQ100      |                     |                     |
|------------|---------------------|---------------------|
| Pin Number | A42MX09<br>Function | A42MX16<br>Function |
| 57         | I/O                 | I/O                 |
| 58         | I/O                 | I/O                 |
| 59         | I/O                 | I/O                 |
| 60         | I/O                 | I/O                 |
| 61         | I/O                 | I/O                 |
| 62         | LP                  | LP                  |
| 63         | VCCA                | VCCA                |
| 64         | VCCI                | VCCI                |
| 65         | VCCA                | VCCA                |
| 66         | I/O                 | I/O                 |
| 67         | I/O                 | I/O                 |
| 68         | I/O                 | I/O                 |
| 69         | I/O                 | I/O                 |
| 70         | GND                 | GND                 |
| 71         | I/O                 | I/O                 |
| 72         | I/O                 | I/O                 |
| 73         | I/O                 | I/O                 |
| 74         | I/O                 | I/O                 |
| 75         | I/O                 | I/O                 |
| 76         | I/O                 | I/O                 |
| 7          | SDI, I/O            | SDI, I/O            |
| 78         | I/O                 | I/O                 |
| 79         | I/O                 | I/O                 |
| 30         | I/O                 | I/O                 |
| 31         | I/O                 | I/O                 |
| 32         | GND                 | GND                 |
| 83         | I/O                 | I/O                 |
| 34         | I/O                 | I/O                 |
| 35         | PRA, I/O            | PRA, I/O            |
| 36         | I/O                 | I/O                 |
| 37         | CLKA, I/O           | CLKA, I/C           |
| 38         | VCCA                | VCCA                |
| 39         | I/O                 | I/O                 |
| 90         | CLKB, I/O           | CLKB, I/O           |
| 91         | I/O                 | I/O                 |
| 92         | PRB, I/O            | PRB, I/O            |

### Table 57 • TQ176

| TQ176      |                  |                  |                  |
|------------|------------------|------------------|------------------|
| Pin Number | A42MX09 Function | A42MX16 Function | A42MX24 Function |
| 84         | I/O              | I/O              | WD, I/O          |
| 85         | I/O              | I/O              | WD, I/O          |
| 86         | NC               | I/O              | I/O              |
| 87         | SDO, I/O         | SDO, I/O         | SDO, TDO, I/O    |
| 88         | I/O              | I/O              | I/O              |
| 89         | GND              | GND              | GND              |
| 90         | I/O              | I/O              | I/O              |
| 91         | I/O              | I/O              | I/O              |
| 92         | I/O              | I/O              | I/O              |
| 93         | I/O              | I/O              | I/O              |
| 94         | I/O              | I/O              | I/O              |
| 95         | I/O              | I/O              | I/O              |
| 96         | NC               | I/O              | I/O              |
| 97         | NC               | I/O              | I/O              |
| 98         | I/O              | I/O              | I/O              |
| 99         | I/O              | I/O              | I/O              |
| 100        | I/O              | I/O              | I/O              |
| 101        | NC               | NC               | I/O              |
| 102        | I/O              | I/O              | I/O              |
| 103        | NC               | I/O              | I/O              |
| 104        | I/O              | I/O              | I/O              |
| 105        | I/O              | I/O              | I/O              |
| 106        | GND              | GND              | GND              |
| 107        | NC               | I/O              | I/O              |
| 108        | NC               | I/O              | TCK, I/O         |
| 109        | LP               | LP               | LP               |
| 110        | VCCA             | VCCA             | VCCA             |
| 111        | GND              | GND              | GND              |
| 112        | VCCI             | VCCI             | VCCI             |
| 113        | VCCA             | VCCA             | VCCA             |
| 114        | NC               | I/O              | I/O              |
| 115        | NC               | I/O              | I/O              |
| 116        | NC               | VCCA             | VCCA             |
| 117        | I/O              | I/O              | I/O              |
| 118        | I/O              | I/O              | I/O              |
| 119        | I/O              | I/O              | I/O              |
| 120        | I/O              | I/O              | I/O              |

| CQ256      |                  |
|------------|------------------|
| Pin Number | A42MX36 Function |
| 96         | VCCA             |
| 97         | GND              |
| 98         | GND              |
| 99         | I/O              |
| 100        | I/O              |
| 101        | I/O              |
| 102        | I/O              |
| 103        | I/O              |
| 104        | I/O              |
| 105        | WD, I/O          |
| 106        | WD, I/O          |
| 107        | I/O              |
| 108        | I/O              |
| 109        | WD, I/O          |
| 110        | WD, I/O          |
| 111        | I/O              |
| 112        | QCLKA, I/O       |
| 113        | I/O              |
| 114        | GND              |
| 115        | I/O              |
| 116        | I/O              |
| 117        | I/O              |
| 118        | I/O              |
| 119        | VCCI             |
| 120        | I/O              |
| 121        | WD, I/O          |
| 122        | WD, I/O          |
| 123        | I/O              |
| 124        | I/O              |
| 125        | I/O              |
| 126        | I/O              |
| 127        | GND              |
| 128        | NC               |
| 129        | NC               |
| 130        | NC               |
| 131        | GND              |
| 132        | I/O              |
|            |                  |

| Table 60 • BG272 |                  |  |
|------------------|------------------|--|
| BG272            |                  |  |
| Pin Number       | A42MX36 Function |  |
| Y13              | I/O              |  |
| Y14              | I/O              |  |
| Y15              | I/O              |  |
| Y16              | I/O              |  |
| Y17              | I/O              |  |
| Y18              | WD, I/O          |  |
| Y19              | GND              |  |
| Y20              | GND              |  |

### Figure 52 • PG132



Orientation Pin

### Table 61 • PG132

| PG132      |                  |  |
|------------|------------------|--|
| Pin Number | A42MX09 Function |  |
| _          | PMPOUT           |  |
| B2         | I/O              |  |
| A1         | MODE             |  |
| B1         | I/O              |  |
| D3         | I/O              |  |
| C2         | I/O              |  |
| C1         | I/O              |  |
| D2         | I/O              |  |
| D1         | I/O              |  |
| E2         | I/O              |  |
| E1         | I/O              |  |
| F3         | I/O              |  |

| Table 61 • PG132 |                  |  |
|------------------|------------------|--|
| PG132            |                  |  |
| Pin Number       | A42MX09 Function |  |
| G12              | VSV              |  |
| F13              | I/O              |  |
| F12              | I/O              |  |
| F11              | I/O              |  |
| F10              | I/O              |  |
| E13              | I/O              |  |
| D13              | I/O              |  |
| D12              | I/O              |  |
| C13              | I/O              |  |
| B13              | I/O              |  |
| D11              | I/O              |  |
| C12              | I/O              |  |
| A13              | I/O              |  |
| C11              | I/O              |  |
| B12              | SDI              |  |
| B11              | I/O              |  |
| C10              | I/O              |  |
| A12              | I/O              |  |
| A11              | I/O              |  |
| B10              | I/O              |  |
| D8               | I/O              |  |
| A10              | I/O              |  |
| C8               | I/O              |  |
| A9               | I/O              |  |
| B8               | PRBA             |  |
| A8               | I/O              |  |
| B7               | CLKA             |  |
| A7               | I/O              |  |
| B6               | CLKB             |  |
| A6               | I/O              |  |
| C6               | PRBB             |  |
| A5               | I/O              |  |
| D6               | I/O              |  |
| A4               | I/O              |  |
| B4               | I/O              |  |
| A3               | I/O              |  |
| C4               | I/O              |  |

### Figure 53 • CQ172

### Table 62 • CQ172

| CQ172      |                     |  |
|------------|---------------------|--|
| Pin Number | A42MX16<br>Function |  |
| 1          | MODE                |  |
| 2          | I/O                 |  |
| 3          | I/O                 |  |
| 4          | I/O                 |  |
| 5          | I/O                 |  |
| 6          | I/O                 |  |
| 7          | GND                 |  |
| 8          | I/O                 |  |
| 9          | I/O                 |  |
| 10         | I/O                 |  |
| 11         | I/O                 |  |
| 12         | VCC                 |  |
| 13         | I/O                 |  |
| 14         | I/O                 |  |
| 15         | I/O                 |  |
| 16         | I/O                 |  |
| 17         | GND                 |  |
| 18         | I/O                 |  |
| 19         | I/O                 |  |
| 20         | I/O                 |  |