



Welcome to E-XFL.COM

### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

| Product Status                 | Obsolete                                                                 |
|--------------------------------|--------------------------------------------------------------------------|
| Number of LABs/CLBs            | ·                                                                        |
| Number of Logic Elements/Cells | ·                                                                        |
| Total RAM Bits                 | ·                                                                        |
| Number of I/O                  | 57                                                                       |
| Number of Gates                | 3000                                                                     |
| Voltage - Supply               | 3V ~ 3.6V, 4.75V ~ 5.25V                                                 |
| Mounting Type                  | Surface Mount                                                            |
| Operating Temperature          | 0°C ~ 70°C (TA)                                                          |
| Package / Case                 | 100-BQFP                                                                 |
| Supplier Device Package        | 100-PQFP (20x14)                                                         |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/a40mx02-2pq100 |
|                                |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Silicon Sculptor programs devices independently to achieve the fastest programming times possible. After being programmed, each fuse is verified to insure that it has been programmed correctly. Furthermore, at the end of programming, there are integrity tests that are run to ensure no extra fuses have been programmed. Not only does it test fuses (both programmed and non-programmed), Silicon Sculptor also allows self-test to verify its own hardware extensively.

The procedure for programming an MX device using Silicon Sculptor is as follows:

- 1. Load the \*.AFM file
- 2. Select the device to be programmed
- 3. Begin programming

When the design is ready to go to production, Microsemi offers device volume-programming services either through distribution partners or via In-House Programming from the factory.

For more details on programming MX devices, see the AC225: Programming Antifuse Devices application note and the Silicon Sculptor 3 Programmers User Guide.

### 3.3.4 Power Supply

MX devices are designed to operate in both 5.0V and 3.3V environments. In particular, 42MX devices can operate in mixed 5.0 V/3.3 V systems. The following table describes the voltage support of MX devices.

| Device | VCC   | VCCA  | VCCI  | Maximum Input Tolerance | Nominal Output Voltage |
|--------|-------|-------|-------|-------------------------|------------------------|
| 40MX   | 5.0 V | -     | -     | 5.5 V                   | 5.0 V                  |
|        | 3.3 V | -     | -     | 3.6 V                   | 3.3 V                  |
| 42MX   | _     | 5.0 V | 5.0 V | 5.5 V                   | 5.0 V                  |
|        | _     | 3.3 V | 3.3 V | 3.6 V                   | 3.3 V                  |
|        | _     | 5.0 V | 3.3 V | 5.5 V                   | 3.3 V                  |
|        |       |       |       |                         |                        |

#### Table 6 • Voltage Support of MX Devices

For A42MX24 and A42MX36 devices the VCCA supply has to be monotonic during power up in order for the POR to issue reset to the JTAG state machine correctly. For more information, see the AC291: 42MX Family Devices Power-Up Behavior.

## 3.3.5 Power-Up/Down in Mixed-Voltage Mode

When powering up 42MX in mixed voltage mode (VCCA = 5.0 V and VCCI = 3.3 V), VCCA must be greater than or equal to VCCI throughout the power-up sequence. If VCCI exceeds VCCA during power-up, one of two things will happen:

- The input protection diode on the I/Os will be forward biased
- The I/Os will be at logical High

In either case, ICC rises to high levels. For power-down, any sequence with VCCA and VCCI can be implemented.

## 3.3.6 Transient Current

Due to the simultaneous random logic switching activity during power-up, a transient current may appear on the core supply (VCC). Customers must use a regulator for the VCC supply that can source a minimum of 100 mA for transient current during power-up. Failure to provide enough power can prevent the system from powering up properly and result in functional failure. However, there are no reliability concerns, since transient current is distributed across the die instead of confined to a localized spot.

Since the transient current is not due to I/O switching, its value and duration are independent of the VCCI.

### Figure 13 • Silicon Explorer II Setup with 42MX



### Table 8 • Device Configuration Options for Probe Capability

| Security Fuse(s) Programmed | Mode | PRA, PRB <sup>1</sup>  | SDI, SDO, DCLK <sup>1</sup> |
|-----------------------------|------|------------------------|-----------------------------|
| No                          | LOW  | User I/Os <sup>2</sup> | User I/Os <sup>2</sup>      |
| No                          | HIGH | Probe Circuit Outputs  | Probe Circuit Inputs        |
| Yes                         | _    | Probe Circuit Secured  | Probe Circuit Secured       |

1. Avoid using SDI, SDO, DCLK, PRA and PRB pins as input or bidirectional ports. Since these pins are active during probing, input signals will not pass through these pins and may cause contention.

2. If no user signal is assigned to these pins, they will behave as unused I/Os in this mode. See the Pin Descriptions, page 83 for information on unused I/O pins

## 3.4.7 Design Consideration

It is recommended to use a series  $70\Omega$  termination resistor on every probe connector (SDI, SDO, MODE, DCLK, PRA and PRB). The 70  $\Omega$  series termination is used to prevent data transmission corruption during probing and reading back the checksum.

# 3.4.8 IEEE Standard 1149.1 Boundary Scan Test (BST) Circuitry

42MX24 and 42MX36 devices are compatible with IEEE Standard 1149.1 (informally known as Joint Testing Action Group Standard or JTAG), which defines a set of hardware architecture and mechanisms for cost-effective board-level testing. The basic MX boundary-scan logic circuit is composed of the TAP (test access port), TAP controller, test data registers and instruction register (Figure 14, page 18). This circuit supports all mandatory IEEE 1149.1 instructions (EXTEST, SAMPLE/PRELOAD and BYPASS) and some optional instructions. Table 9, page 18 describes the ports that control JTAG testing, while Table 10, page 18 describes the test instructions supported by these MX devices.

Each test section is accessed through the TAP, which has four associated pins: TCK (test clock input), TDI and TDO (test data input and output), and TMS (test mode selector).

The TAP controller is a four-bit state machine. The '1's and '0's represent the values that must be present at TMS at a rising edge of TCK for the given state transition to occur. IR and DR indicate that the instruction register or the data register is operating in that state.

The TAP controller receives two control inputs (TMS and TCK) and generates control and clock signals for the rest of the test logic architecture. On power-up, the TAP controller enters the Test-Logic-Reset state. To guarantee a reset of the controller from any of the possible states, TMS must remain high for five TCK cycles.

42MX24 and 42MX36 devices support three types of test data registers: bypass, device identification, and boundary scan. The bypass register is selected when no other register needs to be accessed in a device. This speeds up test data transfer to other devices in a test data path. The 32-bit device identification register is a shift register with four fields (lowest significant byte (LSB), ID number, part number and version). The boundary-scan register observes and controls the state of each I/O pin.

# 3.4.9 JTAG Mode Activation

The JTAG test logic circuit is activated in the Designer software by selecting **Tools > Device Selection**. This brings up the Device Selection dialog box as shown in the following figure. The JTAG test logic circuit can be enabled by clicking the "Reserve JTAG Pins" check box. The following table explains the pins' behavior in either mode.

### Figure 15 • Device Selection Wizard

### Table 11 • Boundary Scan Pin Configuration and Functionality

| Reserve JTAG | Checked                                                                | Unchecked |
|--------------|------------------------------------------------------------------------|-----------|
| ТСК          | BST input; must be terminated to logical HIGH or LOW to avoid floating | User I/O  |
| TDI, TMS     | BST input; may float or be tied to HIGH                                | User I/O  |
| TDO          | BST output; may float or be connected to TDI of another device         | User I/O  |

## 3.4.10 TRST Pin and TAP Controller Reset

An active reset (TRST) pin is not supported; however, MX devices contain power-on circuitry that resets the boundary scan circuitry upon power-up. Also, the TMS pin is equipped with an internal pull-up resistor. This allows the TAP controller to remain in or return to the Test-Logic-Reset state when there is no input or when a logical 1 is on the TMS pin. To reset the controller, TMS must be HIGH for at least five TCK cycles.

# 3.4.11 Boundary Scan Description Language (BSDL) File

Conforming to the IEEE Standard 1149.1 requires that the operation of the various JTAG components be documented. The BSDL file provides the standard format to describe the JTAG components that can be used by automatic test equipment software. The file includes the instructions that are supported, instruction bit pattern, and the boundary-scan chain order. For an in-depth discussion on BSDL files, see the *BSDL Files Format Description* application note.

BSDL files are grouped into two categories - generic and device-specific. The generic files assign all user I/Os as inouts. Device-specific files assign user I/Os as inputs, outputs or inouts.

Generic files for MX devices are available on the Microsemi SoC Product Group's website:

http://www.microsemi.com/soc/techdocs/models/bsdl.html.

# 3.5 Development Tool Support

The MX family of FPGAs is fully supported by Libero<sup>®</sup> Integrated Design Environment (IDE). Libero IDE is a design management environment, seamlessly integrating design tools while guiding the user through the design flow, managing all design and log files, and passing necessary design data among tools. Libero IDE allows users to integrate both schematic and HDL synthesis into a single flow and verify the entire design in a single environment. Libero IDE includes SynplifyPro from Synopsys, ModelSim<sup>®</sup> HDL Simulator from Mentor Graphics<sup>®</sup> and Viewdraw.

Libero IDE includes place-and-route and provides a comprehensive suite of backend support tools for FPGA development, including timing-driven place-and-route, and a world-class integrated static timing analyzer and constraints editor.

Additionally, the back-annotation flow is compatible with all the major simulators and the simulation results can be cross-probed with Silicon Explorer II, Microsemi's integrated verification and logic analysis tool. Another tool included in the Libero software is the SmartGen macro builder, which easily creates popular and commonly used logic functions for implementation into your schematic or HDL design.

Microsemi's Libero software is compatible with the most popular FPGA design entry and verification tools from companies such as Mentor Graphics, Synopsys, and Cadence design systems.

See the Libero IDE web content at www.microsemi.com/soc/products/software/libero/default.aspx for further information on licensing and current operating system support.

# 3.6 Related Documents

The following sections give the list of related documents which can be refered for this datasheet.

## 3.6.1 Application Notes

- AC278: BSDL Files Format Description
- AC225: Programming Antifuse Devices
- AC168: Implementation of Security in Microsemi Antifuse FPGAs

### 3.6.2 User Guides and Manuals

- Antifuse Macro Library Guide
- Silicon Sculptor Programmers User Guide

## 3.6.3 Miscellaneous

Libero IDE Flow Diagram

# 3.7 5.0 V Operating Conditions

The following tables show 5.0 V operating conditions.

### Table 12 • Absolute Maximum Ratings for 40MX Devices\*

| Symbol           | Parameter           | Limits          | Units |
|------------------|---------------------|-----------------|-------|
| VCC              | DC Supply Voltage   | -0.5 to +7.0    | V     |
| VI               | Input Voltage       | -0.5 to VCC+0.5 | V     |
| VO               | Output Voltage      | -0.5 to VCC+0.5 | V     |
| t <sub>STG</sub> | Storage Temperature | -65 to +150     | °C    |

**Note:** \*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Devices should not be operated outside the recommended operating conditions.

### Table 13 • Absolute Maximum Ratings for 42MX Devices\*

| Symbol           | Parameter                   | Limits           | Units |
|------------------|-----------------------------|------------------|-------|
| VCCI             | DC Supply Voltage for I/Os  | -0.5 to +7.0     | V     |
| VCCA             | DC Supply Voltage for Array | -0.5 to +7.0     | V     |
| VI               | Input Voltage               | -0.5 to VCCI+0.5 | V     |
| VO               | Output Voltage              | -0.5 to VCCI+0.5 | V     |
| t <sub>STG</sub> | Storage Temperature         | -65 to +150      | °C    |

**Note:** \*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Devices should not be operated outside the recommended operating conditions.

| Table 14 • | Recommended | Operating | Conditions |
|------------|-------------|-----------|------------|
|------------|-------------|-----------|------------|

| Parameter          | Commercial   | Industrial | Military    | Units |
|--------------------|--------------|------------|-------------|-------|
| Temperature Range* | 0 to +70     | -40 to +85 | -55 to +125 | °C    |
| VCC (40MX)         | 4.75 to 5.25 | 4.5 to 5.5 | 4.5 to 5.5  | V     |
| VCCA (42MX)        | 4.75 to 5.25 | 4.5 to 5.5 | 4.5 to 5.5  | V     |
| VCCI (42MX)        | 4.75 to 5.25 | 4.5 to 5.5 | 4.5 to 5.5  | V     |

**Note:** \* Ambient temperature (T<sub>A</sub>) is used for commercial and industrial grades; case temperature (T<sub>C</sub>) is used for military grades.

## 3.7.1 5 V TTL Electrical Specifications

The following tables show 5 V TTL electrical specifications.

### Table 15 • 5V TTL Electrical Specifications

|                                                             |                     | Comr     | nercial       | Comr      | nercial -F    | Indu   | strial        | Milita | iry           |        |
|-------------------------------------------------------------|---------------------|----------|---------------|-----------|---------------|--------|---------------|--------|---------------|--------|
| Symbol                                                      | Parameter           | Min.     | Max.          | Min.      | Max.          | Min.   | Max.          | Min.   | Max.          | Units  |
| VOH <sup>1</sup>                                            | IOH = -10 mA        | 2.4      |               | 2.4       |               |        |               |        |               | V      |
|                                                             | IOH = -4 mA         |          |               |           |               | 3.7    |               | 3.7    |               | V      |
| VOL <sup>1</sup>                                            | IOL = 10 mA         |          | 0.5           |           | 0.5           |        |               |        |               | V      |
|                                                             | IOL = 6 mA          |          |               |           |               |        | 0.4           |        | 0.4           | V      |
| VIL                                                         |                     | -0.3     | 0.8           | -0.3      | 0.8           | -0.3   | 0.8           | -0.3   | 0.8           | V      |
| VIH (40MX)                                                  |                     | 2.0      | VCC + 0.3     | 2.0       | VCC + 0.3     | 2.0    | VCC + 0.3     | 2.0    | VCC + 0.3     | V      |
| VIH (42MX) <sup>2</sup>                                     |                     | 2.0      | VCCI +<br>0.3 | 2.0       | VCCI +<br>0.3 | 2.0    | VCCI +<br>0.3 | 2.0    | VCCI + 0.3    | V      |
| IIL                                                         | VIN = 0.5 V         |          | -10           |           | -10           |        | -10           |        | -10           | μA     |
| IIH                                                         | VIN = 2.7 V         |          | -10           |           | -10           |        | -10           |        | -10           | μA     |
| Input Transition<br>Time, T <sub>R</sub> and T <sub>F</sub> |                     |          | 500           |           | 500           |        | 500           |        | 500           | ns     |
| C <sub>IO</sub> I/O<br>Capacitance                          |                     |          | 10            |           | 10            |        | 10            |        | 10            | pF     |
| Standby Current,<br>ICC <sup>3</sup>                        | A40MX02,<br>A40MX04 |          | 3             |           | 25            |        | 10            |        | 25            | mA     |
|                                                             | A42MX09             |          | 5             |           | 25            |        | 25            |        | 25            | mA     |
|                                                             | A42MX16             |          | 6             |           | 25            |        | 25            |        | 25            | mA     |
|                                                             | A42MX24,<br>A42MX36 |          | 20            |           | 25            |        | 25            |        | 25            | mA     |
| Low power mode<br>Standby Current                           | 42MX devices only   |          | 0.5           |           | ICC - 5.0     |        | ICC - 5.0     |        | ICC – 5.0     | mA     |
| IIO, I/O source sink current                                | Can be derived      | d from t | the IBIS mod  | del (http | o://www.micr  | rosemi | .com/soc/te   | chdocs | s/models/ibis | .html) |

1. Only one output tested at a time. VCC/VCCI = min

2. VIH(Min) is 2.4V for A42MX36 family. This applies only to VCCI of 5V and is not applicable to VCCI of 3.3V

|                   |                                |          | –3 Sp | beed | –2 Sp | beed | –1 Sp | beed | Std S | Speed | –F S | peed |       |
|-------------------|--------------------------------|----------|-------|------|-------|------|-------|------|-------|-------|------|------|-------|
| Paramet           | ter / Description              |          | Min.  | Max. | Min.  | Max. | Min.  | Max. | Min.  | Max.  | Min. | Max. | Units |
| t <sub>P</sub>    | Minimum Period                 | FO = 16  | 6.5   |      | 7.5   |      | 8.5   |      | 10.1  |       | 14.1 |      | ns    |
|                   |                                | FO = 128 | 6.8   |      | 7.8   |      | 8.9   |      | 10.4  |       | 14.6 |      |       |
| f <sub>MAX</sub>  | Maximum                        | FO = 16  |       | 113  |       | 105  |       | 96   |       | 83    |      | 50   | MHz   |
|                   | Frequency                      | FO = 128 |       | 109  |       | 101  |       | 92   |       | 80    |      | 48   |       |
| TTL Out           | put Module Timing <sup>4</sup> |          |       |      |       |      |       |      |       |       |      |      |       |
| t <sub>DLH</sub>  | Data-to-Pad HIGH               |          |       | 4.7  |       | 5.4  |       | 6.1  |       | 7.2   |      | 10.0 | ns    |
| t <sub>DHL</sub>  | Data-to-Pad LOW                |          |       | 5.6  |       | 6.4  |       | 7.3  |       | 8.6   |      | 12.0 | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to HI             | GH       |       | 5.2  |       | 6.0  |       | 6.8  |       | 8.1   |      | 11.3 | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to LO             | WC       |       | 6.6  |       | 7.6  |       | 8.6  |       | 10.1  |      | 14.1 | ns    |
| t <sub>ENHZ</sub> | Enable Pad HIGH                | to Z     |       | 11.1 |       | 12.8 |       | 14.5 |       | 17.1  |      | 23.9 | ns    |
| t <sub>ENLZ</sub> | Enable Pad LOW to              | o Z      |       | 8.2  |       | 9.5  |       | 10.7 |       | 12.6  |      | 17.7 | ns    |
| d <sub>TLH</sub>  | Delta LOW to HIGH              | 1        |       | 0.03 |       | 0.03 |       | 0.04 |       | 0.04  |      | 0.06 | ns/pF |
| d <sub>THL</sub>  | Delta HIGH to LOV              | V        |       | 0.04 |       | 0.04 |       | 0.05 |       | 0.06  |      | 0.08 | ns/pF |

# Table 35 •A40MX02 Timing Characteristics (Nominal 3.3 V Operation) (continued)<br/>(Worst-Case Commercial Conditions, VCC = 3.0 V, T<sub>J</sub> = $70^{\circ}$ C)

|                   |                                                          | -3 Speed  | -2 Speed  | -1 Speed  | Std Speed | -F Speed  |       |
|-------------------|----------------------------------------------------------|-----------|-----------|-----------|-----------|-----------|-------|
| Parame            | eter / Description                                       | Min. Max. | Units |
| CMOS              | Output Module Timing <sup>5</sup>                        |           |           |           |           |           |       |
| t <sub>DLH</sub>  | Data-to-Pad HIGH                                         | 3.2       | 3.6       | 4.0       | 4.7       | 6.6       | ns    |
| t <sub>DHL</sub>  | Data-to-Pad LOW                                          | 2.5       | 2.7       | 3.1       | 3.6       | 5.1       | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to HIGH                                     | 2.7       | 3.0       | 3.4       | 4.0       | 5.6       | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to LOW                                      | 3.0       | 3.3       | 3.8       | 4.4       | 6.2       | ns    |
| t <sub>ENHZ</sub> | Enable Pad HIGH to Z                                     | 5.4       | 6.0       | 6.8       | 8.0       | 11.2      | ns    |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z                                      | 5.0       | 5.6       | 6.3       | 7.4       | 10.4      | ns    |
| t <sub>GLH</sub>  | G-to-Pad HIGH                                            | 5.1       | 5.6       | 6.4       | 7.5       | 10.5      | ns    |
| t <sub>GHL</sub>  | G-to-Pad LOW                                             | 5.1       | 5.6       | 6.4       | 7.5       | 10.5      | ns    |
| t <sub>LCO</sub>  | I/O Latch Clock-to-Out<br>(Pad-to-Pad), 64 Clock Loading | 5.7       | 6.3       | 7.1       | 8.4       | 11.9      | ns    |
| t <sub>ACO</sub>  | Array Clock-to-Out<br>(Pad-to-Pad), 64 Clock Loading     | 8.0       | 8.9       | 10.1      | 11.9      | 16.7      | ns    |
| d <sub>TLH</sub>  | Capacitive Loading, LOW to HIGH                          | 0.03      | 0.03      | 0.03      | 0.04      | 0.06      | ns/pF |

# Table 40 • A42MX16 Timing Characteristics (Nominal 5.0 V Operation) (continued)(Worst-Case Commercial Conditions, VCCA = 4.75 V, T<sub>J</sub> = 70°C)

1. For dual-module macros, use  $t_{PD1} + t_{RD1} + t_{PDn}$ ,  $t_{CO} + t_{RD1} + t_{PDn}$ , or  $t_{PD1} + t_{RD1} + t_{SUD}$ , point and position whichever is appropriate.

2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual performance.

3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the Timer utility.

4. Set-up and hold timing parameters for the input buffer latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time.

5. Delays based on 35 pF loading

| Table 41 • | A42MX16 Timing Characteristics (Nominal 3.3 V Operation) (Worst-Case Commercial Conditions, |
|------------|---------------------------------------------------------------------------------------------|
|            | VCCA = 3.0 V, T <sub>J</sub> = 70°C)                                                        |

|                         |                                              | -3 Speed  | -2 Speed  | -1 Speed  | Std Speed | –F Speed  |       |
|-------------------------|----------------------------------------------|-----------|-----------|-----------|-----------|-----------|-------|
| Parameter / Description |                                              | Min. Max. | Units |
| Logic I                 | Module Propagation Delays <sup>1</sup>       |           |           |           |           |           |       |
| t <sub>PD1</sub>        | Single Module                                | 1.9       | 2.1       | 2.4       | 2.8       | 4.0       | ns    |
| t <sub>CO</sub>         | Sequential Clock-to-Q                        | 2.0       | 2.2       | 2.5       | 3.0       | 4.2       | ns    |
| t <sub>GO</sub>         | Latch G-to-Q                                 | 1.9       | 2.1       | 2.4       | 2.8       | 4.0       | ns    |
| t <sub>RS</sub>         | Flip-Flop (Latch) Reset-to-Q                 | 2.2       | 2.4       | 2.8       | 3.3       | 4.6       | ns    |
| Logic I                 | Module Predicted Routing Delays <sup>2</sup> |           |           |           |           |           |       |
| t <sub>RD1</sub>        | FO = 1 Routing Delay                         | 1.1       | 1.2       | 1.4       | 1.6       | 2.3       | ns    |
| t <sub>RD2</sub>        | FO = 2 Routing Delay                         | 1.5       | 1.6       | 1.8       | 2.1       | 3.0       | ns    |
| t <sub>RD3</sub>        | FO = 3 Routing Delay                         | 1.8       | 2.0       | 2.3       | 2.7       | 3.8       | ns    |
| t <sub>RD4</sub>        | FO = 4 Routing Delay                         | 2.2       | 2.4       | 2.7       | 3.2       | 4.5       | ns    |
| t <sub>RD8</sub>        | FO = 8 Routing Delay                         | 3.6       | 4.0       | 4.5       | 5.3       | 7.5       | ns    |
|                         |                                              |           |           |           |           |           |       |

|                   |                                                 | –3 S | peed | –2 S | beed | –1 Sp | beed | Std S | peed | –F Sp | beed |       |
|-------------------|-------------------------------------------------|------|------|------|------|-------|------|-------|------|-------|------|-------|
| Parame            | eter / Description                              | Min. | Max. | Min. | Max. | Min.  | Max. | Min.  | Max. | Min.  | Max. | Units |
| TTL Ou            | tput Module Timing <sup>5</sup> (Continued)     |      |      |      |      |       |      |       |      |       |      |       |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z                             |      | 4.9  |      | 5.5  |       | 6.2  |       | 7.3  |       | 10.2 | ns    |
| t <sub>GLH</sub>  | G-to-Pad HIGH                                   |      | 2.9  |      | 3.3  |       | 3.7  |       | 4.4  |       | 6.1  | ns    |
| t <sub>GHL</sub>  | G-to-Pad LOW                                    |      | 2.9  |      | 3.3  |       | 3.7  |       | 4.4  |       | 6.1  | ns    |
| t <sub>LSU</sub>  | I/O Latch Output Set-Up                         | 0.5  |      | 0.5  |      | 0.6   |      | 0.7   |      | 1.0   |      | ns    |
| t <sub>LH</sub>   | I/O Latch Output Hold                           | 0.0  |      | 0.0  |      | 0.0   |      | 0.0   |      | 0.0   |      | ns    |
| t <sub>LCO</sub>  | I/O Latch Clock-to-Out<br>(Pad-to-Pad) 32 I/O   |      | 5.7  |      | 6.3  |       | 7.1  |       | 8.4  |       | 11.8 | ns    |
| t <sub>ACO</sub>  | Array Latch Clock-to-Out<br>(Pad-to-Pad) 32 I/O |      | 7.8  |      | 8.6  |       | 9.8  |       | 11.5 |       | 16.1 | ns    |
| d <sub>TLH</sub>  | Capacitive Loading,<br>LOW to HIGH              |      | 0.07 |      | 0.08 |       | 0.09 |       | 0.10 |       | 0.14 | ns/pF |
| d <sub>THL</sub>  | Capacitive Loading,<br>HIGH to LOW              |      | 0.07 |      | 0.08 |       | 0.09 |       | 0.10 |       | 0.14 | ns/pF |

# Table 44 •A42MX36 Timing Characteristics (Nominal 5.0 V Operation)(Worst-Case Commercial Conditions,<br/>VCCA = 4.75 V, T<sub>J</sub> = 70°C)

Input, output, tristate or bidirectional buffer. Input and output levels are compatible with standard TTL and CMOS specifications. Unused I/Os pins are configured by the Designer software as shown in Table 46, page 84.

| Device           | Configuration |
|------------------|---------------|
| A40MX02, A40MX04 | Pulled LOW    |
| A42MX09, A42MX16 | Pulled LOW    |
| A42MX24, A42MX36 | Tristated     |

Table 46 • Configuration of Unused I/Os

In all cases, it is recommended to tie all unused MX I/O pins to LOW on the board. This applies to all dual-purpose pins when configured as I/Os as well.

### LP, Low Power Mode

Controls the low power mode of all 42MX devices. The device is placed in the low power mode by connecting the LP pin to logic HIGH. In low power mode, all I/Os are tristated, all input buffers are turned OFF, and the core of the device is turned OFF. To exit the low power mode, the LP pin must be set LOW. The device enters the low power mode 800 ns after the LP pin is driven to a logic HIGH. It will resume normal operation in 200 µs after the LP pin is driven to a logic LOW.

### MODE, Mode

Controls the use of multifunction pins (DCLK, PRA, PRB, SDI, TDO). The MODE pin is held HIGH to provide verification capability. The MODE pin should be terminated to GND through a  $10k\Omega$  resistor so that the MODE pin can be pulled HIGH when required.

### NC, No Connection

This pin is not connected to circuitry within the device. These pins can be driven to any voltage or can be left floating with no effect on the operation of the device.

### PRA, I/O

### PRB, I/OProbe A/B

The Probe pin is used to output data from any user-defined design node within the device. Each diagnostic pin can be used in conjunction with the other probe pin to allow real-time diagnostic output of any signal path within the device. The Probe pin can be used as a user-defined I/O when verification has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality. The Probe pin is accessible when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.

### QCLKA/B/C/D, I/O Quadrant Clock

Quadrant clock inputs for A42MX36 devices. When not used as a register control signal, these pins can function as user I/Os.

### SDI, I/OSerial Data Input

Serial data input for diagnostic probe and device programming. SDI is active when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.

### SDO, I/OSerial Data Output

Serial data output for diagnostic probe and device programming. SDO is active when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW. SDO is available for 42MX devices only.

When Silicon Explorer II is being used, SDO will act as an output while the "checksum" command is run. It will return to user I/O when "checksum" is complete.

### TCK, I/O Test Clock

Clock signal to shift the Boundary Scan Test (BST) data into the device. This pin functions as an I/O when "Reserve JTAG" is not checked in the Designer Software. BST pins are only available in A42MX24 and A42MX36 devices.

### TDI, I/OTest Data In

Serial data input for BST instructions and data. Data is shifted in on the rising edge of TCK. This pin functions as an I/O when "Reserve JTAG" is not checked in the Designer Software. BST pins are only available in A42MX24 and A42MX36 devices.

### TDO, I/OTest Data Out

Serial data output for BST instructions and test data. This pin functions as an I/O when "Reserve JTAG" is not checked in the Designer Software. BST pins are only available in A42MX24 and A42MX36 devices.

### TMS, I/OTest Mode Select

The TMS pin controls the use of the IEEE 1149.1 Boundary Scan pins (TCK, TDI, TDO). In flexible mode when the TMS pin is set LOW, the TCK, TDI and TDO pins are boundary scan pins. Once the boundary scan pins are in test mode, they will remain in that mode until the internal boundary scan state machine reaches the "logic reset" state. At this point, the boundary scan pins will be released and will function as regular I/O pins. The "logic reset" state is reached 5 TCK cycles after the TMS pin is set HIGH. In dedicated test mode, TMS functions as specified in the IEEE 1149.1 specifications. IEEE JTAG specification recommends a  $10k\Omega$  pull-up resistor on the pin. BST pins are only available in A42MX24 and A42MX36 devices.

### VCC, Supply Voltage

Input supply voltage for 40MX devices

### VCCA, Supply Voltage

Supply voltage for array in 42MX devices

#### VCCI, Supply Voltage

Supply voltage for I/Os in 42MX devices

### WD, I/OWide Decode Output

When a wide decode module is used in a 42MX device this pin can be used as a dedicated output from the wide decode module. This direct connection eliminates additional interconnect delays associated with regular logic modules. To implement the direct I/O connection, connect an output buffer of any type to the output of the wide decode macro and place this output on one of the reserved WD pins.

| PL68       |                  |                  |
|------------|------------------|------------------|
| Pin Number | A40MX02 Function | A40MX04 Function |
| 24         | I/O              | I/O              |
| 25         | VCC              | VCC              |
| 26         | I/O              | I/O              |
| 27         | I/O              | I/O              |
| 28         | I/O              | I/O              |
| 29         | I/O              | I/O              |
| 30         | I/O              | I/O              |
| 31         | I/O              | I/O              |
| 32         | GND              | GND              |
| 33         | I/O              | I/O              |
| 34         | I/O              | I/O              |
| 35         | I/O              | I/O              |
| 36         | I/O              | I/O              |
| 37         | I/O              | I/O              |
| 38         | VCC              | VCC              |
| 39         | I/O              | I/O              |
| 40         | I/O              | I/O              |
| 41         | I/O              | I/O              |
| 42         | I/O              | I/O              |
| 43         | I/O              | I/O              |
| 44         | I/O              | I/O              |
| 45         | I/O              | I/O              |
| 46         | I/O              | I/O              |
| 47         | I/O              | I/O              |
| 48         | I/O              | I/O              |
| 49         | GND              | GND              |
| 50         | I/O              | I/O              |
| 51         | I/O              | I/O              |
| 52         | CLK, I/O         | CLK, I/O         |
| 53         | I/O              | I/O              |
| 54         | MODE             | MODE             |
| 55         | VCC              | VCC              |
| 56         | SDI, I/O         | SDI, I/O         |
| 57         | DCLK, I/O        | DCLK, I/O        |
| 58         | PRA, I/O         | PRA, I/O         |
| 59         | PRB, I/O         | PRB, I/O         |
| 60         | I/O              | I/O              |

Table 48 • PL68

### Table 49 • PL84

| PL84       |                  |                  |                  |                  |
|------------|------------------|------------------|------------------|------------------|
| Pin Number | A40MX04 Function | A42MX09 Function | A42MX16 Function | A42MX24 Function |
| 47         | I/O              | I/O              | I/O              | WD, I/O          |
| 48         | I/O              | I/O              | I/O              | I/O              |
| 49         | I/O              | GND              | GND              | GND              |
| 50         | I/O              | I/O              | I/O              | WD, I/O          |
| 51         | I/O              | I/O              | I/O              | WD, I/O          |
| 52         | I/O              | SDO, I/O         | SDO, I/O         | SDO, TDO, I/O    |
| 53         | I/O              | I/O              | I/O              | I/O              |
| 54         | I/O              | I/O              | I/O              | I/O              |
| 55         | I/O              | I/O              | I/O              | I/O              |
| 56         | I/O              | I/O              | I/O              | I/O              |
| 57         | I/O              | I/O              | I/O              | I/O              |
| 58         | I/O              | I/O              | I/O              | I/O              |
| 59         | I/O              | I/O              | I/O              | I/O              |
| 60         | GND              | I/O              | I/O              | I/O              |
| 61         | GND              | I/O              | I/O              | I/O              |
| 62         | I/O              | I/O              | I/O              | TCK, I/O         |
| 63         | I/O              | LP               | LP               | LP               |
| 64         | CLK, I/O         | VCCA             | VCCA             | VCCA             |
| 65         | I/O              | VCCI             | VCCI             | VCCI             |
| 66         | MODE             | I/O              | I/O              | I/O              |
| 67         | VCC              | I/O              | I/O              | I/O              |
| 68         | VCC              | I/O              | I/O              | I/O              |
| 69         | I/O              | I/O              | I/O              | I/O              |
| 70         | I/O              | GND              | GND              | GND              |
| 71         | I/O              | I/O              | I/O              | I/O              |
| 72         | SDI, I/O         | I/O              | I/O              | I/O              |
| 73         | DCLK, I/O        | I/O              | I/O              | I/O              |
| 74         | PRA, I/O         | I/O              | I/O              | I/O              |
| 75         | PRB, I/O         | I/O              | I/O              | I/O              |
| 76         | I/O              | SDI, I/O         | SDI, I/O         | SDI, I/O         |
| 77         | I/O              | I/O              | I/O              | I/O              |
| 78         | I/O              | I/O              | I/O              | WD, I/O          |
| 79         | I/O              | I/O              | I/O              | WD, I/O          |
| 80         | I/O              | I/O              | I/O              | WD, I/O          |
| 81         | I/O              | PRA, I/O         | PRA, I/O         | PRA, I/O         |
| 82         | GND              | I/O              | I/O              | I/O              |
| 83         | I/O              | CLKA, I/O        | CLKA, I/O        | CLKA, I/O        |

| PQ144      |                  |  |
|------------|------------------|--|
| Pin Number | A42MX09 Function |  |
| 80         | GNDI             |  |
| 81         | NC               |  |
| 82         | I/O              |  |
| 83         | I/O              |  |
| 84         | I/O              |  |
| 85         | I/O              |  |
| 86         | I/O              |  |
| 87         | I/O              |  |
| 88         | VKS              |  |
| 89         | VPP              |  |
| 90         | VCC              |  |
| 91         | VCCI             |  |
| 92         | NC               |  |
| 93         | VSV              |  |
| 94         | I/O              |  |
| 95         | I/O              |  |
| 96         | I/O              |  |
| 97         | I/O              |  |
| 98         | I/O              |  |
| 99         | I/O              |  |
| 100        | GND              |  |
| 101        | GNDI             |  |
| 102        | NC               |  |
| 103        | I/O              |  |
| 104        | I/O              |  |
| 105        | I/O              |  |
| 106        | I/O              |  |
| 107        | I/O              |  |
| 108        | I/O              |  |
| 109        | I/O              |  |
| 110        | SDI              |  |
| 111        | I/O              |  |
| 112        | I/O              |  |
| 113        | I/O              |  |
| 114        | I/O              |  |
| 115        | I/O              |  |
| 116        | GNDQ             |  |

### Table 51 • PQ144

### Table 53 • PQ208

| PQ208      |                  |                  |                  |  |
|------------|------------------|------------------|------------------|--|
| Pin Number | A42MX16 Function | A42MX24 Function | A42MX36 Function |  |
| 95         | NC               | I/O              | I/O              |  |
| 96         | NC               | I/O              | I/O              |  |
| 97         | NC               | I/O              | I/O              |  |
| 98         | VCCI             | VCCI             | VCCI             |  |
| 99         | I/O              | I/O              | I/O              |  |
| 100        | I/O              | WD, I/O          | WD, I/O          |  |
| 101        | I/O              | WD, I/O          | WD, I/O          |  |
| 102        | I/O              | I/O              | I/O              |  |
| 103        | SDO, I/O         | SDO, TDO, I/O    | SDO, TDO, I/O    |  |
| 104        | I/O              | I/O              | I/O              |  |
| 105        | GND              | GND              | GND              |  |
| 106        | NC               | VCCA             | VCCA             |  |
| 107        | I/O              | I/O              | I/O              |  |
| 108        | I/O              | I/O              | I/O              |  |
| 109        | I/O              | I/O              | I/O              |  |
| 110        | I/O              | I/O              | I/O              |  |
| 111        | I/O              | I/O              | I/O              |  |
| 112        | NC               | I/O              | I/O              |  |
| 13         | NC               | I/O              | I/O              |  |
| 114        | NC               | I/O              | I/O              |  |
| 115        | NC               | I/O              | I/O              |  |
| 116        | I/O              | I/O              | I/O              |  |
| 117        | I/O              | I/O              | I/O              |  |
| 118        | I/O              | I/O              | I/O              |  |
| 119        | I/O              | I/O              | I/O              |  |
| 120        | I/O              | I/O              | I/O              |  |
| 121        | I/O              | I/O              | I/O              |  |
| 122        | I/O              | I/O              | I/O              |  |
| 123        | I/O              | I/O              | I/O              |  |
| 124        | I/O              | I/O              | I/O              |  |
| 125        | I/O              | I/O              | I/O              |  |
| 126        | GND              | GND              | GND              |  |
| 127        | I/O              | I/O              | I/O              |  |
| 128        | I/O              | TCK, I/O         | TCK, I/O         |  |
| 129        | LP               | LP               | LP               |  |
| 130        | VCCA             | VCCA             | VCCA             |  |
| 131        | GND              | GND              | GND              |  |

### Table 57 • TQ176

| TQ176      |                  |                  |                  |
|------------|------------------|------------------|------------------|
| Pin Number | A42MX09 Function | A42MX16 Function | A42MX24 Function |
| 84         | I/O              | I/O              | WD, I/O          |
| 85         | I/O              | I/O              | WD, I/O          |
| 86         | NC               | I/O              | I/O              |
| 87         | SDO, I/O         | SDO, I/O         | SDO, TDO, I/O    |
| 88         | I/O              | I/O              | I/O              |
| 39         | GND              | GND              | GND              |
| 90         | I/O              | I/O              | I/O              |
| 91         | I/O              | I/O              | I/O              |
| 92         | I/O              | I/O              | I/O              |
| 93         | I/O              | I/O              | I/O              |
| 94         | I/O              | I/O              | I/O              |
| 95         | I/O              | I/O              | I/O              |
| 96         | NC               | I/O              | I/O              |
| 97         | NC               | I/O              | I/O              |
| 98         | I/O              | I/O              | I/O              |
| 99         | I/O              | I/O              | I/O              |
| 100        | I/O              | I/O              | I/O              |
| 101        | NC               | NC               | I/O              |
| 102        | I/O              | I/O              | I/O              |
| 103        | NC               | I/O              | I/O              |
| 104        | I/O              | I/O              | I/O              |
| 105        | I/O              | I/O              | I/O              |
| 106        | GND              | GND              | GND              |
| 107        | NC               | I/O              | I/O              |
| 108        | NC               | I/O              | TCK, I/O         |
| 109        | LP               | LP               | LP               |
| 110        | VCCA             | VCCA             | VCCA             |
| 111        | GND              | GND              | GND              |
| 112        | VCCI             | VCCI             | VCCI             |
| 113        | VCCA             | VCCA             | VCCA             |
| 114        | NC               | I/O              | I/O              |
| 115        | NC               | I/O              | I/O              |
| 116        | NC               | VCCA             | VCCA             |
| 117        | I/O              | I/O              | I/O              |
| 118        | I/O              | I/O              | I/O              |
| 119        | I/O              | I/O              | I/O              |
| 120        | I/O              | I/O              | I/O              |

| Table 60 • BG272 |                  |  |  |  |
|------------------|------------------|--|--|--|
| BG272            |                  |  |  |  |
| Pin Number       | A42MX36 Function |  |  |  |
| A6               | I/O              |  |  |  |
| A7               | WD, I/O          |  |  |  |
| A8               | WD, I/O          |  |  |  |
| A9               | I/O              |  |  |  |
| A10              | I/O              |  |  |  |
| A11              | CLKA             |  |  |  |
| A12              | I/O              |  |  |  |
| A13              | I/O              |  |  |  |
| A14              | I/O              |  |  |  |
| A15              | I/O              |  |  |  |
| A16              | WD, I/O          |  |  |  |
| A17              | I/O              |  |  |  |
| A18              | I/O              |  |  |  |
| A19              | GND              |  |  |  |
| A20              | GND              |  |  |  |
| B1               | GND              |  |  |  |
| B2               | GND              |  |  |  |
| B3               | DCLK, I/O        |  |  |  |
| B4               | I/O              |  |  |  |
| B5               | I/O              |  |  |  |
| B6               | I/O              |  |  |  |
| B7               | WD, I/O          |  |  |  |
| B8               | I/O              |  |  |  |
| B9               | PRB, I/O         |  |  |  |
| B10              | I/O              |  |  |  |
| B11              | I/O              |  |  |  |
| B12              | WD, I/O          |  |  |  |
| B13              | I/O              |  |  |  |
| B14              | I/O              |  |  |  |
| B15              | WD, I/O          |  |  |  |
| B16              | I/O              |  |  |  |
| B17              | WD, I/O          |  |  |  |
| B18              | I/O              |  |  |  |
| B19              | GND              |  |  |  |
| B20              | GND              |  |  |  |
| C1               | I/O              |  |  |  |
| C2               | MODE             |  |  |  |

| Table 60 • BG272 |                  |  |  |  |
|------------------|------------------|--|--|--|
| BG272            |                  |  |  |  |
| Pin Number       | A42MX36 Function |  |  |  |
| C3               | GND              |  |  |  |
| C4               | I/O              |  |  |  |
| C5               | WD, I/O          |  |  |  |
| C6               | I/O              |  |  |  |
| C7               | QCLKC, I/O       |  |  |  |
| C8               | I/O              |  |  |  |
| C9               | I/O              |  |  |  |
| C10              | CLKB             |  |  |  |
| C11              | PRA, I/O         |  |  |  |
| C12              | WD, I/O          |  |  |  |
| C13              | I/O              |  |  |  |
| C14              | QCLKD, I/O       |  |  |  |
| C15              | I/O              |  |  |  |
| C16              | WD, I/O          |  |  |  |
| C17              | SDI, I/O         |  |  |  |
| C18              | I/O              |  |  |  |
| C19              | I/O              |  |  |  |
| C20              | I/O              |  |  |  |
| D1               | I/O              |  |  |  |
| D2               | I/O              |  |  |  |
| D3               | I/O              |  |  |  |
| D4               | I/O              |  |  |  |
| D5               | VCCI             |  |  |  |
| D6               | I/O              |  |  |  |
| D7               | I/O              |  |  |  |
| D8               | VCCA             |  |  |  |
| D9               | WD, I/O          |  |  |  |
| D10              | VCCI             |  |  |  |
| D11              | I/O              |  |  |  |
| D12              | VCCI             |  |  |  |
| D13              | I/O              |  |  |  |
| D14              | VCCI             |  |  |  |
| D15              | I/O              |  |  |  |
| D16              | VCCA             |  |  |  |
| D17              | GND              |  |  |  |
| D18              | I/O              |  |  |  |
| D19              | I/O              |  |  |  |

| Table 60 • BG272 |                  |  |  |  |
|------------------|------------------|--|--|--|
| BG272            |                  |  |  |  |
| Pin Number       | A42MX36 Function |  |  |  |
| M10              | GND              |  |  |  |
| M11              | GND              |  |  |  |
| M12              | GND              |  |  |  |
| M17              | I/O              |  |  |  |
| M18              | I/O              |  |  |  |
| M19              | I/O              |  |  |  |
| M20              | I/O              |  |  |  |
| N1               | I/O              |  |  |  |
| N2               | I/O              |  |  |  |
| N3               | I/O              |  |  |  |
| N4               | VCCI             |  |  |  |
| N17              | VCCI             |  |  |  |
| N18              | I/O              |  |  |  |
| N19              | I/O              |  |  |  |
| N20              | I/O              |  |  |  |
| P1               | I/O              |  |  |  |
| P2               | I/O              |  |  |  |
| P3               | I/O              |  |  |  |
| P4               | VCCA             |  |  |  |
| P17              | I/O              |  |  |  |
| P18              | I/O              |  |  |  |
| P19              | I/O              |  |  |  |
| P20              | I/O              |  |  |  |
| R1               | I/O              |  |  |  |
| R2               | I/O              |  |  |  |
| R3               | I/O              |  |  |  |
| R4               | VCCI             |  |  |  |
| R17              | VCCI             |  |  |  |
| R18              | I/O              |  |  |  |
| R19              | I/O              |  |  |  |
| R20              | I/O              |  |  |  |
| T1               | I/O              |  |  |  |
| T2               | I/O              |  |  |  |
| Т3               | I/O              |  |  |  |
| T4               | I/O              |  |  |  |
| T17              | VCCA             |  |  |  |
| T18              | I/O              |  |  |  |

| Table 60 • BG | 272              |
|---------------|------------------|
| BG272         |                  |
| Pin Number    | A42MX36 Function |
| T19           | I/O              |
| T20           | I/O              |
| U1            | I/O              |
| U2            | I/O              |
| U3            | I/O              |
| U4            | I/O              |
| U5            | VCCI             |
| U6            | WD, I/O          |
| U7            | I/O              |
| U8            | I/O              |
| U9            | WD, I/O          |
| U10           | VCCA             |
| U11           | VCCI             |
| U12           | I/O              |
| U13           | I/O              |
| U14           | QCLKB, I/O       |
| U15           | I/O              |
| U16           | VCCI             |
| U17           | I/O              |
| U18           | GND              |
| U19           | I/O              |
| U20           | I/O              |
| V1            | I/O              |
| V2            | I/O              |
| V3            | GND              |
| V4            | GND              |
| V5            | I/O              |
| V6            | I/O              |
| V7            | I/O              |
| V8            | WD, I/O          |
| V9            | I/O              |
| V10           | I/O              |
| V11           | I/O              |
| V12           | I/O              |
| V13           | WD, I/O          |
| V14           | I/O              |
| V15           | WD, I/O          |

| Table 61 • PG132 |                  |
|------------------|------------------|
| PG132            |                  |
| Pin Number       | A42MX09 Function |
| G12              | VSV              |
| F13              | I/O              |
| F12              | I/O              |
| F11              | I/O              |
| F10              | I/O              |
| E13              | I/O              |
| D13              | I/O              |
| D12              | I/O              |
| C13              | I/O              |
| B13              | I/O              |
| D11              | I/O              |
| C12              | I/O              |
| A13              | I/O              |
| C11              | I/O              |
| B12              | SDI              |
| B11              | I/O              |
| C10              | I/O              |
| A12              | I/O              |
| A11              | I/O              |
| B10              | I/O              |
| D8               | I/O              |
| A10              | I/O              |
| C8               | I/O              |
| A9               | I/O              |
| B8               | PRBA             |
| A8               | I/O              |
| B7               | CLKA             |
| A7               | I/O              |
| B6               | CLKB             |
| A6               | I/O              |
| C6               | PRBB             |
| A5               | I/O              |
| D6               | I/O              |
| A4               | I/O              |
| B4               | I/O              |
| A3               | I/O              |
| C4               | I/O              |
|                  |                  |