

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

E·XFI

| Details                        |                                                                          |
|--------------------------------|--------------------------------------------------------------------------|
| Product Status                 | Obsolete                                                                 |
| Number of LABs/CLBs            | -                                                                        |
| Number of Logic Elements/Cells | -                                                                        |
| Total RAM Bits                 | -                                                                        |
| Number of I/O                  | 57                                                                       |
| Number of Gates                | 3000                                                                     |
| Voltage - Supply               | 3V ~ 3.6V, 4.75V ~ 5.25V                                                 |
| Mounting Type                  | Surface Mount                                                            |
| Operating Temperature          | 0°C ~ 70°C (TA)                                                          |
| Package / Case                 | 100-BQFP                                                                 |
| Supplier Device Package        | 100-PQFP (20x14)                                                         |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/a40mx02-fpq100 |
|                                |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 1 Revision History

The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the most current publication.

## 1.1 Revision 15.0

The following is a summary of the changes in revision 15.0 of this document.

- Table 15, page 21 is edited to add the footnote, VIH(Min) is 2.4V for A42MX36 family. This applies only to VCCI of 5V and is not applicable to VCCI of 3.3V
- Table 22, page 25 is edited to add the footnote, VIH(Min) is 2.4V for A42MX36 family. This applies only to VCCI of 5V and is not applicable to VCCI of 3.3V
- Table 23, page 25 is edited to add the footnote, VIH(Min) is 2.4V for A42MX36 family. This applies only to VCCI of 5V and is not applicable to VCCI of 3.3V

## 1.2 Revision 14.0

The following is a summary of the changes in revision 14.0 of this document.

- Added CQFP package information for A42MX16 device in Product Profile, page 1 and Ceramic Device Resources, page 4 (SAR 79522).
- Added Military (M) and MIL-STD-883 Class B (B) grades for CPGA 132 Package and added Commercial (C), Military (M), and MIL-STD-883 Class B (B) grades for CQFP 172 Package in Temperature Grade Offerings, page 5 (SAR 79519)
- Changed Silicon Sculptor II to Silicon Sculptor in Programming, page 12 (SAR 38754)
- Added Figure 53, page 158 CQ172 package (SAR 79522).

## 1.3 **Revision 13.0**

The following is a summary of the changes in revision 13.0 of this document.

- Added Figure 42, page 97 PQ144 Package for A42MX09 device (SAR 69776)
- Added Figure 52, page 153 PQ132 Package for A42MX09 device (SAR 69776)

## 1.4 **Revision 12.0**

The following is a summary of the changes in revision 12.0 of this document.

- Added information on power-up behavior for A42MX24 and A42MX36 devices to the Power Supply, page 13 (SAR 42096
- Corrected the inadvertent mistake in the naming of the PL68 pin assignment table (SARs 48999, 49793)

## 1.5 Revision 11.0

The following is a summary of the changes in revision 11.0 of this document.

- The FuseLock logo and accompanying text was removed from the User Security, page 12. This marking is no longer used on Microsemi devices (PCN 0915)
- The Development Tool Support, page 19 was updated (SAR 38512)

## 1.6 Revision 10.0

The following is a summary of the changes in revision 10.0 of this document.

- Ordering Information, page 3 was updated to include lead-free package ordering codes (SAR 21968)
- The User Security, page 12 was revised to clarify that although no existing security measures can give an absolute guarantee, Microsemi FPGAs implement the best security available in the industry (SAR 34673)

Figure 4 • 42MX S-Module Implementation



Up to 7-Input Function Plus D-Type Flip-Flop with Clear





Up to 7-Input Function Plus Latch



Up to 4-Input Function Plus Latch with Clear

Up to 8-Input Function (Same as C-Module)

A42MX24 and A42MX36 devices contain D-modules, which are arranged around the periphery of the device. D-modules contain wide-decode circuitry, providing a fast, wide-input AND function similar to that found in CPLD architectures (Figure 5, page 9). The D-module allows A42MX24 and A42MX36 devices to perform wide-decode functions at speeds comparable to CPLDs and PALs. The output of the D-module has a programmable inverter for active HIGH or LOW assertion. The D-module output is hardwired to an output pin, and can also be fed back into the array to be incorporated into other logic.

## 3.2.2 Dual-Port SRAM Modules

The A42MX36 device contains dual-port SRAM modules that have been optimized for synchronous or asynchronous applications. The SRAM modules are arranged in 256-bit blocks that can be configured as 32x8 or 64x4. SRAM modules can be cascaded together to form memory spaces of user-definable width and depth. A block diagram of the A42MX36 dual-port SRAM block is shown in Figure 6, page 9.

The A42MX36 SRAM modules are true dual-port structures containing independent read and write ports. Each SRAM module contains six bits of read and write addressing (RDAD[5:0] and WRAD[5:0], respectively) for 64x4-bit blocks. When configured in byte mode, the highest order address bits (RDAD5 and WRAD5) are not used. The read and write ports of the SRAM block contain independent clocks (RCLK and WCLK) with programmable polarities offering active HIGH or LOW implementation. The SRAM block contains eight data inputs (WD[7:0]), and eight outputs (RD[7:0]), which are connected to segmented vertical routing tracks.

The A42MX36 dual-port SRAM blocks provide an optimal solution for high-speed buffered applications requiring FIFO and LIFO queues. The ACTgen Macro Builder within Microsemi's designer software provides capability to quickly design memory functions with the SRAM blocks. Unused SRAM blocks can be used to implement registers for other user logic within the design.

### 3.2.3.3 Antifuse Structures

An antifuse is a "normally open" structure. The use of antifuses to implement a programmable logic device results in highly testable structures as well as efficient programming algorithms. There are no pre-existing connections; temporary connections can be made using pass transistors. These temporary connections can isolate individual antifuses to be programmed and individual circuit structures to be tested, which can be done before and after programming. For instance, all metal tracks can be tested for continuity and shorts between adjacent tracks, and the functionality of all logic modules can be verified.

#### Figure 7 • MX Routing Structure



### 3.2.4 Clock Networks

The 40MX devices have one global clock distribution network (CLK). A signal can be put on the CLK network by being routed through the CLKBUF buffer.

In 42MX devices, there are two low-skew, high-fanout clock distribution networks, referred to as CLKA and CLKB. Each network has a clock module (CLKMOD) that can select the source of the clock signal from any of the following (Figure 8, page 11):

- Externally from the CLKA pad, using CLKBUF buffer
- Externally from the CLKB pad, using CLKBUF buffer
- Internally from the CLKINTA input, using CLKINT buffer
- Internally from the CLKINTB input, using CLKINT buffer

The clock modules are located in the top row of I/O modules. Clock drivers and a dedicated horizontal clock track are located in each horizontal routing channel.

Clock input pads in both 40MX and 42MX devices can also be used as normal I/Os, bypassing the clock networks.

The A42MX36 device has four additional register control resources, called quadrant clock networks (Figure 9, page 11). Each quadrant clock provides a local, high-fanout resource to the contiguous logic modules within its quadrant of the device. Quadrant clock signals can originate from specific I/O pins or from the internal array and can be used as a secondary register clock, register clear, or output enable.

Each I/O cell has three boundary-scan register cells, each with a serial-in, serial-out, parallel-in, and parallel-out pin. The serial pins are used to serially connect all the boundary-scan register cells in a device into a boundary-scan register chain, which starts at the TDI pin and ends at the TDO pin. The parallel ports are connected to the internal core logic tile and the input, output and control ports of an I/O buffer to capture and load data into the register to control or observe the logic state of each I/O.

#### Figure 14 • 42MX IEEE 1149.1 Boundary Scan Circuitry



#### Table 9 • Test Access Port Descriptions

| Port                      | Description                                                                                                                                                                                                                                               |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TMS<br>(Test Mode Select) | Serial input for the test logic control bits. Data is captured on the rising edge of the test logic clock (TCK).                                                                                                                                          |
| TCK<br>(Test Clock Input) | Dedicated test logic clock used serially to shift test instruction, test data, and control inputs on the rising edge of the clock, and serially to shift the output data on the falling edge of the clock. The maximum clock frequency for TCK is 20 MHz. |
| TDI<br>(Test Data Input)  | Serial input for instruction and test data. Data is captured on the rising edge of the test logic clock.                                                                                                                                                  |
| TDO<br>(Test Data Output) | Serial output for test instruction and data from the test logic. TDO is set to an Inactive Drive state (high impedance) when data scanning is not in progress.                                                                                            |

#### Table 10 • Supported BST Public Instructions

| Instruction    | IR Code<br>(IR2.IR0) | Instruction<br>Type | Description                                                                                                                                                                  |
|----------------|----------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EXTEST         | 000                  | Mandatory           | Allows the external circuitry and board-level interconnections to be<br>tested by forcing a test pattern at the output pins and capturing test<br>results at the input pins. |
| SAMPLE/PRELOAD | 001                  | Mandatory           | Allows a snapshot of the signals at the device pins to be captured and examined during operation                                                                             |
| HIGH Z         | 101                  | Optional            | Tristates all I/Os to allow external signals to drive pins. See the IEEE Standard 1149.1 specification.                                                                      |
| CLAMP          | 110                  | Optional            | Allows state of signals driven from component pins to be determined<br>from the Boundary-Scan Register. See the IEEE Standard 1149.1<br>specification for details.           |
| BYPASS         | 111                  | Mandatory           | Enables the bypass register between the TDI and TDO pins. The test data passes through the selected device to adjacent devices in the test chain.                            |

## 3.4.9 JTAG Mode Activation

The JTAG test logic circuit is activated in the Designer software by selecting **Tools > Device Selection**. This brings up the Device Selection dialog box as shown in the following figure. The JTAG test logic circuit can be enabled by clicking the "Reserve JTAG Pins" check box. The following table explains the pins' behavior in either mode.

#### Figure 15 • Device Selection Wizard

#### Table 11 • Boundary Scan Pin Configuration and Functionality

| Reserve JTAG | Checked                                                                | Unchecked |
|--------------|------------------------------------------------------------------------|-----------|
| ТСК          | BST input; must be terminated to logical HIGH or LOW to avoid floating | User I/O  |
| TDI, TMS     | BST input; may float or be tied to HIGH                                | User I/O  |
| TDO          | BST output; may float or be connected to TDI of another device         | User I/O  |

## 3.4.10 TRST Pin and TAP Controller Reset

An active reset (TRST) pin is not supported; however, MX devices contain power-on circuitry that resets the boundary scan circuitry upon power-up. Also, the TMS pin is equipped with an internal pull-up resistor. This allows the TAP controller to remain in or return to the Test-Logic-Reset state when there is no input or when a logical 1 is on the TMS pin. To reset the controller, TMS must be HIGH for at least five TCK cycles.

## 3.4.11 Boundary Scan Description Language (BSDL) File

Conforming to the IEEE Standard 1149.1 requires that the operation of the various JTAG components be documented. The BSDL file provides the standard format to describe the JTAG components that can be used by automatic test equipment software. The file includes the instructions that are supported, instruction bit pattern, and the boundary-scan chain order. For an in-depth discussion on BSDL files, see the *BSDL Files Format Description* application note.

BSDL files are grouped into two categories - generic and device-specific. The generic files assign all user I/Os as inouts. Device-specific files assign user I/Os as inputs, outputs or inouts.

Generic files for MX devices are available on the Microsemi SoC Product Group's website:

http://www.microsemi.com/soc/techdocs/models/bsdl.html.

## 3.5 Development Tool Support

The MX family of FPGAs is fully supported by Libero<sup>®</sup> Integrated Design Environment (IDE). Libero IDE is a design management environment, seamlessly integrating design tools while guiding the user through the design flow, managing all design and log files, and passing necessary design data among tools. Libero IDE allows users to integrate both schematic and HDL synthesis into a single flow and verify the entire design in a single environment. Libero IDE includes SynplifyPro from Synopsys, ModelSim<sup>®</sup> HDL Simulator from Mentor Graphics<sup>®</sup> and Viewdraw.

Libero IDE includes place-and-route and provides a comprehensive suite of backend support tools for FPGA development, including timing-driven place-and-route, and a world-class integrated static timing analyzer and constraints editor.

Additionally, the back-annotation flow is compatible with all the major simulators and the simulation results can be cross-probed with Silicon Explorer II, Microsemi's integrated verification and logic analysis tool. Another tool included in the Libero software is the SmartGen macro builder, which easily creates popular and commonly used logic functions for implementation into your schematic or HDL design.

Microsemi's Libero software is compatible with the most popular FPGA design entry and verification tools from companies such as Mentor Graphics, Synopsys, and Cadence design systems.

See the Libero IDE web content at www.microsemi.com/soc/products/software/libero/default.aspx for further information on licensing and current operating system support.

## 3.6 Related Documents

The following sections give the list of related documents which can be refered for this datasheet.

## 3.6.1 Application Notes

- AC278: BSDL Files Format Description
- AC225: Programming Antifuse Devices
- AC168: Implementation of Security in Microsemi Antifuse FPGAs

### 3.6.2 User Guides and Manuals

- Antifuse Macro Library Guide
- Silicon Sculptor Programmers User Guide

## 3.6.3 Miscellaneous

Libero IDE Flow Diagram

## 3.7 5.0 V Operating Conditions

The following tables show 5.0 V operating conditions.

#### Table 12 • Absolute Maximum Ratings for 40MX Devices\*

| Symbol           | Parameter           | Limits          | Units |
|------------------|---------------------|-----------------|-------|
| VCC              | DC Supply Voltage   | -0.5 to +7.0    | V     |
| VI               | Input Voltage       | -0.5 to VCC+0.5 | V     |
| VO               | Output Voltage      | -0.5 to VCC+0.5 | V     |
| t <sub>STG</sub> | Storage Temperature | -65 to +150     | °C    |

**Note:** \*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Devices should not be operated outside the recommended operating conditions.

#### Table 13 • Absolute Maximum Ratings for 42MX Devices\*

| Symbol           | Parameter                   | Limits           | Units |
|------------------|-----------------------------|------------------|-------|
| VCCI             | DC Supply Voltage for I/Os  | -0.5 to +7.0     | V     |
| VCCA             | DC Supply Voltage for Array | -0.5 to +7.0     | V     |
| VI               | Input Voltage               | -0.5 to VCCI+0.5 | V     |
| VO               | Output Voltage              | -0.5 to VCCI+0.5 | V     |
| t <sub>STG</sub> | Storage Temperature         | -65 to +150      | °C    |

## 3.8.1 3.3 V LVTTL Electrical Specifications

#### Table 19 • 3.3V LVTTL Electrical Specifications

|                                        |                      | Comr    | nercial     | Com     | mercial -F    | Indus  | trial        | Milita  | iry            |       |
|----------------------------------------|----------------------|---------|-------------|---------|---------------|--------|--------------|---------|----------------|-------|
| Symbol                                 | Parameter            | Min.    | Max.        | Min.    | Max.          | Min.   | Max.         | Min.    | Max.           | Units |
| VOH <sup>1</sup>                       | IOH = -4 mA          | 2.15    |             | 2.15    |               | 2.4    |              | 2.4     |                | V     |
| VOL <sup>1</sup>                       | IOL = 6 mA           |         | 0.4         |         | 0.4           |        | 0.48         |         | 0.48           | V     |
| VIL                                    |                      | -0.3    | 0.8         | -0.3    | 0.8           | -0.3   | 0.8          | -0.3    | 0.8            | V     |
| VIH (40MX)                             |                      | 2.0     | VCC + 0.3   | 2.0     | VCC + 0.3     | 2.0    | VCC + 0.3    | 2.0     | VCC + 0.3      | V     |
| VIH (42MX)                             |                      | 2.0     | VCCI + 0.3  | 2.0     | VCCI + 0.3    | 2.0    | VCCI + 0.3   | 2.0     | VCCI + 0.3     | V     |
| IIL                                    |                      |         | -10         |         | -10           |        | -10          |         | -10            | μA    |
| IIH                                    |                      |         | -10         |         | -10           |        | -10          |         | -10            | μA    |
| Input Transition Time, $T_R$ and $T_F$ |                      |         | 500         |         | 500           |        | 500          |         | 500            | ns    |
| C <sub>IO</sub> I/O<br>Capacitance     |                      |         | 10          |         | 10            |        | 10           |         | 10             | pF    |
| Standby<br>Current, ICC <sup>2</sup>   | A40MX02,<br>A40MX04  |         | 3           |         | 25            |        | 10           |         | 25             | mA    |
|                                        | A42MX09              |         | 5           |         | 25            |        | 25           |         | 25             | mA    |
|                                        | A42MX16              |         | 6           |         | 25            |        | 25           |         | 25             | mA    |
|                                        | A42MX24,<br>A42MX36  |         | 15          |         | 25            |        | 25           |         | 25             | mA    |
| Low-Power<br>Mode Standby<br>Current   | 42MX<br>devices only |         | 0.5         |         | ICC - 5.0     |        | ICC - 5.0    |         | ICC - 5.0      | mA    |
| IIO, I/O source                        | Can be derive        | ed from | the IBIS mo | del (ht | tp://www.micr | osemi. | com/soc/tech | ndocs/r | nodels/ibis.ht | ml)   |

sink current

Only one output tested at a time. VCC/VCCI = min.

All outputs unloaded. All inputs = VCC/VCCI or GND.

# 3.9 Mixed 5.0 V / 3.3 V Operating Conditions (for 42MX Devices Only)

| Symbol           | Parameter                   | Limits             | Units |
|------------------|-----------------------------|--------------------|-------|
| VCCI             | DC Supply Voltage for I/Os  | –0.5 to +7.0       | V     |
| VCCA             | DC Supply Voltage for Array | -0.5 to +7.0       | V     |
| VI               | Input Voltage               | -0.5 to VCCA +0.5  | V     |
| VO               | Output Voltage              | -0.5 to VCCI + 0.5 | V     |
| t <sub>STG</sub> | Storage Temperature         | -65 to +150        | °C    |

 Table 20 •
 Absolute Maximum Ratings\*

**Note:** \*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device

#### Table 23 • DC Specification (5.0 V PCI Signaling)<sup>1</sup>

|                  |                       |           | PCI  |      | MX   |                     |       |
|------------------|-----------------------|-----------|------|------|------|---------------------|-------|
| Symbol           | Parameter             | Condition | Min. | Max. | Min. | Max.                | Units |
| C <sub>IN</sub>  | Input Pin Capacitance |           |      | 10   | —    | 10                  | pF    |
| C <sub>CLK</sub> | CLK Pin Capacitance   |           | 5    | 12   | —    | 10                  | pF    |
| L <sub>PIN</sub> | Pin Inductance        |           |      | 20   | —    | < 8 nH <sup>4</sup> | nH    |

1. PCI Local Bus Specification, Version 2.1, Section 4.2.1.1.

2. Maximum rating for VCCI –0.5 V to 7.0 V  $\,$ 

3. VIH(Min) is 2.4V for A42MX36 family. This applies only to VCCI of 5V and is not applicable to VCCI of 3.3V.

4. Dependent upon the chosen package. PCI recommends QFP and BGA packaging to reduce pin inductance and capacitance.

#### Table 24 • AC Specifications (5.0V PCI Signaling)\*

| -        |                       |                     | PCI                   |      | MX   |      |       |
|----------|-----------------------|---------------------|-----------------------|------|------|------|-------|
| Symbol   | Parameter             | Condition           | Min.                  | Max. | Min. | Max. | Units |
| ICL      | Low Clamp Current     | $-5 < VIN \le -1$   | -25 + (VIN +1) /0.015 |      | -60  | -10  | mA    |
| Slew (r) | Output Rise Slew Rate | 0.4 V to 2.4 V load | 1                     | 5    | 1.8  | 2.8  | V/ns  |
| Slew (f) | Output Fall Slew Rate | 2.4 V to 0.4 V load | 1                     | 5    | 2.8  | 4.3  | V/ns  |

Note: \*PCI Local Bus Specification, Version 2.1, Section 4.2.1.2.



Figure 19 • 42MX Timing Model (Logic Functions Using Quadrant Clocks)

Note: 1. Load-dependent

Note: 2. Values are shown for A42MX36 -3 at 5.0 V worst-case commercial conditions

## Table 34 •A40MX02 Timing Characteristics (Nominal 5.0 V Operation) (continued)<br/>(Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C)

|                   |                             |                     | -3 Sp           | beed       | –2 Sp      | beed       | –1 Sp       | eed        | Std S      | peed       | –F Sp        | beed         |       |
|-------------------|-----------------------------|---------------------|-----------------|------------|------------|------------|-------------|------------|------------|------------|--------------|--------------|-------|
| Param             | eter / Description          | •                   | Min.            | Max.       | Min.       | Max.       | Min.        | Max.       | Min.       | Max.       | Min.         | Max.         | Units |
| Input N           | Iodule Propagation          | Delays              |                 |            |            |            |             |            |            |            |              |              |       |
| t <sub>INYH</sub> | Pad-to-Y HIGH               |                     |                 | 0.7        |            | 0.8        |             | 0.9        |            | 1.1        |              | 1.5          | ns    |
| t <sub>INYL</sub> | Pad-to-Y LOW                |                     |                 | 0.6        |            | 0.7        |             | 0.8        |            | 1.0        |              | 1.3          | ns    |
| Input N           | Iodule Predicted Ro         | outing Dela         | ys <sup>1</sup> |            |            |            |             |            |            |            |              |              |       |
| t <sub>IRD1</sub> | FO = 1 Routing De           | lay                 |                 | 2.1        |            | 2.4        |             | 2.2        |            | 3.2        |              | 4.5          | ns    |
| t <sub>IRD2</sub> | FO = 2 Routing De           | lay                 |                 | 2.6        |            | 3.0        |             | 3.4        |            | 4.0        |              | 5.6          | ns    |
| t <sub>IRD3</sub> | FO = 3 Routing De           | lay                 |                 | 3.1        |            | 3.6        |             | 4.1        |            | 4.8        |              | 6.7          | ns    |
| t <sub>IRD4</sub> | FO = 4 Routing De           | lay                 |                 | 3.6        |            | 4.2        |             | 4.8        |            | 5.6        |              | 7.8          | ns    |
| t <sub>IRD8</sub> | FO = 8 Routing De           | lay                 |                 | 5.7        |            | 6.6        |             | 7.5        |            | 8.8        |              | 12.4         | ns    |
| Global            | Clock Network               |                     |                 |            |            |            |             |            |            |            |              |              |       |
| t <sub>СКН</sub>  | Input Low to HIGH           | FO = 16<br>FO = 128 |                 | 4.6<br>4.6 |            | 5.3<br>5.3 |             | 6.0<br>6.0 |            | 7.0<br>7.0 |              | 9.8<br>9.8   | ns    |
| t <sub>CKL</sub>  | Input High to LOW           | FO = 16<br>FO = 128 |                 | 4.8<br>4.8 |            | 5.6<br>5.6 |             | 6.3<br>6.3 |            | 7.4<br>7.4 |              | 10.4<br>10.4 | ns    |
| t <sub>PWH</sub>  | Minimum Pulse<br>Width HIGH | FO = 16<br>FO = 128 | 2.2<br>2.4      |            | 2.6<br>2.7 |            | 2.9<br>3.1  |            | 3.4<br>3.6 |            | 4.8<br>5.1   |              | ns    |
| t <sub>PWL</sub>  | Minimum Pulse<br>Width LOW  | FO = 16<br>FO = 128 | 2.2<br>2.4      |            | 2.6<br>2.7 |            | 2.9<br>3.01 |            | 3.4<br>3.6 |            | 4.8<br>5.1   |              | ns    |
| t <sub>CKSW</sub> | Maximum Skew                | FO = 16<br>FO = 128 |                 | 0.4<br>0.5 |            | 0.5<br>0.6 |             | 0.5<br>0.7 |            | 0.6<br>0.8 |              | 0.8<br>1.2   | ns    |
| t <sub>P</sub>    | Minimum Period              | FO = 16<br>FO = 128 |                 |            | 5.4<br>5.6 |            | 6.1<br>6.3  |            | 7.2<br>7.5 |            | 10.0<br>10.4 |              | ns    |
| f <sub>MAX</sub>  | Maximum<br>Frequency        | FO = 16<br>FO = 128 |                 | 188<br>181 |            | 175<br>168 |             | 160<br>154 |            | 139<br>134 |              | 83<br>80     | MHz   |

## Table 36 •A40MX04 Timing Characteristics (Nominal 5.0 V Operation) (continued) (Worst-Case Commercial<br/>Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C)

|                    |                                                    |                     | –3 Sp          | beed       | –2 S       | beed       | –1 S        | peed       | Std S      | Speed      | –F Sp        | beed         |       |
|--------------------|----------------------------------------------------|---------------------|----------------|------------|------------|------------|-------------|------------|------------|------------|--------------|--------------|-------|
| Parame             | ter / Description                                  |                     | Min.           | Max.       | Min.       | Max.       | Min.        | Max.       | Min.       | Max.       | Min.         | Max.         | Units |
| t <sub>HENA</sub>  | Flip-Flop (Latch)<br>Enable Hold                   |                     | 0.0            |            | 0.0        |            | 0.0         |            | 0.0        |            | 0.0          |              | ns    |
| t <sub>WCLKA</sub> | Flip-Flop (Latch)<br>Clock Active Pulse V          | Vidth               | 3.3            |            | 3.8        |            | 4.3         |            | 5.0        |            | 7.0          |              | ns    |
| t <sub>WASYN</sub> | Flip-Flop (Latch)<br>Asynchronous Pulse            | e Width             | 3.3            |            | 3.8        |            | 4.3         |            | 5.0        |            | 7.0          |              | ns    |
| t <sub>A</sub>     | Flip-Flop Clock Inpu                               | t Period            | 4.8            |            | 5.6        |            | 6.3         |            | 7.5        |            | 10.4         |              | ns    |
| f <sub>MAX</sub>   | Flip-Flop (Latch)<br>Clock Frequency<br>(FO = 128) |                     |                | 181        |            | 167        |             | 154        |            | 134        |              | 80           | MHz   |
| Input M            | odule Propagation D                                | )elays              |                |            |            |            |             |            |            |            |              |              |       |
| t <sub>INYH</sub>  | Pad-to-Y HIGH                                      |                     |                | 0.7        |            | 0.8        |             | 0.9        |            | 1.1        |              | 1.5          | ns    |
| t <sub>INYL</sub>  | Pad-to-Y LOW                                       |                     |                | 0.6        |            | 0.7        |             | 0.8        |            | 1.0        |              | 1.3          | ns    |
| Input M            | odule Predicted Rou                                | ting Delays         | s <sup>1</sup> |            |            |            |             |            |            |            |              |              |       |
| t <sub>IRD1</sub>  | FO = 1 Routing Dela                                | ау                  |                | 2.1        |            | 2.4        |             | 2.2        |            | 3.2        |              | 4.5          | ns    |
| t <sub>IRD2</sub>  | FO = 2 Routing Dela                                | ау                  |                | 2.6        |            | 3.0        |             | 3.4        |            | 4.0        |              | 5.6          | ns    |
| t <sub>IRD3</sub>  | FO = 3 Routing Dela                                | ау                  |                | 3.1        |            | 3.6        |             | 4.1        |            | 4.8        |              | 6.7          | ns    |
| t <sub>IRD4</sub>  | FO = 4 Routing Dela                                | ау                  |                | 3.6        |            | 4.2        |             | 4.8        |            | 5.6        |              | 7.8          | ns    |
| t <sub>IRD8</sub>  | FO = 8 Routing Dela                                | ау                  |                | 5.7        |            | 6.6        |             | 7.5        |            | 8.8        |              | 12.4         | ns    |
| Global (           | Clock Network                                      |                     |                |            |            |            |             |            |            |            |              |              |       |
| t <sub>СКН</sub>   | Input Low to HIGH                                  | FO = 16<br>FO = 128 |                | 4.6<br>4.6 |            | 5.3<br>5.3 |             | 6.0<br>6.0 |            | 7.0<br>7.0 |              | 9.8<br>9.8   | ns    |
| t <sub>CKL</sub>   | Input High to LOW                                  | FO = 16<br>FO = 128 |                | 4.8<br>4.8 |            | 5.6<br>5.6 |             | 6.3<br>6.3 |            | 7.4<br>7.4 |              | 10.4<br>10.4 | ns    |
| t <sub>PWH</sub>   | Minimum Pulse<br>Width HIGH                        | FO = 16<br>FO = 128 | 2.2<br>2.4     |            | 2.6<br>2.7 |            | 2.9<br>3.1  |            | 3.4<br>3.6 |            | 4.8<br>5.1   |              | ns    |
| t <sub>PWL</sub>   | Minimum Pulse<br>Width LOW                         | FO = 16<br>FO = 128 | 2.2<br>2.4     |            | 2.6<br>2.7 |            | 2.9<br>3.01 |            | 3.4<br>3.6 |            | 4.8<br>5.1   |              | ns    |
| t <sub>CKSW</sub>  | Maximum Skew                                       | FO = 16<br>FO = 128 |                | 0.4<br>0.5 |            | 0.5<br>0.6 |             | 0.5<br>0.7 |            | 0.6<br>0.8 |              | 0.8<br>1.2   | ns    |
| t <sub>P</sub>     | Minimum Period                                     | FO = 16<br>FO = 128 | 4.7<br>4.8     |            | 5.4<br>5.6 |            | 6.1<br>6.3  |            | 7.2<br>7.5 |            | 10.0<br>10.4 |              | ns    |
| f <sub>MAX</sub>   | Maximum<br>Frequency                               | FO = 16<br>FO = 128 |                | 188<br>181 |            | 175<br>168 |             | 160<br>154 |            | 139<br>134 |              | 83<br>80     | MHz   |
| TTL Out            | tput Module Timing <sup>4</sup>                    | ,                   |                |            |            |            |             |            |            |            |              |              |       |
| t <sub>DLH</sub>   | Data-to-Pad HIGH                                   |                     |                | 3.3        |            | 3.8        |             | 4.3        |            | 5.1        |              | 7.2          | ns    |
| t <sub>DHL</sub>   | Data-to-Pad LOW                                    |                     |                | 4.0        |            | 4.6        |             | 5.2        |            | 6.1        |              | 8.6          | ns    |
| t <sub>ENZH</sub>  | Enable Pad Z to HIC                                | ЭH                  |                | 3.7        |            | 4.3        |             | 4.9        |            | 5.8        |              | 8.0          | ns    |
| t <sub>ENZL</sub>  | Enable Pad Z to LO                                 | W                   |                | 4.7        |            | 5.4        |             | 6.1        |            | 7.2        |              | 10.1         | ns    |
| t <sub>ENHZ</sub>  | Enable Pad HIGH to                                 | Σ                   |                | 7.9        |            | 9.1        |             | 10.4       |            | 12.2       |              | 17.1         | ns    |

|                         |                              |                        | –3 Sp      | beed | –2 S       | peed | -1 Speed   |      | Std Speed  |      | d –F Speed |      |          |
|-------------------------|------------------------------|------------------------|------------|------|------------|------|------------|------|------------|------|------------|------|----------|
| Parameter / Description |                              |                        |            | Max. | Min.       | Max. | Min.       | Max. | Min.       | Max. | Min.       | Max. | Units    |
| Input M                 | odule Propagation Del        | ays                    |            |      |            |      |            |      |            |      |            |      |          |
| t <sub>INYH</sub>       | Pad-to-Y HIGH                |                        |            | 1.0  |            | 1.2  |            | 1.3  |            | 1.6  |            | 2.2  | ns       |
| t <sub>INYL</sub>       | Pad-to-Y LOW                 |                        |            | 0.8  |            | 0.9  |            | 1.0  |            | 1.2  |            | 1.7  | ns       |
| t <sub>INGH</sub>       | G to Y HIGH                  |                        |            | 1.3  |            | 1.4  |            | 1.6  |            | 1.9  |            | 2.7  | ns       |
| t <sub>INGL</sub>       | G to Y LOW                   |                        |            | 1.3  |            | 1.4  |            | 1.6  |            | 1.9  |            | 2.7  | ns       |
| Input M                 | odule Predicted Routin       | ng Delays <sup>2</sup> |            |      |            |      |            |      |            |      |            |      |          |
| t <sub>IRD1</sub>       | FO = 1 Routing Delay         | ,                      |            | 2.0  |            | 2.2  |            | 2.5  |            | 3.0  |            | 4.2  | ns       |
| t <sub>IRD2</sub>       | FO = 2 Routing Delay         | ,                      |            | 2.3  |            | 2.5  |            | 2.9  |            | 3.4  |            | 4.7  | ns       |
| t <sub>IRD3</sub>       | FO = 3 Routing Delay         |                        |            | 2.5  |            | 2.8  |            | 3.2  |            | 3.7  |            | 5.2  | ns       |
| t <sub>IRD4</sub>       | FO = 4 Routing Delay         |                        | 2.8        |      | 3.1        |      | 3.5        |      | 4.1        |      | 5.7        | ns   |          |
| t <sub>IRD8</sub>       | FO = 8 Routing Delay         |                        | 3.7        |      | 4.1        |      | 4.7        |      | 5.5        |      | 7.7        | ns   |          |
| Global (                | Clock Network                |                        |            |      |            |      |            |      |            |      |            |      |          |
| t <sub>CKH</sub>        | Input LOW to HIGH            | FO = 32                |            | 2.4  |            | 2.7  |            | 3.0  |            | 3.6  |            | 5.0  | ns       |
|                         |                              | FO = 256               |            | 2.7  |            | 3.0  |            | 3.4  |            | 4.0  |            | 5.5  | ns       |
| t <sub>CKL</sub>        | Input HIGH to LOW            | FO = 32                |            | 3.5  |            | 3.9  |            | 4.4  |            | 5.2  |            | 7.3  | ns       |
|                         | Minimum Dulas                | FO = 256<br>FO = 32    | 1.0        | 3.9  | 4.4        | 4.3  | 4 5        | 4.9  | 4.0        | 5.7  | 0.5        | 8.0  | ns       |
| t <sub>PWH</sub>        | Minimum Pulse<br>Width HIGH  | FO = 32<br>FO = 256    | 1.2<br>1.3 |      | 1.4<br>1.5 |      | 1.5<br>1.7 |      | 1.8<br>2.0 |      | 2.5<br>2.7 |      | ns<br>ns |
| t <sub>PWL</sub>        | Minimum Pulse                | FO = 32                | 1.2        |      | 1.4        |      | 1.5        |      | 1.8        |      | 2.5        |      | ns       |
|                         | Width LOW                    | FO = 256               | 1.3        |      | 1.5        |      | 1.7        |      | 2.0        |      | 2.7        |      | ns       |
| t <sub>CKSW</sub>       | Maximum Skew                 | FO = 32                |            | 0.3  |            | 0.3  |            | 0.4  |            | 0.5  |            | 0.6  | ns       |
|                         |                              | FO = 256               |            | 0.3  |            | 0.3  |            | 0.4  |            | 0.5  |            | 0.6  | ns       |
| t <sub>SUEXT</sub>      | Input Latch                  | FO = 32                | 0.0<br>0.0 |      | 0.0        |      | 0.0        |      | 0.0        |      | 0.0        |      | ns       |
|                         | External Set-Up              | FO = 256               |            |      | 0.0        |      | 0.0        |      | 0.0        |      | 0.0        |      | ns       |
| t <sub>HEXT</sub>       | Input Latch<br>External Hold | FO = 32<br>FO = 256    | 2.3<br>2.2 |      | 2.6<br>2.4 |      | 3.0<br>3.3 |      | 3.5<br>3.9 |      | 4.9<br>5.5 |      | ns<br>ns |
|                         |                              |                        |            |      |            |      |            |      |            |      |            |      |          |
| t <sub>P</sub>          | Minimum Period               | FO = 32<br>FO = 256    | 3.4<br>3.7 |      | 3.7<br>4.1 |      | 4.0<br>4.5 |      | 4.7<br>5.2 |      | 7.8<br>8.6 |      | ns<br>ns |
| f <sub>MAX</sub>        | Maximum Frequency            |                        |            | 296  |            | 269  |            | 247  |            | 215  |            | 129  | MHz      |
|                         |                              | FO = 256               |            | 268  |            | 244  |            | 224  |            | 195  |            | 117  | MHz      |

## Table 38 •A42MX09 Timing Characteristics (Nominal 5.0 V Operation) (continued) (Worst-Case Commercial<br/>Conditions, VCCA = 4.75 V, T<sub>J</sub> = 70°C)

|                    |                                         |                     | –3 S       | peed       | –2 S       | beed       | –1 S       | peed       | Std S      | Speed      | –F S         | peed       |          |
|--------------------|-----------------------------------------|---------------------|------------|------------|------------|------------|------------|------------|------------|------------|--------------|------------|----------|
| Paramet            | Min.                                    | Max.                | Min.       | Max.       | Min.       | Max.       | Min.       | Max.       | Min.       | Max.       | Units        |            |          |
| Input Mo           | dule Predicted Routing                  | Delays <sup>2</sup> |            |            |            |            |            |            |            |            |              |            |          |
| t <sub>IRD1</sub>  | FO = 1 Routing Delay                    |                     |            | 1.8        |            | 2.0        |            | 2.3        |            | 2.7        |              | 3.8        | ns       |
| t <sub>IRD2</sub>  | FO = 2 Routing Delay                    |                     |            | 2.1        |            | 2.3        |            | 2.6        |            | 3.1        |              | 4.3        | ns       |
| t <sub>IRD3</sub>  | FO = 3 Routing Delay                    |                     |            | 2.3        |            | 2.5        |            | 2.9        |            | 3.4        |              | 4.8        | ns       |
| t <sub>IRD4</sub>  | FO = 4 Routing Delay                    |                     |            | 2.5        |            | 2.8        |            | 3.2        |            | 3.7        |              | 5.2        | ns       |
| t <sub>IRD8</sub>  | FO = 8 Routing Delay                    |                     | 3.4        |            | 3.8        |            | 4.3        |            | 5.1        |            | 7.1          | ns         |          |
| Global C           | lock Network                            |                     |            |            |            |            |            |            |            |            |              |            |          |
| t <sub>CKH</sub>   | Input LOW to HIGH                       | FO = 32<br>FO = 486 |            | 2.6<br>2.9 |            | 2.9<br>3.2 |            | 3.3<br>3.6 |            | 3.9<br>4.3 |              | 5.4<br>5.9 | ns<br>ns |
| t <sub>CKL</sub>   | Input HIGH to LOW                       | FO = 32<br>FO = 486 |            | 3.7<br>4.3 |            | 4.1<br>4.7 |            | 4.6<br>5.4 |            | 5.4<br>6.3 |              | 7.6<br>8.8 | ns<br>ns |
| t <sub>PWH</sub>   | Minimum Pulse<br>Width HIGH             | FO = 32<br>FO = 486 | 2.2<br>2.4 |            | 2.4<br>2.6 |            | 2.7<br>3.0 |            | 3.2<br>3.5 |            | 4.5<br>4.9   |            | ns<br>ns |
| t <sub>PWL</sub>   | Minimum Pulse<br>Width LOW              | FO = 32<br>FO = 486 | 2.2<br>2.4 |            | 2.4<br>2.6 |            | 2.7<br>3.0 |            | 3.2<br>3.5 |            | 4.5<br>4.9   |            | ns<br>ns |
| t <sub>CKSW</sub>  | Maximum Skew                            | FO = 32<br>FO = 486 |            | 0.5<br>0.5 |            | 0.6<br>0.6 |            | 0.7<br>0.7 |            | 0.8<br>0.8 |              | 1.1<br>1.1 | ns<br>ns |
| t <sub>SUEXT</sub> | Input Latch External<br>Set-Up          | FO = 32<br>FO = 486 | 0.0<br>0.0 |            | 0.0<br>0.0 |            | 0.0<br>0.0 |            | 0.0<br>0.0 |            | 0.0<br>0.0   |            | ns<br>ns |
| t <sub>HEXT</sub>  | Input Latch External<br>Hold            | FO = 32<br>FO = 486 | 2.8<br>3.3 |            | 3.1<br>3.7 |            | 3.5<br>4.2 |            | 4.1<br>4.9 |            | 5.7<br>6.9   |            | ns<br>ns |
| t <sub>P</sub>     | Minimum Period<br>(1/f <sub>MAX</sub> ) | FO = 32<br>FO = 486 | 4.7<br>5.1 |            | 5.2<br>5.7 |            | 5.7<br>6.2 |            | 6.5<br>7.1 |            | 10.9<br>11.9 |            | ns<br>ns |

## Table 42 • A42MX24 Timing Characteristics (Nominal 5.0 V Operation) (continued) (Worst-Case Commercial Conditions, VCCA = 4.75 V, T<sub>J</sub> = 70°C)

#### Table 52 • PQ160

| PQ160      |                  |                  |                  |  |  |  |  |
|------------|------------------|------------------|------------------|--|--|--|--|
| Pin Number | A42MX09 Function | A42MX16 Function | A42MX24 Function |  |  |  |  |
| 95         | I/O              | I/O              | I/O              |  |  |  |  |
| 96         | I/O              | I/O              | WD, I/O          |  |  |  |  |
| 97         | I/O              | I/O              | I/O              |  |  |  |  |
| 98         | VCCA             | VCCA             | VCCA             |  |  |  |  |
| 99         | GND              | GND              | GND              |  |  |  |  |
| 100        | NC               | I/O              | I/O              |  |  |  |  |
| 101        | I/O              | I/O              | I/O              |  |  |  |  |
| 102        | I/O              | I/O              | I/O              |  |  |  |  |
| 103        | NC               | I/O              | I/O              |  |  |  |  |
| 104        | I/O              | I/O              | I/O              |  |  |  |  |
| 105        | I/O              | I/O              | I/O              |  |  |  |  |
| 106        | I/O              | I/O              | WD, I/O          |  |  |  |  |
| 107        | I/O              | I/O              | WD, I/O          |  |  |  |  |
| 108        | I/O              | I/O              | I/O              |  |  |  |  |
| 109        | GND              | GND              | GND              |  |  |  |  |
| 110        | NC               | I/O              | I/O              |  |  |  |  |
| 111        | I/O              | I/O              | WD, I/O          |  |  |  |  |
| 112        | I/O              | I/O              | WD, I/O          |  |  |  |  |
| 113        | I/O              | I/O              | I/O              |  |  |  |  |
| 114        | NC               | VCCI             | VCCI             |  |  |  |  |
| 115        | I/O              | I/O              | WD, I/O          |  |  |  |  |
| 116        | NC               | I/O              | WD, I/O          |  |  |  |  |
| 117        | I/O              | I/O              | I/O              |  |  |  |  |
| 118        | I/O              | I/O              | TDI, I/O         |  |  |  |  |
| 119        | I/O              | I/O              | TMS, I/O         |  |  |  |  |
| 120        | GND              | GND              | GND              |  |  |  |  |
| 121        | I/O              | I/O              | I/O              |  |  |  |  |
| 122        | I/O              | I/O              | I/O              |  |  |  |  |
| 123        | I/O              | I/O              | I/O              |  |  |  |  |
| 124        | NC               | I/O              | I/O              |  |  |  |  |
| 125        | GND              | GND              | GND              |  |  |  |  |
| 126        | I/O              | I/O              | I/O              |  |  |  |  |
| 127        | I/O              | I/O              | I/O              |  |  |  |  |
| 128        | I/O              | I/O              | I/O              |  |  |  |  |
| 129        | NC               | I/O              | I/O              |  |  |  |  |
| 130        | GND              | GND              | GND              |  |  |  |  |
| 131        | I/O              | I/O              | I/O              |  |  |  |  |

#### Table 53 • PQ208

| PQ208      |                  |                  |                  |  |  |  |  |
|------------|------------------|------------------|------------------|--|--|--|--|
| Pin Number | A42MX16 Function | A42MX24 Function | A42MX36 Function |  |  |  |  |
| 58         | I/O              | WD, I/O          | WD, I/O          |  |  |  |  |
| 59         | I/O              | I/O              | I/O              |  |  |  |  |
| 60         | VCCI             | VCCI             | VCCI             |  |  |  |  |
| 61         | NC               | I/O              | I/O              |  |  |  |  |
| 62         | NC               | I/O              | I/O              |  |  |  |  |
| 63         | I/O              | I/O              | I/O              |  |  |  |  |
| 64         | I/O              | I/O              | I/O              |  |  |  |  |
| 65         | I/O              | I/O              | QCLKA, I/O       |  |  |  |  |
| 66         | I/O              | WD, I/O          | WD, I/O          |  |  |  |  |
| 67         | NC               | WD, I/O          | WD, I/O          |  |  |  |  |
| 68         | NC               | I/O              | I/O              |  |  |  |  |
| 69         | I/O              | I/O              | I/O              |  |  |  |  |
| 70         | I/O              | WD, I/O          | WD, I/O          |  |  |  |  |
| 71         | I/O              | WD, I/O          | WD, I/O          |  |  |  |  |
| 72         | I/O              | I/O              | I/O              |  |  |  |  |
| 73         | I/O              | I/O              | I/O              |  |  |  |  |
| 74         | I/O              | I/O              | I/O              |  |  |  |  |
| 75         | I/O              | I/O              | I/O              |  |  |  |  |
| 76         | I/O              | I/O              | I/O              |  |  |  |  |
| 77         | I/O              | I/O              | I/O              |  |  |  |  |
| 78         | GND              | GND              | GND              |  |  |  |  |
| 79         | VCCA             | VCCA             | VCCA             |  |  |  |  |
| 30         | NC               | VCCI             | VCCI             |  |  |  |  |
| 31         | I/O              | I/O              | I/O              |  |  |  |  |
| 32         | I/O              | I/O              | I/O              |  |  |  |  |
| 83         | I/O              | I/O              | I/O              |  |  |  |  |
| 34         | I/O              | I/O              | I/O              |  |  |  |  |
| 35         | I/O              | WD, I/O          | WD, I/O          |  |  |  |  |
| 36         | I/O              | WD, I/O          | WD, I/O          |  |  |  |  |
| 37         | I/O              | I/O              | I/O              |  |  |  |  |
| 38         | I/O              | I/O              | I/O              |  |  |  |  |
| 39         | NC               | I/O              | I/O              |  |  |  |  |
| 90         | NC               | I/O              | I/O              |  |  |  |  |
| 91         | I/O              | I/O              | QCLKB, I/O       |  |  |  |  |
| 92         | I/O              | I/O              | I/O              |  |  |  |  |
| 93         | I/O              | WD, I/O          | WD, I/O          |  |  |  |  |
| 94         | I/O              | WD, I/O          | WD, I/O          |  |  |  |  |

| PQ240      |                  |
|------------|------------------|
| Pin Number | A42MX36 Function |
| 52         | VCCI             |
| 53         | I/O              |
| 54         | WD, I/O          |
| 55         | WD, I/O          |
| 56         | I/O              |
| 57         | SDI, I/O         |
| 58         | I/O              |
| 59         | VCCA             |
| 60         | GND              |
| 61         | GND              |
| 62         | I/O              |
| 63         | I/O              |
| 64         | I/O              |
| 65         | I/O              |
| 66         | I/O              |
| 67         | I/O              |
| 68         | I/O              |
| 69         | I/O              |
| 70         | I/O              |
| 71         | VCCI             |
| 72         | I/O              |
| 73         | I/O              |
| 74         | I/O              |
| 75         | I/O              |
| 76         | I/O              |
| 77         | I/O              |
| 78         | I/O              |
| 79         | I/O              |
| 30         | I/O              |
| 30         | I/O              |
| 82         | I/O              |
| 83         | I/O              |
| 84         | I/O              |
| 85         | VCCA             |
| 86         | 1/O              |
| 87         | 1/O              |
| 37         | VCCA             |

| VQ100      |                     |                     |  |  |  |  |  |  |
|------------|---------------------|---------------------|--|--|--|--|--|--|
| Pin Number | A42MX09<br>Function | A42MX16<br>Function |  |  |  |  |  |  |
| 93         | I/O                 | I/O                 |  |  |  |  |  |  |
| 94         | GND                 | GND                 |  |  |  |  |  |  |
| 5          | I/O                 | I/O                 |  |  |  |  |  |  |
| 96         | I/O                 | I/O                 |  |  |  |  |  |  |
| )7         | I/O                 | I/O                 |  |  |  |  |  |  |
| 98         | I/O                 | I/O                 |  |  |  |  |  |  |
| 99         | I/O                 | I/O                 |  |  |  |  |  |  |
| 100        | DCLK, I/O           | DCLK, I/O           |  |  |  |  |  |  |

#### Figure 48 • TQ176



#### Table 57 • TQ176

| TQ176      |                  |                  |                  |
|------------|------------------|------------------|------------------|
| Pin Number | A42MX09 Function | A42MX16 Function | A42MX24 Function |
| 1          | GND              | GND              | GND              |
| 2          | MODE             | MODE             | MODE             |
| 3          | I/O              | I/O              | I/O              |
| 4          | I/O              | I/O              | I/O              |
| 5          | I/O              | I/O              | I/O              |
| 6          | I/O              | I/O              | I/O              |
| 7          | I/O              | I/O              | I/O              |
| 8          | NC               | NC               | I/O              |
| 9          | I/O              | I/O              | I/O              |
|            |                  |                  |                  |

| CQ208      |                  |
|------------|------------------|
| Pin Number | A42MX36 Function |
| 1          | GND              |
| 2          | VCCA             |
| 3          | MODE             |
| 4          | I/O              |
| 5          | I/O              |
| 6          | I/O              |
| 7          | I/O              |
| 3          | I/O              |
| 9          | I/O              |
| 10         | I/O              |
| 11         | I/O              |
| 12         | I/O              |
| 13         | I/O              |
| 14         | I/O              |
| 15         | I/O              |
| 16         | I/O              |
| 17         | VCCA             |
| 18         | I/O              |
| 19         | I/O              |
| 20         | I/O              |
| 21         | I/O              |
| 22         | GND              |
| 23         | I/O              |
| 24         | I/O              |
| 25         | I/O              |
| 26         | I/O              |
| 27         | GND              |
| 28         | VCCI             |
| 29         | VCCA             |
| 30         | I/O              |
| 31         | I/O              |
| 32         | VCCA             |
| 33         | I/O              |
| 34         | I/O              |
| 35         | I/O              |
| 36         | I/O              |

| CQ208      |                  |
|------------|------------------|
| Pin Number | A42MX36 Function |
| 74         | I/O              |
| 75         | I/O              |
| 76         | I/O              |
| 77         | I/O              |
| 78         | GND              |
| 79         | VCCA             |
| 80         | VCCI             |
| 81         | I/O              |
| 82         | I/O              |
| 83         | I/O              |
| 84         | I/O              |
| 85         | WD, I/O          |
| 86         | WD, I/O          |
| 87         | I/O              |
| 88         | I/O              |
| 89         | I/O              |
| 90         | I/O              |
| 91         | QCLKB, I/O       |
| 92         | I/O              |
| 93         | WD, I/O          |
| 94         | WD, I/O          |
| 95         | I/O              |
| 96         | I/O              |
| 97         | I/O              |
| 98         | VCCI             |
| 99         | I/O              |
| 100        | WD, I/O          |
| 101        | WD, I/O          |
| 102        | I/O              |
| 103        | TDO, I/O         |
| 104        | I/O              |
| 105        | GND              |
| 106        | VCCA             |
| 107        | I/O              |
| 108        | I/O              |
| 109        | I/O              |
| 110        | I/O              |
|            | ·· -             |

| CQ256      |                  |  |  |  |  |  |  |
|------------|------------------|--|--|--|--|--|--|
| Pin Number | A42MX36 Function |  |  |  |  |  |  |
| 244        | WD, I/O          |  |  |  |  |  |  |
| 245        | I/O              |  |  |  |  |  |  |
| 246        | I/O              |  |  |  |  |  |  |
| 247        | I/O              |  |  |  |  |  |  |
| 248        | VCCI             |  |  |  |  |  |  |
| 249        | I/O              |  |  |  |  |  |  |
| 250        | WD, I/O          |  |  |  |  |  |  |
| 251        | WD, I/O          |  |  |  |  |  |  |
| 252        | I/O              |  |  |  |  |  |  |
| 253        | SDI, I/O         |  |  |  |  |  |  |
| 254        | I/O              |  |  |  |  |  |  |
| 255        | GND              |  |  |  |  |  |  |
| 256        | NC               |  |  |  |  |  |  |

### Figure 51 • BG272

|        | 1 | 2                    | 3 | 4 | 5      | 6      | 7      | 8      | 9      | 10  | 11     | 12     | 13     | 14     | 15     | 16     | 17 | 18 | 19 | 20       |
|--------|---|----------------------|---|---|--------|--------|--------|--------|--------|-----|--------|--------|--------|--------|--------|--------|----|----|----|----------|
| А      | 0 | 0                    | 0 | 0 | 0      | 0      | 0      | 0      | 0      | 0   | 0      | 0      | 0      | 0      | 0      | 0      | 0  | 0  | 0  | òγ.      |
| в      | 0 | 0                    | 0 | 0 | 0      | 0      | 0      | 0      | 0      | 0   | 0      | 0      | 0      | 0      | 0      | 0      | 0  | 0  | Ο  | 0        |
| С      | 0 | 0                    | 0 | Õ | ~      | ~      | ~      | ~      | ~      | 0   | ~      | ~      | ~      | ~      | ~      | ~      | Õ  | 0  | ~  | 0        |
| D      | 0 | Ő                    | Ő | Ő | 0      | 0      | 0      | 0      | 0      | 0   | 0      | 0      | 0      | 0      | 0      | 0      | Õ  | Ő  | ~  | 0        |
| E      | 0 | ~                    | 0 | ~ |        |        |        |        |        |     |        |        |        |        |        |        | Ő  | ~  | õ  | <u> </u> |
| F<br>G | 0 | ~                    | 0 | ~ |        |        |        |        |        |     |        |        |        |        |        |        | 0  | 0  | 0  | <u> </u> |
| н      | 0 | ~                    | 0 | ~ |        |        |        | 2      | 72     | Pin | PE     | 3G/    | ł      |        |        |        | 0  | 0  | 0  | ~        |
| J      | õ | ~                    | ~ | õ |        |        |        |        | 0      | 0   | 0      | 0      |        |        |        |        | õ  | õ  | ž  | ŏl       |
| ĸ      | Õ | õ                    | õ | õ |        |        |        |        | õ      | õ   | õ      | õ      |        |        |        |        | õ  | õ  | õ  | ŏl       |
| L      | 0 | 0                    | 0 | 0 |        |        |        |        | 0      | 0   | 0      | 0      |        |        |        |        | 0  | 0  | Ο  | 0        |
| М      | 0 | 0                    | 0 | 0 |        |        |        |        | 0      | 0   | 0      | 0      |        |        |        |        | 0  | 0  | Ο  | 0        |
| Ν      | 0 | ~                    | ~ | 0 |        |        |        |        |        |     |        |        |        |        |        |        | 0  | 0  | Ο  | 0        |
| Р      | 0 | ~                    | 0 | ~ |        |        |        |        |        |     |        |        |        |        |        |        | õ  | ~  | õ  | <u> </u> |
| R      | 0 | ~                    | 0 | ~ |        |        |        |        |        |     |        |        |        |        |        |        | Ő  | Ő  | 0  | <u> </u> |
| Т      | 0 |                      | 0 | 0 | $\sim$ | $\sim$ | $\sim$ | $\sim$ | $\sim$ | 0   | $\sim$ | $\sim$ | $\sim$ | $\sim$ | $\sim$ | $\sim$ | 0  | 0  | 0  |          |
| U<br>V | 0 | $\tilde{\mathbf{a}}$ | 0 | 0 | 0      | -      | -      | -      | -      | 0   | -      | -      | -      | -      | 0      | 0      | 0  | 0  | 0  | <u> </u> |
| ŵ      | õ | õ                    | õ | ~ | õ      | ~      | ~      | ~      | ~      | õ   | ~      | ~      | ~      | ~      | ~      | õ      | õ  | õ  | õ  | ~        |
| Y      | ŏ | õ                    | õ | õ | õ      | õ      | õ      | õ      | õ      | õ   | õ      | õ      | õ      | õ      | õ      | õ      | õ  | õ  | õ  | ŏl       |
| L      |   |                      |   |   |        |        |        |        |        |     |        |        |        |        |        |        |    |    |    |          |

| Table 60 • | BG272 |
|------------|-------|

| BG272      |                  |
|------------|------------------|
| Pin Number | A42MX36 Function |
| A1         | GND              |
| A2         | GND              |
| A3         | I/O              |
| A4         | WD, I/O          |
| A5         | I/O              |