

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

E·XFI

| Product Status                 | Active                                                                    |
|--------------------------------|---------------------------------------------------------------------------|
| Number of LABs/CLBs            | -                                                                         |
| Number of Logic Elements/Cells | -                                                                         |
| Total RAM Bits                 | -                                                                         |
| Number of I/O                  | 69                                                                        |
| Number of Gates                | 6000                                                                      |
| Voltage - Supply               | 3V ~ 3.6V, 4.5V ~ 5.5V                                                    |
| Mounting Type                  | Surface Mount                                                             |
| Operating Temperature          | -40°C ~ 85°C (TA)                                                         |
| Package / Case                 | 84-LCC (J-Lead)                                                           |
| Supplier Device Package        | 84-PLCC (29.31x29.31)                                                     |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/a40mx04-1plg84i |
|                                |                                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- The Transient Current, page 13 is new (SAR 36930).
- Package names were revised according to standards established in Package Mechanical Drawings (SAR 34774)

# 1.7 Revision 9.0

The following is a summary of the changes in revision 9.0 of this document

In Table 20, page 23, the limits in VI were changed from -0.5 to VCCI + 0.5 to -0.5 to VCCA + 0.5

In Table 22, page 25,  $V_{OH}$  was changed from 3.7 to 2.4 for the min in industrial and military.  $V_{IH}$  had  $V_{CCI}$  and that was changed to VCCA

# 1.8 Revision 6.0

The following is a summary of the changes in revision 6.0 of this document.

- The Ease of Integration, page 1 was updated
- The Temperature Grade Offerings, page 5 is new
- The Speed Grade Offerings, page 5 is new
- The General Description, page 6 was updated
- The MultiPlex I/O Modules, page 11 was updated
- The User Security, page 12 was updated
- Table 6, page 13 was updated
- The Power Dissipation, page 14 was updated.
- The Static Power Component, page 14 was updated
- The Equivalent Capacitance, page 15 was updated
- Figure 13, page 17 was updated
- Table 10, page 18 was updated.
- Figure 14, page 18 was updated.
- Table 11, page 19 was updated.

# 2 40MX and 42MX FPGA Families

## 2.1 Features

The following sections list out various features of the 40MX and 42MX FPGA family devices.

### 2.1.1 High Capacity

- Single-Chip ASIC Alternative
- 3,000 to 54,000 System Gates
- Up to 2.5 kbits Configurable Dual-Port SRAM
- Fast Wide-Decode Circuitry
- Up to 202 User-Programmable I/O Pins

#### 2.1.2 High Performance

- 5.6 ns Clock-to-Out
- 250 MHz Performance
- 5 ns Dual-Port SRAM Access
- 100 MHz FIFOs
- 7.5 ns 35-Bit Address Decode

### 2.1.3 HiRel Features

- Commercial, Industrial, Automotive, and Military Temperature Plastic Packages
- Commercial, Military Temperature, and MIL-STD-883 Ceramic Packages
- QML Certification
- Ceramic Devices Available to DSCC SMD

### 2.1.4 Ease of Integration

- Mixed-Voltage Operation (5.0 V or 3.3 V for core and I/Os), with PCI-Compliant I/Os
- Up to 100% Resource Utilization and 100% Pin Locking
- Deterministic, User-Controllable Timing
- Unique In-System Diagnostic and Verification Capability with Silicon Explorer II

# Low Power Consumption IEEE Standard 1149.1 (JTAG) Boundary Scan Testing

### 2.2 Product Profile

The following table gives the features of the products.

#### Table 1 • Product profile

| Device                                                 | A40MX02       | A40MX04       | A42MX09         | A42MX16         | A42MX24          | A42MX36              |
|--------------------------------------------------------|---------------|---------------|-----------------|-----------------|------------------|----------------------|
| Capacity<br>System Gates<br>SRAM Bits                  | 3,000         | 6,000<br>     | 14,000<br>-     | 24,000<br>-     | 36,000<br>       | 54,000<br>2.560      |
| Logic Modules<br>Sequential<br>Combinatorial<br>Decode | -<br>295<br>- | _<br>547<br>_ | 348<br>336<br>- | 624<br>608<br>- | 954<br>912<br>24 | 1,230<br>1,184<br>24 |
| Clock-to-Out                                           | 9.5 ns        | 9.5 ns        | 5.6 ns          | 6.1 ns          | 6.1 ns           | 6.3 ns               |
| SRAM Modules<br>(64x4 or 32x8)                         | _             | _             | _               | _               | _                | 10                   |
| Dedicated Flip-Flops                                   | _             | _             | 348             | 624             | 954              | 1,230                |

# 2.3 Ordering Information

The following figure shows ordering information.All the following tables show plastic and ceramic device resources, temperature and speed grade offerings.

#### Figure 1 • Ordering Information



Silicon Sculptor programs devices independently to achieve the fastest programming times possible. After being programmed, each fuse is verified to insure that it has been programmed correctly. Furthermore, at the end of programming, there are integrity tests that are run to ensure no extra fuses have been programmed. Not only does it test fuses (both programmed and non-programmed), Silicon Sculptor also allows self-test to verify its own hardware extensively.

The procedure for programming an MX device using Silicon Sculptor is as follows:

- 1. Load the \*.AFM file
- 2. Select the device to be programmed
- 3. Begin programming

When the design is ready to go to production, Microsemi offers device volume-programming services either through distribution partners or via In-House Programming from the factory.

For more details on programming MX devices, see the AC225: Programming Antifuse Devices application note and the Silicon Sculptor 3 Programmers User Guide.

#### 3.3.4 Power Supply

MX devices are designed to operate in both 5.0V and 3.3V environments. In particular, 42MX devices can operate in mixed 5.0 V/3.3 V systems. The following table describes the voltage support of MX devices.

| Device | VCC   | VCCA  | VCCI  | Maximum Input Tolerance | Nominal Output Voltage |
|--------|-------|-------|-------|-------------------------|------------------------|
| 40MX   | 5.0 V | -     | -     | 5.5 V                   | 5.0 V                  |
|        | 3.3 V | -     | -     | 3.6 V                   | 3.3 V                  |
| 42MX   | -     | 5.0 V | 5.0 V | 5.5 V                   | 5.0 V                  |
|        | _     | 3.3 V | 3.3 V | 3.6 V                   | 3.3 V                  |
|        | _     | 5.0 V | 3.3 V | 5.5 V                   | 3.3 V                  |

#### Table 6 • Voltage Support of MX Devices

For A42MX24 and A42MX36 devices the VCCA supply has to be monotonic during power up in order for the POR to issue reset to the JTAG state machine correctly. For more information, see the AC291: 42MX Family Devices Power-Up Behavior.

### 3.3.5 Power-Up/Down in Mixed-Voltage Mode

When powering up 42MX in mixed voltage mode (VCCA = 5.0 V and VCCI = 3.3 V), VCCA must be greater than or equal to VCCI throughout the power-up sequence. If VCCI exceeds VCCA during power-up, one of two things will happen:

- The input protection diode on the I/Os will be forward biased
- The I/Os will be at logical High

In either case, ICC rises to high levels. For power-down, any sequence with VCCA and VCCI can be implemented.

### 3.3.6 Transient Current

Due to the simultaneous random logic switching activity during power-up, a transient current may appear on the core supply (VCC). Customers must use a regulator for the VCC supply that can source a minimum of 100 mA for transient current during power-up. Failure to provide enough power can prevent the system from powering up properly and result in functional failure. However, there are no reliability concerns, since transient current is distributed across the die instead of confined to a localized spot.

Since the transient current is not due to I/O switching, its value and duration are independent of the VCCI.

#### Figure 13 • Silicon Explorer II Setup with 42MX



#### Table 8 • Device Configuration Options for Probe Capability

| Security Fuse(s) Programmed | Mode | PRA, PRB <sup>1</sup>  | SDI, SDO, DCLK <sup>1</sup> |
|-----------------------------|------|------------------------|-----------------------------|
| No                          | LOW  | User I/Os <sup>2</sup> | User I/Os <sup>2</sup>      |
| No                          | HIGH | Probe Circuit Outputs  | Probe Circuit Inputs        |
| Yes                         | _    | Probe Circuit Secured  | Probe Circuit Secured       |

1. Avoid using SDI, SDO, DCLK, PRA and PRB pins as input or bidirectional ports. Since these pins are active during probing, input signals will not pass through these pins and may cause contention.

2. If no user signal is assigned to these pins, they will behave as unused I/Os in this mode. See the Pin Descriptions, page 83 for information on unused I/O pins

### 3.4.7 Design Consideration

It is recommended to use a series  $70\Omega$  termination resistor on every probe connector (SDI, SDO, MODE, DCLK, PRA and PRB). The 70  $\Omega$  series termination is used to prevent data transmission corruption during probing and reading back the checksum.

### 3.4.8 IEEE Standard 1149.1 Boundary Scan Test (BST) Circuitry

42MX24 and 42MX36 devices are compatible with IEEE Standard 1149.1 (informally known as Joint Testing Action Group Standard or JTAG), which defines a set of hardware architecture and mechanisms for cost-effective board-level testing. The basic MX boundary-scan logic circuit is composed of the TAP (test access port), TAP controller, test data registers and instruction register (Figure 14, page 18). This circuit supports all mandatory IEEE 1149.1 instructions (EXTEST, SAMPLE/PRELOAD and BYPASS) and some optional instructions. Table 9, page 18 describes the ports that control JTAG testing, while Table 10, page 18 describes the test instructions supported by these MX devices.

Each test section is accessed through the TAP, which has four associated pins: TCK (test clock input), TDI and TDO (test data input and output), and TMS (test mode selector).

The TAP controller is a four-bit state machine. The '1's and '0's represent the values that must be present at TMS at a rising edge of TCK for the given state transition to occur. IR and DR indicate that the instruction register or the data register is operating in that state.

The TAP controller receives two control inputs (TMS and TCK) and generates control and clock signals for the rest of the test logic architecture. On power-up, the TAP controller enters the Test-Logic-Reset state. To guarantee a reset of the controller from any of the possible states, TMS must remain high for five TCK cycles.

42MX24 and 42MX36 devices support three types of test data registers: bypass, device identification, and boundary scan. The bypass register is selected when no other register needs to be accessed in a device. This speeds up test data transfer to other devices in a test data path. The 32-bit device identification register is a shift register with four fields (lowest significant byte (LSB), ID number, part number and version). The boundary-scan register observes and controls the state of each I/O pin.

## 3.8.1 3.3 V LVTTL Electrical Specifications

#### Table 19 • 3.3V LVTTL Electrical Specifications

|                                        |                      | Comm    | nercial     | Comr            | nercial -F   | Indust  | trial        | Milita  | ry             |       |
|----------------------------------------|----------------------|---------|-------------|-----------------|--------------|---------|--------------|---------|----------------|-------|
| Symbol                                 | Parameter            | Min.    | Max.        | Min.            | Max.         | Min.    | Max.         | Min.    | Max.           | Units |
| VOH <sup>1</sup>                       | IOH = -4  mA         | 2.15    |             | 2.15            |              | 2.4     |              | 2.4     |                | V     |
| VOL <sup>1</sup>                       | IOL = 6 mA           |         | 0.4         |                 | 0.4          | 0.48    |              |         | 0.48           | V     |
| VIL                                    |                      | -0.3    | 0.8         | -0.3            | 0.8          | -0.3    | 0.8          | -0.3    | 0.8            | V     |
| VIH (40MX)                             |                      | 2.0     | VCC + 0.3   | 2.0             | VCC + 0.3    | 2.0     | VCC + 0.3    | 2.0     | VCC + 0.3      | V     |
| VIH (42MX)                             |                      | 2.0     | VCCI + 0.3  | 2.0             | VCCI + 0.3   | 2.0     | VCCI + 0.3   | 2.0     | VCCI + 0.3     | V     |
| IIL                                    |                      |         | -10         |                 | -10          |         | -10          |         | -10            | μA    |
| IIH                                    |                      |         | -10         |                 | -10          |         | -10          |         | -10            | μA    |
| Input Transition Time, $T_R$ and $T_F$ |                      |         | 500         |                 | 500          |         | 500          |         | 500            | ns    |
| C <sub>IO</sub> I/O<br>Capacitance     |                      |         | 10          |                 | 10           |         | 10           |         | 10             | pF    |
| Standby<br>Current, ICC <sup>2</sup>   | A40MX02,<br>A40MX04  |         | 3           |                 | 25           |         | 10           |         | 25             | mA    |
|                                        | A42MX09              |         | 5           |                 | 25           |         | 25           |         | 25             | mA    |
|                                        | A42MX16              |         | 6           |                 | 25           |         | 25           |         | 25             | mA    |
|                                        | A42MX24,<br>A42MX36  |         | 15          |                 | 25           |         | 25           |         | 25             | mA    |
| Low-Power<br>Mode Standby<br>Current   | 42MX<br>devices only |         | 0.5         |                 | ICC - 5.0    |         | ICC - 5.0    |         | ICC - 5.0      | mA    |
| IIO, I/O source                        | Can be derive        | ed from | the IBIS mo | <i>del</i> (htt | p://www.micr | osemi.o | com/soc/tech | ndocs/m | nodels/ibis.ht | ml)   |

sink current

Only one output tested at a time. VCC/VCCI = min.

All outputs unloaded. All inputs = VCC/VCCI or GND.

# 3.9 Mixed 5.0 V / 3.3 V Operating Conditions (for 42MX Devices Only)

| Symbol           | Parameter                   | Limits             | Units |
|------------------|-----------------------------|--------------------|-------|
| VCCI             | DC Supply Voltage for I/Os  | -0.5 to +7.0       | V     |
| VCCA             | DC Supply Voltage for Array | -0.5 to +7.0       | V     |
| VI               | Input Voltage               | -0.5 to VCCA +0.5  | V     |
| VO               | Output Voltage              | -0.5 to VCCI + 0.5 | V     |
| t <sub>STG</sub> | Storage Temperature         | -65 to +150        | °C    |

 Table 20 •
 Absolute Maximum Ratings\*

**Note:** \*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device

reliability. Devices should not be operated outside the recommended operating conditions.

 Table 21 •
 Recommended Operating Conditions

| Parameter          | Commercial   | Industrial | Military    | Units |
|--------------------|--------------|------------|-------------|-------|
| Temperature Range* | 0 to +70     | -40 to +85 | -55 to +125 | °C    |
| VCCA               | 4.75 to 5.25 | 4.5 to 5.5 | 4.5 to 5.5  | V     |
| VCCI               | 3.14 to 3.47 | 3.0 to 3.6 | 3.0 to 3.6  | V     |

**Note:** \*Ambient temperature  $(T_A)$  is used for commercial and industrial grades; case temperature  $(T_C)$  is used for military grades.

|                    |                                               | -3 S | peed | –2 Sj | peed | –1 S | peed | Std S | Speed | –F S | peed |       |
|--------------------|-----------------------------------------------|------|------|-------|------|------|------|-------|-------|------|------|-------|
| Paramete           | er / Description                              | Min. | Max. | Min.  | Max. | Min. | Max. | Min.  | Max.  | Min. | Max. | Units |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                          |      | 1.9  |       | 2.1  |      | 2.4  |       | 2.9   |      | 4.0  | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                          |      | 3.2  |       | 3.6  |      | 4.1  |       | 4.8   |      | 6.7  | ns    |
| Logic Mo           | odule Sequential Timing <sup>3, 4</sup>       |      |      |       |      |      |      |       |       |      |      |       |
| t <sub>SUD</sub>   | Flip-Flop (Latch) Data Input Set-Up           | 0.5  |      | 0.5   |      | 0.6  |      | 0.7   |       | 0.9  |      | ns    |
| t <sub>HD</sub>    | Flip-Flop (Latch) Data Input Hold             | 0.0  |      | 0.0   |      | 0.0  |      | 0.0   |       | 0.0  |      | ns    |
| t <sub>SUENA</sub> | Flip-Flop (Latch) Enable Set-Up               | 0.6  |      | 0.6   |      | 0.7  |      | 0.8   |       | 1.2  |      | ns    |
| t <sub>HENA</sub>  | Flip-Flop (Latch) Enable Hold                 | 0.0  |      | 0.0   |      | 0.0  |      | 0.0   |       | 0.0  |      | ns    |
| t <sub>WCLKA</sub> | Flip-Flop (Latch)<br>Clock Active Pulse Width | 4.7  |      | 5.3   |      | 6.0  |      | 7.0   |       | 9.8  |      | ns    |
| t <sub>WASYN</sub> | Flip-Flop (Latch)<br>Asynchronous Pulse Width | 6.2  |      | 6.9   |      | 7.8  |      | 9.2   |       | 12.9 |      | ns    |
| t <sub>A</sub>     | Flip-Flop Clock Input Period                  | 5.0  |      | 5.6   |      | 6.2  |      | 7.1   |       | 9.9  |      | ns    |
| t <sub>INH</sub>   | Input Buffer Latch Hold                       | 0.0  |      | 0.0   |      | 0.0  |      | 0.0   |       | 0.0  |      | ns    |
| t <sub>INSU</sub>  | Input Buffer Latch Set-Up                     | 0.3  |      | 0.3   |      | 0.3  |      | 0.4   |       | 0.6  |      | ns    |
| t <sub>OUTH</sub>  | Output Buffer Latch Hold                      | 0.0  |      | 0.0   |      | 0.0  |      | 0.0   |       | 0.0  |      | ns    |
| t <sub>OUTSU</sub> | Output Buffer Latch Set-Up                    | 0.3  |      | 0.3   |      | 0.3  |      | 0.4   |       | 0.6  |      | ns    |
| f <sub>MAX</sub>   | Flip-Flop (Latch) Clock Frequency             |      | 161  |       | 146  |      | 135  |       | 117   |      | 70   | MHz   |

# Table 39 • A42MX09 Timing Characteristics (Nominal 3.3 V Operation) (continued) (Worst-Case Commercial Conditions, VCCA = 3.0 V, T<sub>J</sub> = 70°C)

|                   |                                                          | –3 S | peed | –2 S | peed | –1 S | peed | Std S | Speed | –F S | peed |       |
|-------------------|----------------------------------------------------------|------|------|------|------|------|------|-------|-------|------|------|-------|
| Parame            | ter / Description                                        | Min. | Max. | Min. | Max. | Min. | Max. | Min.  | Max.  | Min. | Max. | Units |
| TTL Ou            | tput Module Timing <sup>5</sup>                          |      |      |      |      |      |      |       |       |      |      |       |
| t <sub>DLH</sub>  | Data-to-Pad HIGH                                         |      | 3.4  |      | 3.8  |      | 4.3  |       | 5.1   |      | 7.1  | ns    |
| t <sub>DHL</sub>  | Data-to-Pad LOW                                          |      | 4.0  |      | 4.5  |      | 5.1  |       | 6.1   |      | 8.3  | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to HIGH                                     |      | 3.7  |      | 4.1  |      | 4.6  |       | 5.5   |      | 7.6  | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to LOW                                      |      | 4.1  |      | 4.5  |      | 5.1  |       | 6.1   |      | 8.5  | ns    |
| t <sub>ENHZ</sub> | Enable Pad HIGH to Z                                     |      | 6.9  |      | 7.6  |      | 8.6  |       | 10.2  |      | 14.2 | ns    |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z                                      |      | 7.5  |      | 8.3  |      | 9.4  |       | 11.1  |      | 15.5 | ns    |
| t <sub>GLH</sub>  | G-to-Pad HIGH                                            |      | 5.8  |      | 6.5  |      | 7.3  |       | 8.6   |      | 12.0 | ns    |
| t <sub>GHL</sub>  | G-to-Pad LOW                                             |      | 5.8  |      | 6.5  |      | 7.3  |       | 8.6   |      | 12.0 | ns    |
| t <sub>LSU</sub>  | I/O Latch Set-Up                                         | 0.7  |      | 0.8  |      | 0.9  |      | 1.0   |       | 1.4  |      | ns    |
| t <sub>LH</sub>   | I/O Latch Hold                                           | 0.0  |      | 0.0  |      | 0.0  |      | 0.0   |       | 0.0  |      | ns    |
| t <sub>LCO</sub>  | I/O Latch Clock-to-Out<br>(Pad-to-Pad), 64 Clock Loading |      | 8.7  |      | 9.7  |      | 10.9 |       | 12.9  |      | 18.0 | ns    |
| t <sub>ACO</sub>  | Array Clock-to-Out<br>(Pad-to-Pad),64 Clock Loading      |      | 12.2 |      | 13.5 |      | 15.4 |       | 18.1  |      | 25.3 | ns    |
| d <sub>TLH</sub>  | Capacity Loading, LOW to HIGH                            |      | 0.00 |      | 0.00 |      | 0.00 |       | 0.10  |      | 0.01 | ns/pF |
| d <sub>THL</sub>  | Capacity Loading, HIGH to LOW                            |      | 0.09 |      | 0.10 |      | 0.10 |       | 0.10  |      | 0.10 | ns/pF |

# Table 39 • A42MX09 Timing Characteristics (Nominal 3.3 V Operation) (continued) (Worst-Case Commercial Conditions, VCCA = 3.0 V, T<sub>J</sub> = 70°C)

|                   |                                                          | –3 S | peed | –2 Sj | peed | –1 S | peed | Std S | Speed | –F Sj | peed |       |
|-------------------|----------------------------------------------------------|------|------|-------|------|------|------|-------|-------|-------|------|-------|
| Parame            | ter / Description                                        | Min. | Max. | Min.  | Max. | Min. | Max. | Min.  | Max.  | Min.  | Max. | Units |
| CMOS C            | Dutput Module Timing <sup>5</sup>                        |      |      |       |      |      |      |       |       |       |      |       |
| t <sub>DLH</sub>  | Data-to-Pad HIGH                                         |      | 3.4  |       | 3.8  |      | 5.5  |       | 6.4   |       | 9.0  | ns    |
| t <sub>DHL</sub>  | Data-to-Pad LOW                                          |      | 4.1  |       | 4.5  |      | 4.2  |       | 5.0   |       | 7.0  | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to HIGH                                     |      | 3.7  |       | 4.1  |      | 4.6  |       | 5.5   |       | 7.6  | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to LOW                                      |      | 4.1  |       | 4.5  |      | 5.1  |       | 6.1   |       | 8.5  | ns    |
| t <sub>ENHZ</sub> | Enable Pad HIGH to Z                                     |      | 6.9  |       | 7.6  |      | 8.6  |       | 10.2  |       | 14.2 | ns    |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z                                      |      | 7.5  |       | 8.3  |      | 9.4  |       | 11.1  |       | 15.5 | ns    |
| t <sub>GLH</sub>  | G-to-Pad HIGH                                            |      | 5.8  |       | 6.5  |      | 7.3  |       | 8.6   |       | 12.0 | ns    |
| t <sub>GHL</sub>  | G-to-Pad LOW                                             |      | 5.8  |       | 6.5  |      | 7.3  |       | 8.6   |       | 12.0 | ns    |
| t <sub>LSU</sub>  | I/O Latch Set-Up                                         | 0.7  |      | 0.8   |      | 0.9  |      | 1.0   |       | 1.4   |      | ns    |
| t <sub>LH</sub>   | I/O Latch Hold                                           | 0.0  |      | 0.0   |      | 0.0  |      | 0.0   |       | 0.0   |      | ns    |
| t <sub>LCO</sub>  | I/O Latch Clock-to-Out<br>(Pad-to-Pad), 64 Clock Loading |      | 8.7  |       | 9.7  |      | 10.9 |       | 12.9  |       | 18.0 | ns    |
| t <sub>ACO</sub>  | Array Clock-to-Out<br>(Pad-to-Pad),<br>64 Clock Loading  |      | 12.2 |       | 13.5 |      | 15.4 |       | 18.1  |       | 25.3 | ns    |
| d <sub>TLH</sub>  | Capacity Loading, LOW to HIGH                            |      | 0.04 |       | 0.04 |      | 0.05 |       | 0.06  |       | 0.08 | ns/pF |
| d <sub>THL</sub>  | Capacity Loading, HIGH to LOW                            |      | 0.05 |       | 0.05 |      | 0.06 |       | 0.07  |       | 0.10 | ns/pF |

# Table 39 • A42MX09 Timing Characteristics (Nominal 3.3 V Operation) (continued) (Worst-Case Commercial Conditions, VCCA = 3.0 V, T<sub>J</sub> = 70°C)

1. For dual-module macros, use  $t_{PD1} + t_{RD1} + t_{PDn}$ ,  $t_{CO} + t_{RD1} + t_{PDn}$ , or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual performance.

3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the Timer utility.

4. Set-up and hold timing parameters for the input buffer latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time.

5. Delays based on 35 pF loading.

# Table 40 •A42MX16 Timing Characteristics (Nominal 5.0 V Operation) (Worst-Case Commercial Conditions,<br/>VCCA = 4.75 V, T<sub>J</sub> = 70°C)

|                  |                                        | -3 Speed  | -2 Speed  | -1 Speed  | Std Speed | –F Speed  |       |
|------------------|----------------------------------------|-----------|-----------|-----------|-----------|-----------|-------|
| Parame           | eter / Description                     | Min. Max. | Units |
| Logic N          | Iodule Propagation Delays <sup>1</sup> |           |           |           |           |           |       |
| t <sub>PD1</sub> | Single Module                          | 1.4       | 1.5       | 1.7       | 2.0       | 2.8       | ns    |
| t <sub>CO</sub>  | Sequential Clock-to-Q                  | 1.4       | 1.6       | 1.8       | 2.1       | 3.0       | ns    |
| t <sub>GO</sub>  | Latch G-to-Q                           | 1.4       | 1.5       | 1.7       | 2.0       | 2.8       | ns    |
| t <sub>RS</sub>  | Flip-Flop (Latch) Reset-to-Q           | 1.6       | 1.7       | 2.0       | 2.3       | 3.3       | ns    |
| Logic N          | Nodule Predicted Routing Delays        | 2         |           |           |           |           |       |
| t <sub>RD1</sub> | FO = 1 Routing Delay                   | 0.8       | 0.9       | 1.0       | 1.2       | 1.6       | ns    |
| t <sub>RD2</sub> | FO = 2 Routing Delay                   | 1.0       | 1.2       | 1.3       | 1.5       | 2.1       | ns    |

|                    |                                         |                     | –3 S       | peed       | –2 Sp      | beed       | –1 Sp      | beed       | Std Speed  |            | –F S         | peed       |          |
|--------------------|-----------------------------------------|---------------------|------------|------------|------------|------------|------------|------------|------------|------------|--------------|------------|----------|
| Parameter          | / Description                           |                     | Min.       | Max.       | Min.       | Max.       | Min.       | Max.       | Min.       | Max.       | Min.         | Max.       | Units    |
| Input Mod          | ule Predicted Routing                   | Delays <sup>2</sup> |            |            |            |            |            |            |            |            |              |            |          |
| t <sub>IRD1</sub>  | FO = 1 Routing Delay                    |                     |            | 1.8        |            | 2.0        |            | 2.3        |            | 2.7        |              | 3.8        | ns       |
| t <sub>IRD2</sub>  | FO = 2 Routing Delay                    |                     |            | 2.1        |            | 2.3        |            | 2.6        |            | 3.1        |              | 4.3        | ns       |
| t <sub>IRD3</sub>  | FO = 3 Routing Delay                    |                     |            | 2.3        |            | 2.5        |            | 2.9        |            | 3.4        |              | 4.8        | ns       |
| t <sub>IRD4</sub>  | FO = 4 Routing Delay                    |                     |            | 2.5        |            | 2.8        |            | 3.2        |            | 3.7        |              | 5.2        | ns       |
| t <sub>IRD8</sub>  | FO = 8 Routing Delay                    |                     |            | 3.4        |            | 3.8        |            | 4.3        |            | 5.1        |              | 7.1        | ns       |
| Global Clo         | ock Network                             |                     |            |            |            |            |            |            |            |            |              |            |          |
| t <sub>СКН</sub>   | Input LOW to HIGH                       | FO = 32<br>FO = 486 |            | 2.6<br>2.9 |            | 2.9<br>3.2 |            | 3.3<br>3.6 |            | 3.9<br>4.3 |              | 5.4<br>5.9 | ns<br>ns |
| t <sub>CKL</sub>   | Input HIGH to LOW                       | FO = 32<br>FO = 486 |            | 3.7<br>4.3 |            | 4.1<br>4.7 |            | 4.6<br>5.4 |            | 5.4<br>6.3 |              | 7.6<br>8.8 | ns<br>ns |
| t <sub>PWH</sub>   | Minimum Pulse<br>Width HIGH             | FO = 32<br>FO = 486 | 2.2<br>2.4 |            | 2.4<br>2.6 |            | 2.7<br>3.0 |            | 3.2<br>3.5 |            | 4.5<br>4.9   |            | ns<br>ns |
| t <sub>PWL</sub>   | Minimum Pulse<br>Width LOW              | FO = 32<br>FO = 486 | 2.2<br>2.4 |            | 2.4<br>2.6 |            | 2.7<br>3.0 |            | 3.2<br>3.5 |            | 4.5<br>4.9   |            | ns<br>ns |
| t <sub>CKSW</sub>  | Maximum Skew                            | FO = 32<br>FO = 486 |            | 0.5<br>0.5 |            | 0.6<br>0.6 |            | 0.7<br>0.7 |            | 0.8<br>0.8 |              | 1.1<br>1.1 | ns<br>ns |
| t <sub>SUEXT</sub> | Input Latch External<br>Set-Up          | FO = 32<br>FO = 486 | 0.0<br>0.0 |            | 0.0<br>0.0 |            | 0.0<br>0.0 |            | 0.0<br>0.0 |            | 0.0<br>0.0   |            | ns<br>ns |
| t <sub>HEXT</sub>  | Input Latch External<br>Hold            | FO = 32<br>FO = 486 | 2.8<br>3.3 |            | 3.1<br>3.7 |            | 3.5<br>4.2 |            | 4.1<br>4.9 |            | 5.7<br>6.9   |            | ns<br>ns |
| t <sub>P</sub>     | Minimum Period<br>(1/f <sub>MAX</sub> ) | FO = 32<br>FO = 486 | 4.7<br>5.1 |            | 5.2<br>5.7 |            | 5.7<br>6.2 |            | 6.5<br>7.1 |            | 10.9<br>11.9 |            | ns<br>ns |

# Table 42 • A42MX24 Timing Characteristics (Nominal 5.0 V Operation) (continued) (Worst-Case Commercial Conditions, VCCA = 4.75 V, T<sub>J</sub> = 70°C)

|                   |                                                 | –3 S | peed | –2 S | peed | –1 Sp | beed | Std S | peed | –F Sp | beed |       |
|-------------------|-------------------------------------------------|------|------|------|------|-------|------|-------|------|-------|------|-------|
| Parame            | ter / Description                               | Min. | Max. | Min. | Max. | Min.  | Max. | Min.  | Max. | Min.  | Max. | Units |
| TTL Out           | tput Module Timing <sup>5</sup> (Continued)     |      |      |      |      |       |      |       |      |       |      |       |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z                             |      | 4.9  |      | 5.5  |       | 6.2  |       | 7.3  |       | 10.2 | ns    |
| t <sub>GLH</sub>  | G-to-Pad HIGH                                   |      | 2.9  |      | 3.3  |       | 3.7  |       | 4.4  |       | 6.1  | ns    |
| t <sub>GHL</sub>  | G-to-Pad LOW                                    |      | 2.9  |      | 3.3  |       | 3.7  |       | 4.4  |       | 6.1  | ns    |
| t <sub>LSU</sub>  | I/O Latch Output Set-Up                         | 0.5  |      | 0.5  |      | 0.6   |      | 0.7   |      | 1.0   |      | ns    |
| t <sub>LH</sub>   | I/O Latch Output Hold                           | 0.0  |      | 0.0  |      | 0.0   |      | 0.0   |      | 0.0   |      | ns    |
| t <sub>LCO</sub>  | I/O Latch Clock-to-Out<br>(Pad-to-Pad) 32 I/O   |      | 5.7  |      | 6.3  |       | 7.1  |       | 8.4  |       | 11.8 | ns    |
| t <sub>ACO</sub>  | Array Latch Clock-to-Out<br>(Pad-to-Pad) 32 I/O |      | 7.8  |      | 8.6  |       | 9.8  |       | 11.5 |       | 16.1 | ns    |
| d <sub>TLH</sub>  | Capacitive Loading,<br>LOW to HIGH              |      | 0.07 |      | 0.08 |       | 0.09 |       | 0.10 |       | 0.14 | ns/pF |
| d <sub>THL</sub>  | Capacitive Loading,<br>HIGH to LOW              |      | 0.07 |      | 0.08 |       | 0.09 |       | 0.10 |       | 0.14 | ns/pF |

# Table 44 •A42MX36 Timing Characteristics (Nominal 5.0 V Operation)(Worst-Case Commercial Conditions,<br/>VCCA = 4.75 V, T<sub>J</sub> = 70°C)

Clock signal to shift the Boundary Scan Test (BST) data into the device. This pin functions as an I/O when "Reserve JTAG" is not checked in the Designer Software. BST pins are only available in A42MX24 and A42MX36 devices.

#### TDI, I/OTest Data In

Serial data input for BST instructions and data. Data is shifted in on the rising edge of TCK. This pin functions as an I/O when "Reserve JTAG" is not checked in the Designer Software. BST pins are only available in A42MX24 and A42MX36 devices.

#### TDO, I/OTest Data Out

Serial data output for BST instructions and test data. This pin functions as an I/O when "Reserve JTAG" is not checked in the Designer Software. BST pins are only available in A42MX24 and A42MX36 devices.

#### TMS, I/OTest Mode Select

The TMS pin controls the use of the IEEE 1149.1 Boundary Scan pins (TCK, TDI, TDO). In flexible mode when the TMS pin is set LOW, the TCK, TDI and TDO pins are boundary scan pins. Once the boundary scan pins are in test mode, they will remain in that mode until the internal boundary scan state machine reaches the "logic reset" state. At this point, the boundary scan pins will be released and will function as regular I/O pins. The "logic reset" state is reached 5 TCK cycles after the TMS pin is set HIGH. In dedicated test mode, TMS functions as specified in the IEEE 1149.1 specifications. IEEE JTAG specification recommends a  $10k\Omega$  pull-up resistor on the pin. BST pins are only available in A42MX24 and A42MX36 devices.

#### VCC, Supply Voltage

Input supply voltage for 40MX devices

#### VCCA, Supply Voltage

Supply voltage for array in 42MX devices

#### VCCI, Supply Voltage

Supply voltage for I/Os in 42MX devices

#### WD, I/OWide Decode Output

When a wide decode module is used in a 42MX device this pin can be used as a dedicated output from the wide decode module. This direct connection eliminates additional interconnect delays associated with regular logic modules. To implement the direct I/O connection, connect an output buffer of any type to the output of the wide decode macro and place this output on one of the reserved WD pins.

# 4 Package Pin Assignments

The following figures and tables give the details of the package pin assignments.

Figure 38 • PL44



#### Table 47 • PL44

| PL44       |                  |                  |
|------------|------------------|------------------|
| Pin Number | A40MX02 Function | A40MX04 Function |
| 1          | I/O              | I/O              |
| 2          | I/O              | I/O              |
| 3          | VCC              | VCC              |
| 4          | I/O              | I/O              |
| 5          | I/O              | I/O              |
| 6          | I/O              | I/O              |
| 7          | I/O              | I/O              |
| 8          | I/O              | I/O              |
| 9          | I/O              | I/O              |
| 10         | GND              | GND              |
| 11         | I/O              | I/O              |
| 12         | I/O              | I/O              |
| 13         | I/O              | I/O              |
| 14         | VCC              | VCC              |
| 15         | I/O              | I/O              |
| 16         | VCC              | VCC              |
| 17         | I/O              | I/O              |
| 18         | I/O              | I/O              |
| 19         | I/O              | I/O              |
| 20         | I/O              | I/O              |
|            |                  |                  |

#### Table 49 • PL84

| A42MX24 Function           WD, I/O           I/O           GND           WD, I/O           WD, I/O           SDO, TDO, I/O           I/O |
|------------------------------------------------------------------------------------------------------------------------------------------|
| WD, I/O<br>I/O<br>GND<br>WD, I/O<br>WD, I/O<br>SDO, TDO, I/O<br>I/O                                                                      |
| I/O<br>GND<br>WD, I/O<br>WD, I/O<br>SDO, TDO, I/O<br>I/O                                                                                 |
| GND<br>WD, I/O<br>WD, I/O<br>SDO, TDO, I/O<br>I/O                                                                                        |
| WD, I/O<br>WD, I/O<br>SDO, TDO, I/O<br>I/O                                                                                               |
| WD, I/O<br>SDO, TDO, I/O<br>I/O                                                                                                          |
| SDO, TDO, I/O                                                                                                                            |
| I/O                                                                                                                                      |
|                                                                                                                                          |
| I/O                                                                                                                                      |
| TCK, I/O                                                                                                                                 |
| LP                                                                                                                                       |
| VCCA                                                                                                                                     |
| VCCI                                                                                                                                     |
| I/O                                                                                                                                      |
| I/O                                                                                                                                      |
| I/O                                                                                                                                      |
| I/O                                                                                                                                      |
| GND                                                                                                                                      |
| I/O                                                                                                                                      |
| SDI, I/O                                                                                                                                 |
| I/O                                                                                                                                      |
| WD, I/O                                                                                                                                  |
| WD, I/O                                                                                                                                  |
|                                                                                                                                          |
| vvD, 1/O                                                                                                                                 |
| PRA, I/O                                                                                                                                 |
| PRA, I/O<br>I/O                                                                                                                          |
|                                                                                                                                          |

| VQ80       |                     |                     |
|------------|---------------------|---------------------|
| Pin Number | A40MX02<br>Function | A40MX04<br>Function |
| 13         | VCC                 | VCC                 |
| 14         | I/O                 | I/O                 |
| 15         | I/O                 | I/O                 |
| 16         | I/O                 | I/O                 |
| 17         | NC                  | I/O                 |
| 18         | NC                  | I/O                 |
| 19         | NC                  | I/O                 |
| 20         | VCC                 | VCC                 |
| 21         | I/O                 | I/O                 |
| 22         | I/O                 | I/O                 |
| 23         | I/O                 | I/O                 |
| 24         | I/O                 | I/O                 |
| 25         | I/O                 | I/O                 |
| 26         | I/O                 | I/O                 |
| 27         | GND                 | GND                 |
| 28         | I/O                 | I/O                 |
| 29         | I/O                 | I/O                 |
| 30         | I/O                 | I/O                 |
| 31         | I/O                 | I/O                 |
| 32         | I/O                 | I/O                 |
| 33         | VCC                 | VCC                 |
| 34         | I/O                 | I/O                 |
| 35         | I/O                 | I/O                 |
| 36         | I/O                 | I/O                 |
| 37         | I/O                 | I/O                 |
| 38         | I/O                 | I/O                 |
| 39         | I/O                 | I/O                 |
| 40         | I/O                 | I/O                 |
| 41         | NC                  | I/O                 |
| 42         | NC                  | I/O                 |
| 43         | NC                  | I/O                 |
| 44         | I/O                 | I/O                 |
| 45         | I/O                 | I/O                 |
| 46         | I/O                 | I/O                 |
| 47         | GND                 | GND                 |
| 48         | I/O                 | I/O                 |

#### Table 57 • TQ176

| TQ176      |                  |                  |                  |
|------------|------------------|------------------|------------------|
| Pin Number | A42MX09 Function | A42MX16 Function | A42MX24 Function |
| 121        | NC               | NC               | I/O              |
| 122        | I/O              | I/O              | I/O              |
| 123        | I/O              | I/O              | I/O              |
| 124        | NC               | I/O              | I/O              |
| 125        | NC               | I/O              | I/O              |
| 126        | NC               | NC               | I/O              |
| 127        | I/O              | I/O              | I/O              |
| 128        | I/O              | I/O              | I/O              |
| 129        | I/O              | I/O              | I/O              |
| 130        | I/O              | I/O              | I/O              |
| 131        | I/O              | I/O              | I/O              |
| 132        | I/O              | I/O              | I/O              |
| 133        | GND              | GND              | GND              |
| 134        | I/O              | I/O              | I/O              |
| 135        | SDI, I/O         | SDI, I/O         | SDI, I/O         |
| 136        | NC               | I/O              | I/O              |
| 137        | I/O              | I/O              | WD, I/O          |
| 138        | I/O              | I/O              | WD, I/O          |
| 139        | I/O              | I/O              | I/O              |
| 140        | NC               | VCCI             | VCCI             |
| 141        | I/O              | I/O              | I/O              |
| 142        | I/O              | I/O              | I/O              |
| 143        | NC               | I/O              | I/O              |
| 144        | NC               | I/O              | WD, I/O          |
| 145        | NC               | NC               | WD, I/O          |
| 146        | I/O              | I/O              | I/O              |
| 147        | NC               | I/O              | I/O              |
| 148        | I/O              | I/O              | I/O              |
| 149        | I/O              | I/O              | I/O              |
| 150        | I/O              | I/O              | WD, I/O          |
| 151        | NC               | I/O              | WD, I/O          |
| 152        | PRA, I/O         | PRA, I/O         | PRA, I/O         |
| 153        | I/O              | I/O              | I/O              |
| 154        | CLKA, I/O        | CLKA, I/O        | CLKA, I/O        |
| 155        | VCCA             | VCCA             | VCCA             |
| 156        | GND              | GND              | GND              |
| 157        | I/O              | I/O              | I/O              |

| CQ208      |                  |
|------------|------------------|
| Pin Number | A42MX36 Function |
| 1          | GND              |
| 2          | VCCA             |
| 3          | MODE             |
| 4          | I/O              |
| 5          | I/O              |
| 6          | I/O              |
| 7          | I/O              |
| 8          | I/O              |
| 9          | I/O              |
| 10         | I/O              |
| 11         | I/O              |
| 12         | I/O              |
| 13         | I/O              |
| 14         | I/O              |
| 15         | I/O              |
| 16         | I/O              |
| 17         | VCCA             |
| 18         | I/O              |
| 19         | I/O              |
| 20         | I/O              |
| 21         | I/O              |
| 22         | GND              |
| 23         | I/O              |
| 24         | I/O              |
| 25         | I/O              |
| 26         | I/O              |
| 27         | GND              |
| 28         | VCCI             |
| 29         | VCCA             |
| 30         | I/O              |
| 31         | I/O              |
| 32         | VCCA             |
| 33         | I/O              |
| 34         | I/O              |
| 35         | I/O              |
| 36         | I/O              |

| Table 60 • BG272 |                  |  |  |  |  |
|------------------|------------------|--|--|--|--|
| BG272            |                  |  |  |  |  |
| Pin Number       | A42MX36 Function |  |  |  |  |
| V16              | I/O              |  |  |  |  |
| V17              | I/O              |  |  |  |  |
| V18              | SDO, TDO, I/O    |  |  |  |  |
| V19              | I/O              |  |  |  |  |
| V20              | I/O              |  |  |  |  |
| W1               | GND              |  |  |  |  |
| W2               | GND              |  |  |  |  |
| W3               | I/O              |  |  |  |  |
| W4               | TMS, I/O         |  |  |  |  |
| W5               | I/O              |  |  |  |  |
| W6               | I/O              |  |  |  |  |
| W7               | I/O              |  |  |  |  |
| W8               | WD, I/O          |  |  |  |  |
| W9               | WD, I/O          |  |  |  |  |
| W10              | I/O              |  |  |  |  |
| W11              | I/O              |  |  |  |  |
| W12              | I/O              |  |  |  |  |
| W13              | WD, I/O          |  |  |  |  |
| W14              | I/O              |  |  |  |  |
| W15              | I/O              |  |  |  |  |
| W16              | WD, I/O          |  |  |  |  |
| W17              | I/O              |  |  |  |  |
| W18              | WD, I/O          |  |  |  |  |
| W19              | GND              |  |  |  |  |
| W20              | GND              |  |  |  |  |
| Y1               | GND              |  |  |  |  |
| Y2               | GND              |  |  |  |  |
| Y3               | I/O              |  |  |  |  |
| Y4               | TDI, I/O         |  |  |  |  |
| Y5               | WD, I/O          |  |  |  |  |
| Y6               | I/O              |  |  |  |  |
| Y7               | QCLKA, I/O       |  |  |  |  |
| Y8               | I/O              |  |  |  |  |
| Y9               | I/O              |  |  |  |  |
| Y10              | I/O              |  |  |  |  |
| Y11              | I/O              |  |  |  |  |
| Y12              | I/O              |  |  |  |  |

#### Figure 53 • CQ172

#### Table 62 • CQ172

| CQ172      |                     |  |
|------------|---------------------|--|
| Pin Number | A42MX16<br>Function |  |
| 1          | MODE                |  |
| 2          | I/O                 |  |
| 3          | I/O                 |  |
| 4          | I/O                 |  |
| 5          | I/O                 |  |
| 6          | I/O                 |  |
| 7          | GND                 |  |
| 8          | I/O                 |  |
| 9          | I/O                 |  |
| 10         | I/O                 |  |
| 11         | I/O                 |  |
| 12         | VCC                 |  |
| 13         | I/O                 |  |
| 14         | I/O                 |  |
| 15         | I/O                 |  |
| 16         | I/O                 |  |
| 17         | GND                 |  |
| 18         | I/O                 |  |
| 19         | I/O                 |  |
| 20         | I/O                 |  |