

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

E·XFI

| Product Status                 | Active                                                                   |
|--------------------------------|--------------------------------------------------------------------------|
| Number of LABs/CLBs            | -                                                                        |
| Number of Logic Elements/Cells | -                                                                        |
| Total RAM Bits                 | -                                                                        |
| Number of I/O                  | 69                                                                       |
| Number of Gates                | 6000                                                                     |
| Voltage - Supply               | 3V ~ 3.6V, 4.75V ~ 5.25V                                                 |
| Mounting Type                  | Surface Mount                                                            |
| Operating Temperature          | 0°C ~ 70°C (TA)                                                          |
| Package / Case                 | 84-LCC (J-Lead)                                                          |
| Supplier Device Package        | 84-PLCC (29.31x29.31)                                                    |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/a40mx04-3plg84 |
|                                |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- The Transient Current, page 13 is new (SAR 36930).
- Package names were revised according to standards established in Package Mechanical Drawings (SAR 34774)

## 1.7 Revision 9.0

The following is a summary of the changes in revision 9.0 of this document

In Table 20, page 23, the limits in VI were changed from -0.5 to VCCI + 0.5 to -0.5 to VCCA + 0.5

In Table 22, page 25,  $V_{OH}$  was changed from 3.7 to 2.4 for the min in industrial and military.  $V_{IH}$  had  $V_{CCI}$  and that was changed to VCCA

## 1.8 Revision 6.0

The following is a summary of the changes in revision 6.0 of this document.

- The Ease of Integration, page 1 was updated
- The Temperature Grade Offerings, page 5 is new
- The Speed Grade Offerings, page 5 is new
- The General Description, page 6 was updated
- The MultiPlex I/O Modules, page 11 was updated
- The User Security, page 12 was updated
- Table 6, page 13 was updated
- The Power Dissipation, page 14 was updated.
- The Static Power Component, page 14 was updated
- The Equivalent Capacitance, page 15 was updated
- Figure 13, page 17 was updated
- Table 10, page 18 was updated.
- Figure 14, page 18 was updated.
- Table 11, page 19 was updated.

## 2.4 Plastic Device Resources

#### Table 2 • Plastic Device Resources

|         | User I/Os      |                |                |                 |                     |                 |                     |                 |                |                     |                     |                     |
|---------|----------------|----------------|----------------|-----------------|---------------------|-----------------|---------------------|-----------------|----------------|---------------------|---------------------|---------------------|
| Device  | PLCC<br>44-Pin | PLCC<br>68-Pin | PLCC<br>84-Pin | PQFP<br>100-Pin | PQFP<br>144-<br>Pin | PQFP<br>160-Pin | PQFP<br>208-<br>Pin | PQFP<br>240-Pin | VQFP<br>80-Pin | VQFP<br>100-<br>Pin | TQFP<br>176-<br>Pin | PBGA<br>272-<br>Pin |
| A40MX02 | 34             | 57             | -              | 57              | _                   | _               | _                   | _               | 57             | -                   | -                   | _                   |
| A40MX04 | 34             | 57             | 69             | 69              | -                   | _               | -                   | _               | 69             | -                   | -                   | _                   |
| A42MX09 | -              | -              | 72             | 83              | 95                  | 101             | -                   | _               | -              | 83                  | 104                 | _                   |
| A42MX16 | -              | -              | 72             | 83              | -                   | 125             | 140                 | _               | -              | 83                  | 140                 | _                   |
| A42MX24 | -              | -              | 72             | _               | -                   | 125             | 176                 | _               | -              | -                   | 150                 | _                   |
| A42MX36 | -              | _              | _              | _               | _                   | -               | 176                 | 202             | _              | -                   | -                   | 202                 |

**Note:** Package Definitions: PLCC = Plastic Leaded Chip Carrier, PQFP = Plastic Quad Flat Pack, TQFP = Thin Quad Flat Pack, VQFP = Very Thin Quad Flat Pack, PBGA = Plastic Ball Grid Array

## 2.5 Ceramic Device Resources

#### Table 3 • Ceramic Device Resources

|         | User I/Os    |              |              |              |
|---------|--------------|--------------|--------------|--------------|
| Device  | CPGA 132-Pin | CQFP 172-Pin | CQFP 208-Pin | CQFP 256-Pin |
| A42MX09 | 95           |              |              |              |
| A42MX16 |              | 131          |              |              |
| A42MX36 |              |              | 176          | 202          |

Note: Package Definitions: CQFP = Ceramic Quad Flat Pack

#### *Figure 5* • A42MX24 and A42MX36 D-Module Implementation



#### Figure 6 • A42MX36 Dual-Port SRAM Block



### 3.2.3 Routing Structure

The MX architecture uses vertical and horizontal routing tracks to interconnect the various logic and I/O modules. These routing tracks are metal interconnects that may be continuous or split into segments. Varying segment lengths allow the interconnect of over 90% of design tracks to occur with only two antifuse connections. Segments can be joined together at the ends using antifuses to increase their lengths up to the full length of the track. All interconnects can be accomplished with a maximum of four antifuses.

#### 3.2.3.1 Horizontal Routing

Horizontal routing tracks span the whole row length or are divided into multiple segments and are located in between the rows of modules. Any segment that spans more than one-third of the row length is considered a long horizontal segment. A typical channel is shown in Figure 7, page 10. Within horizontal routing, dedicated routing tracks are used for global clock networks and for power and ground tie-off tracks. Non-dedicated tracks are used for signal nets.

#### 3.2.3.2 Vertical Routing

Another set of routing tracks run vertically through the module. There are three types of vertical tracks: input, output, and long. Long tracks span the column length of the module, and can be divided into multiple segments. Each segment in an input track is dedicated to the input of a particular module; each segment in an output track is dedicated to the output of a particular module. Long segments are uncommitted and can be assigned during routing.

Each output segment spans four channels (two above and two below), except near the top and bottom of the array, where edge effects occur. Long vertical tracks contain either one or two segments. An example of vertical routing tracks and segments is shown in Figure 7, page 10.

Figure 8 • Clock Networks of 42MX Devices



*Figure 9* • Quadrant Clock Network of A42MX36 Devices



Note: \*QCLK1IN, QCLK2IN, QCLK3IN, and QCLK4IN are internally-generated signals.

### 3.2.5 MultiPlex I/O Modules

42MX devices feature Multiplex I/Os and support 5.0 V, 3.3 V, and mixed 3.3 V/5.0 V operations.

The MultiPlex I/O modules provide the interface between the device pins and the logic array. Figure 10, page 12 is a block diagram of the 42MX I/O module. A variety of user functions, determined by a library macro selection, can be implemented in the module. (See the *Antifuse Macro Library Guide* for more information.) All 42MX I/O modules contain tristate buffers, with input and output latches that can be configured for input, output, or bidirectional operation.

All 42MX devices contain flexible I/O structures, where each output pin has a dedicated output-enable control (Figure 10, page 12). The I/O module can be used to latch input or output data, or both, providing fast set-up time. In addition, the Designer software tools can build a D-type flip-flop using a C-module combined with an I/O module to register input and output signals. See the *Antifuse Macro Library Guide* for more details.

A42MX24 and A42MX36 devices also offer selectable PCI output drives, enabling 100% compliance with version 2.1 of the PCI specification. For low-power systems, all inputs and outputs are turned off to reduce current consumption to below 500  $\mu$ A.

To achieve 5.0 V or 3.3 V PCI-compliant output drives on A42MX24 and A42MX36 devices, a chip-wide PCI fuse is programmed via the Device Selection Wizard in the Designer software (Figure 11, page 12). When the PCI fuse is not programmed, the output drive is standard.

Silicon Sculptor programs devices independently to achieve the fastest programming times possible. After being programmed, each fuse is verified to insure that it has been programmed correctly. Furthermore, at the end of programming, there are integrity tests that are run to ensure no extra fuses have been programmed. Not only does it test fuses (both programmed and non-programmed), Silicon Sculptor also allows self-test to verify its own hardware extensively.

The procedure for programming an MX device using Silicon Sculptor is as follows:

- 1. Load the \*.AFM file
- 2. Select the device to be programmed
- 3. Begin programming

When the design is ready to go to production, Microsemi offers device volume-programming services either through distribution partners or via In-House Programming from the factory.

For more details on programming MX devices, see the AC225: Programming Antifuse Devices application note and the Silicon Sculptor 3 Programmers User Guide.

### 3.3.4 Power Supply

MX devices are designed to operate in both 5.0V and 3.3V environments. In particular, 42MX devices can operate in mixed 5.0 V/3.3 V systems. The following table describes the voltage support of MX devices.

| Device | VCC   | VCCA  | VCCI  | Maximum Input Tolerance | Nominal Output Voltage |
|--------|-------|-------|-------|-------------------------|------------------------|
| 40MX   | 5.0 V | -     | -     | 5.5 V                   | 5.0 V                  |
|        | 3.3 V | -     | -     | 3.6 V                   | 3.3 V                  |
| 42MX   | -     | 5.0 V | 5.0 V | 5.5 V                   | 5.0 V                  |
|        | _     | 3.3 V | 3.3 V | 3.6 V                   | 3.3 V                  |
|        | _     | 5.0 V | 3.3 V | 5.5 V                   | 3.3 V                  |

#### Table 6 • Voltage Support of MX Devices

For A42MX24 and A42MX36 devices the VCCA supply has to be monotonic during power up in order for the POR to issue reset to the JTAG state machine correctly. For more information, see the AC291: 42MX Family Devices Power-Up Behavior.

### 3.3.5 Power-Up/Down in Mixed-Voltage Mode

When powering up 42MX in mixed voltage mode (VCCA = 5.0 V and VCCI = 3.3 V), VCCA must be greater than or equal to VCCI throughout the power-up sequence. If VCCI exceeds VCCA during power-up, one of two things will happen:

- The input protection diode on the I/Os will be forward biased
- The I/Os will be at logical High

In either case, ICC rises to high levels. For power-down, any sequence with VCCA and VCCI can be implemented.

### 3.3.6 Transient Current

Due to the simultaneous random logic switching activity during power-up, a transient current may appear on the core supply (VCC). Customers must use a regulator for the VCC supply that can source a minimum of 100 mA for transient current during power-up. Failure to provide enough power can prevent the system from powering up properly and result in functional failure. However, there are no reliability concerns, since transient current is distributed across the die instead of confined to a localized spot.

Since the transient current is not due to I/O switching, its value and duration are independent of the VCCI.

| Device Type | r1 routed_Clk1 | r2 routed_Clk2 |
|-------------|----------------|----------------|
| A40MX02     | 41.4           | N/A            |
| A40MX04     | 68.6           | N/A            |
| A42MX09     | 118            | 118            |
| A42MX16     | 165            | 165            |
| A42MX24     | 185            | 185            |
| A42MX36     | 220            | 220            |

Fixed Capacitance Values for MX FPGAs (pF)

 $f_{a2}$  = Average second routed array clock rate in MHz)

Table 7 •

## 3.4.6 Test Circuitry and Silicon Explorer II Probe

MX devices contain probing circuitry that provides built-in access to every node in a design, via the use of Silicon Explorer II. Silicon Explorer II is an integrated hardware and software solution that, in conjunction with the Designer software, allow users to examine any of the internal nets of the device while it is operating in a prototyping or a production system. The user can probe into an MX device without changing the placement and routing of the design and without using any additional resources. Silicon Explorer II's noninvasive method does not alter timing or loading effects, thus shortening the debug cycle and providing a true representation of the device under actual functional situations.

Silicon Explorer II samples data at 100 MHz (asynchronous) or 66 MHz (synchronous). Silicon Explorer II attaches to a PC's standard COM port, turning the PC into a fully functional 18-channel logic analyzer. Silicon Explorer II allows designers to complete the design verification process at their desks and reduces verification time from several hours per cycle to a few seconds.

Silicon Explorer II is used to control the MODE, DCLK, SDI and SDO pins in MX devices to select the desired nets for debugging. The user simply assigns the selected internal nets in the Silicon Explorer II software to the PRA/PRB output pins for observation. Probing functionality is activated when the MODE pin is held HIGH.

Figure 12, page 16 illustrates the interconnection between Silicon Explorer II and 40MX devices, while Figure 13, page 17 illustrates the interconnection between Silicon Explorer II and 42MX devices

To allow for probing capabilities, the security fuses must not be programmed. (See User Security, page 12 for the security fuses of 40MX and 42MX devices). Table 8, page 17 summarizes the possible device configurations for probing.

PRA and PRB pins are dual-purpose pins. When the "Reserve Probe Pin" is checked in the Designer software, PRA and PRB pins are reserved as dedicated outputs for probing. If PRA and PRB pins are required as user I/Os to achieve successful layout and "Reserve Probe Pin" is checked, the layout tool will override the option and place user I/Os on PRA and PRB pins.

#### Figure 12 • Silicon Explorer II Setup with 40MX



#### Figure 13 • Silicon Explorer II Setup with 42MX



#### Table 8 • Device Configuration Options for Probe Capability

| Security Fuse(s) Programmed | Mode | PRA, PRB <sup>1</sup>  | SDI, SDO, DCLK <sup>1</sup> |  |  |  |
|-----------------------------|------|------------------------|-----------------------------|--|--|--|
| No                          | LOW  | User I/Os <sup>2</sup> | User I/Os <sup>2</sup>      |  |  |  |
| No                          | HIGH | Probe Circuit Outputs  | Probe Circuit Inputs        |  |  |  |
| Yes                         | _    | Probe Circuit Secured  | Probe Circuit Secured       |  |  |  |

1. Avoid using SDI, SDO, DCLK, PRA and PRB pins as input or bidirectional ports. Since these pins are active during probing, input signals will not pass through these pins and may cause contention.

2. If no user signal is assigned to these pins, they will behave as unused I/Os in this mode. See the Pin Descriptions, page 83 for information on unused I/O pins

### 3.4.7 Design Consideration

It is recommended to use a series  $70\Omega$  termination resistor on every probe connector (SDI, SDO, MODE, DCLK, PRA and PRB). The 70  $\Omega$  series termination is used to prevent data transmission corruption during probing and reading back the checksum.

## 3.4.8 IEEE Standard 1149.1 Boundary Scan Test (BST) Circuitry

42MX24 and 42MX36 devices are compatible with IEEE Standard 1149.1 (informally known as Joint Testing Action Group Standard or JTAG), which defines a set of hardware architecture and mechanisms for cost-effective board-level testing. The basic MX boundary-scan logic circuit is composed of the TAP (test access port), TAP controller, test data registers and instruction register (Figure 14, page 18). This circuit supports all mandatory IEEE 1149.1 instructions (EXTEST, SAMPLE/PRELOAD and BYPASS) and some optional instructions. Table 9, page 18 describes the ports that control JTAG testing, while Table 10, page 18 describes the test instructions supported by these MX devices.

Each test section is accessed through the TAP, which has four associated pins: TCK (test clock input), TDI and TDO (test data input and output), and TMS (test mode selector).

The TAP controller is a four-bit state machine. The '1's and '0's represent the values that must be present at TMS at a rising edge of TCK for the given state transition to occur. IR and DR indicate that the instruction register or the data register is operating in that state.

The TAP controller receives two control inputs (TMS and TCK) and generates control and clock signals for the rest of the test logic architecture. On power-up, the TAP controller enters the Test-Logic-Reset state. To guarantee a reset of the controller from any of the possible states, TMS must remain high for five TCK cycles.

42MX24 and 42MX36 devices support three types of test data registers: bypass, device identification, and boundary scan. The bypass register is selected when no other register needs to be accessed in a device. This speeds up test data transfer to other devices in a test data path. The 32-bit device identification register is a shift register with four fields (lowest significant byte (LSB), ID number, part number and version). The boundary-scan register observes and controls the state of each I/O pin.

#### Table 23 • DC Specification (5.0 V PCI Signaling)<sup>1</sup>

|                  |                       |           | PCI  |      | МХ   |                     |       |
|------------------|-----------------------|-----------|------|------|------|---------------------|-------|
| Symbol           | Parameter             | Condition | Min. | Max. | Min. | Max.                | Units |
| C <sub>IN</sub>  | Input Pin Capacitance |           |      | 10   | —    | 10                  | pF    |
| C <sub>CLK</sub> | CLK Pin Capacitance   |           | 5    | 12   | —    | 10                  | pF    |
| L <sub>PIN</sub> | Pin Inductance        |           |      | 20   | —    | < 8 nH <sup>4</sup> | nH    |

1. PCI Local Bus Specification, Version 2.1, Section 4.2.1.1.

2. Maximum rating for VCCI –0.5 V to 7.0 V  $\,$ 

3. VIH(Min) is 2.4V for A42MX36 family. This applies only to VCCI of 5V and is not applicable to VCCI of 3.3V.

4. Dependent upon the chosen package. PCI recommends QFP and BGA packaging to reduce pin inductance and capacitance.

#### Table 24 • AC Specifications (5.0V PCI Signaling)\*

|          |                       |                     | PCI                   |      | МХ   |      |       |
|----------|-----------------------|---------------------|-----------------------|------|------|------|-------|
| Symbol   | Parameter             | Condition           | Min.                  | Max. | Min. | Max. | Units |
| ICL      | Low Clamp Current     | $-5 < VIN \le -1$   | -25 + (VIN +1) /0.015 |      | -60  | -10  | mA    |
| Slew (r) | Output Rise Slew Rate | 0.4 V to 2.4 V load | 1                     | 5    | 1.8  | 2.8  | V/ns  |
| Slew (f) | Output Fall Slew Rate | 2.4 V to 0.4 V load | 1                     | 5    | 2.8  | 4.3  | V/ns  |

Note: \*PCI Local Bus Specification, Version 2.1, Section 4.2.1.2.

# Table 36 •A40MX04 Timing Characteristics (Nominal 5.0 V Operation) (continued) (Worst-Case Commercial<br/>Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C)

|                    |                                                    |                     | –3 SI          | beed       | –2 Sp      | beed       | –1 Sj       | peed       | Std S      | Speed      | –F Sp        | beed         |       |
|--------------------|----------------------------------------------------|---------------------|----------------|------------|------------|------------|-------------|------------|------------|------------|--------------|--------------|-------|
| Parame             | ter / Description                                  |                     | Min.           | Max.       | Min.       | Max.       | Min.        | Max.       | Min.       | Max.       | Min.         | Max.         | Units |
| t <sub>HENA</sub>  | Flip-Flop (Latch)<br>Enable Hold                   |                     | 0.0            |            | 0.0        |            | 0.0         |            | 0.0        |            | 0.0          |              | ns    |
| t <sub>WCLKA</sub> | Flip-Flop (Latch)<br>Clock Active Pulse V          | Vidth               | 3.3            |            | 3.8        |            | 4.3         |            | 5.0        |            | 7.0          |              | ns    |
| t <sub>WASYN</sub> | Flip-Flop (Latch)<br>Asynchronous Pulse            | e Width             | 3.3            |            | 3.8        |            | 4.3         |            | 5.0        |            | 7.0          |              | ns    |
| t <sub>A</sub>     | Flip-Flop Clock Inpu                               | t Period            | 4.8            |            | 5.6        |            | 6.3         |            | 7.5        |            | 10.4         |              | ns    |
| f <sub>MAX</sub>   | Flip-Flop (Latch)<br>Clock Frequency<br>(FO = 128) |                     |                | 181        |            | 167        |             | 154        |            | 134        |              | 80           | MHz   |
| Input M            | ut Module Propagation Delays                       |                     |                |            |            |            |             |            |            |            |              |              |       |
| t <sub>INYH</sub>  | Pad-to-Y HIGH                                      |                     |                | 0.7        |            | 0.8        |             | 0.9        |            | 1.1        |              | 1.5          | ns    |
| t <sub>INYL</sub>  | Pad-to-Y LOW                                       |                     |                | 0.6        |            | 0.7        |             | 0.8        |            | 1.0        |              | 1.3          | ns    |
| Input M            | odule Predicted Rou                                | ting Delays         | s <sup>1</sup> |            |            |            |             |            |            |            |              |              |       |
| t <sub>IRD1</sub>  | FO = 1 Routing Dela                                | ау                  |                | 2.1        |            | 2.4        |             | 2.2        |            | 3.2        |              | 4.5          | ns    |
| t <sub>IRD2</sub>  | FO = 2 Routing Dela                                | ау                  |                | 2.6        |            | 3.0        |             | 3.4        |            | 4.0        |              | 5.6          | ns    |
| t <sub>IRD3</sub>  | FO = 3 Routing Dela                                | ау                  |                | 3.1        |            | 3.6        |             | 4.1        |            | 4.8        |              | 6.7          | ns    |
| t <sub>IRD4</sub>  | FO = 4 Routing Dela                                | ау                  |                | 3.6        |            | 4.2        |             | 4.8        |            | 5.6        |              | 7.8          | ns    |
| t <sub>IRD8</sub>  | FO = 8 Routing Delay                               |                     |                | 5.7        |            | 6.6        |             | 7.5        |            | 8.8        |              | 12.4         | ns    |
| Global (           | Clock Network                                      |                     |                |            |            |            |             |            |            |            |              |              |       |
| t <sub>СКН</sub>   | Input Low to HIGH                                  | FO = 16<br>FO = 128 |                | 4.6<br>4.6 |            | 5.3<br>5.3 |             | 6.0<br>6.0 |            | 7.0<br>7.0 |              | 9.8<br>9.8   | ns    |
| t <sub>CKL</sub>   | Input High to LOW                                  | FO = 16<br>FO = 128 |                | 4.8<br>4.8 |            | 5.6<br>5.6 |             | 6.3<br>6.3 |            | 7.4<br>7.4 |              | 10.4<br>10.4 | ns    |
| t <sub>PWH</sub>   | Minimum Pulse<br>Width HIGH                        | FO = 16<br>FO = 128 | 2.2<br>2.4     |            | 2.6<br>2.7 |            | 2.9<br>3.1  |            | 3.4<br>3.6 |            | 4.8<br>5.1   |              | ns    |
| t <sub>PWL</sub>   | Minimum Pulse<br>Width LOW                         | FO = 16<br>FO = 128 | 2.2<br>2.4     |            | 2.6<br>2.7 |            | 2.9<br>3.01 |            | 3.4<br>3.6 |            | 4.8<br>5.1   |              | ns    |
| t <sub>CKSW</sub>  | Maximum Skew                                       | FO = 16<br>FO = 128 |                | 0.4<br>0.5 |            | 0.5<br>0.6 |             | 0.5<br>0.7 |            | 0.6<br>0.8 |              | 0.8<br>1.2   | ns    |
| t <sub>P</sub>     | Minimum Period                                     | FO = 16<br>FO = 128 | 4.7<br>4.8     |            | 5.4<br>5.6 |            | 6.1<br>6.3  |            | 7.2<br>7.5 |            | 10.0<br>10.4 |              | ns    |
| f <sub>MAX</sub>   | Maximum<br>Frequency                               | FO = 16<br>FO = 128 |                | 188<br>181 |            | 175<br>168 |             | 160<br>154 |            | 139<br>134 |              | 83<br>80     | MHz   |
| TTL Out            | tput Module Timing <sup>4</sup>                    |                     |                |            |            |            |             |            |            |            |              |              |       |
| t <sub>DLH</sub>   | Data-to-Pad HIGH                                   |                     |                | 3.3        |            | 3.8        |             | 4.3        |            | 5.1        |              | 7.2          | ns    |
| t <sub>DHL</sub>   | Data-to-Pad LOW                                    |                     |                | 4.0        |            | 4.6        |             | 5.2        |            | 6.1        |              | 8.6          | ns    |
| t <sub>ENZH</sub>  | Enable Pad Z to HIC                                | ЭH                  |                | 3.7        |            | 4.3        |             | 4.9        |            | 5.8        |              | 8.0          | ns    |
| t <sub>ENZL</sub>  | Enable Pad Z to LO                                 | W                   |                | 4.7        |            | 5.4        |             | 6.1        |            | 7.2        |              | 10.1         | ns    |
| t <sub>ENHZ</sub>  | Enable Pad HIGH to                                 | Σ                   |                | 7.9        |            | 9.1        |             | 10.4       |            | 12.2       |              | 17.1         | ns    |

|                   |                                |                     | -3 Speed   |            | –2 S       | peed       | –1 Sp      | eed        | Std S        | Speed        | -F Speed     |              |       |
|-------------------|--------------------------------|---------------------|------------|------------|------------|------------|------------|------------|--------------|--------------|--------------|--------------|-------|
| Paramet           | er / Description               |                     | Min.       | Max.       | Min.       | Max.       | Min.       | Max.       | Min.         | Max.         | Min.         | Max.         | Units |
| Input Mo          | odule Predicted Routir         | ng Delays1          |            |            |            |            |            |            |              |              |              |              |       |
| t <sub>IRD1</sub> | FO = 1 Routing Delay           | ,                   |            | 2.9        |            | 3.3        |            | 3.8        |              | 4.5          |              | 6.3          | ns    |
| t <sub>IRD2</sub> | FO = 2 Routing Delay           | ,                   |            | 3.6        |            | 4.2        |            | 4.8        |              | 5.6          |              | 7.8          | ns    |
| t <sub>IRD3</sub> | FO = 3 Routing Delay           | ,                   |            | 4.4        |            | 5.0        |            | 5.7        |              | 6.7          |              | 9.4          | ns    |
| t <sub>IRD4</sub> | FO = 4 Routing Delay           | ,                   |            | 5.1        |            | 5.9        |            | 6.7        |              | 7.8          |              | 11.0         | ns    |
| t <sub>IRD8</sub> | FO = 8 Routing<br>Delay        |                     |            | 8.0        |            | 9.3        |            | 10.5       |              | 12.4         |              | 17.2         | ns    |
| Global C          | lock Network                   |                     |            |            |            |            |            |            |              |              |              |              |       |
| t <sub>СКН</sub>  | Input LOW to HIGH              | FO = 16<br>FO = 128 |            | 6.4<br>6.4 |            | 7.4<br>7.4 |            | 8.4<br>8.4 |              | 9.9<br>9.9   |              | 13.8<br>13.8 | ns    |
| t <sub>CKL</sub>  | Input HIGH to LOW              | FO = 16<br>FO = 128 |            | 6.8<br>6.8 |            | 7.8<br>7.8 |            | 8.9<br>8.9 |              | 10.4<br>10.4 |              | 14.6<br>14.6 | ns    |
| t <sub>PWH</sub>  | Minimum Pulse<br>Width HIGH    | FO = 16<br>FO = 128 | 3.1<br>3.3 |            | 3.6<br>3.8 |            | 4.1<br>4.3 |            | 4.8<br>5.1   |              | 6.7<br>7.1   |              | ns    |
| t <sub>PWL</sub>  | Minimum Pulse<br>Width LOW     | FO = 16<br>FO = 128 | 3.1<br>3.3 |            | 3.6<br>3.8 |            | 4.1<br>4.3 |            | 4.8<br>5.1   |              | 6.7<br>7.1   |              | ns    |
| t <sub>CKSW</sub> | Maximum Skew                   | FO = 16<br>FO = 128 |            | 0.6<br>0.8 |            | 0.6<br>0.9 |            | 0.7<br>1.0 |              | 0.8<br>1.2   |              | 1.2<br>1.6   | ns    |
| t <sub>P</sub>    | Minimum Period                 | FO = 16<br>FO = 128 | 6.5<br>6.8 |            | 7.5<br>7.8 |            | 8.5<br>8.9 |            | 10.1<br>10.4 |              | 14.1<br>14.6 |              | ns    |
| f <sub>MAX</sub>  | Maximum Frequency              | FO = 16<br>FO = 128 |            | 113<br>109 |            | 105<br>101 |            | 96<br>92   |              | 83<br>80     |              | 50<br>48     | MHz   |
| TTL Out           | put Module Timing <sup>4</sup> |                     |            |            |            |            |            |            |              |              |              |              |       |
| t <sub>DLH</sub>  | Data-to-Pad HIGH               |                     |            | 4.7        |            | 5.4        |            | 6.1        |              | 7.2          |              | 10.0         | ns    |
| t <sub>DHL</sub>  | Data-to-Pad LOW                |                     |            | 5.6        |            | 6.4        |            | 7.3        |              | 8.6          |              | 12.0         | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to HIG            | 4                   |            | 5.2        |            | 6.0        |            | 6.9        |              | 8.1          |              | 11.3         | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to LOW            | 1                   |            | 6.6        |            | 7.6        |            | 8.6        |              | 10.1         |              | 14.1         | ns    |
| t <sub>ENHZ</sub> | Enable Pad HIGH to 2           | Z                   |            | 11.1       |            | 12.8       |            | 14.5       |              | 17.1         |              | 23.9         | ns    |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z            | -                   |            | 8.2        |            | 9.5        |            | 10.7       |              | 12.6         |              | 17.7         | ns    |
| d <sub>TLH</sub>  | Delta LOW to HIGH              |                     |            | 0.03       |            | 0.03       |            | 0.04       |              | 0.04         |              | 0.06         | ns/pF |
| d <sub>THL</sub>  | Delta HIGH to LOW              |                     |            | 0.04       |            | 0.04       |            | 0.05       |              | 0.06         |              | 0.08         | ns/pF |

# Table 37 • A40MX04 Timing Characteristics (Nominal 3.3 V Operation) (continued)(Worst-Case Commercial Conditions, VCC = 3.0 V, T<sub>J</sub> = 70°C)

# Table 40 •A42MX16 Timing Characteristics (Nominal 5.0 V Operation) (continued) (Worst-Case Commercial<br/>Conditions, VCCA = 4.75 V, T<sub>J</sub> = 70°C)

|                    |                                            |                        | -3 Speed   |            | –2 S       | peed       | –1 Sp      | beed       | Std S      | peed       | -F Speed   |            |          |
|--------------------|--------------------------------------------|------------------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|----------|
| Paramet            | er / Description                           |                        | Min.       | Max.       | Units    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                       |                        |            | 1.3        |            | 1.4        |            | 1.6        |            | 1.9        |            | 2.7        | ns       |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                       |                        |            | 1.6        |            | 1.7        |            | 2.0        |            | 2.3        |            | 3.2        | ns       |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                       |                        |            | 2.6        |            | 2.9        |            | 3.2        |            | 3.8        |            | 5.3        | ns       |
| Logic M            | odule Sequential Timi                      | ng <sup>3,4</sup>      |            |            |            |            |            |            |            |            |            |            |          |
| t <sub>SUD</sub>   | Flip-Flop (Latch)<br>Data Input Set-Up     |                        | 0.3        |            | 0.4        |            | 0.4        |            | 0.5        |            | 0.7        |            | ns       |
| t <sub>HD</sub>    | Flip-Flop (Latch) Data                     | Input Hold             | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | ns       |
| t <sub>SUENA</sub> | Flip-Flop (Latch) Enab                     | ole Set-Up             | 0.7        |            | 0.8        |            | 0.9        |            | 1.0        |            | 1.4        |            | ns       |
| t <sub>HENA</sub>  | Flip-Flop (Latch) Enab                     | le Hold                | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | ns       |
| t <sub>WCLKA</sub> | Flip-Flop (Latch)<br>Clock Active Pulse Wi | dth                    | 3.4        |            | 3.8        |            | 4.3        |            | 5.0        |            | 7.1        |            | ns       |
| t <sub>WASYN</sub> | Flip-Flop (Latch)<br>Asynchronous Pulse \  | Vidth                  | 4.5        |            | 5.0        |            | 5.6        |            | 6.6        |            | 9.2        |            | ns       |
| t <sub>A</sub>     | Flip-Flop Clock Input I                    | Period                 | 6.8        |            | 7.6        |            | 8.6        |            | 10.1       |            | 14.1       |            | ns       |
| t <sub>INH</sub>   | Input Buffer Latch Hol                     | d                      | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | ns       |
| t <sub>INSU</sub>  | Input Buffer Latch Set-Up                  |                        | 0.5        |            | 0.5        |            | 0.6        |            | 0.7        |            | 1.0        |            | ns       |
| t <sub>OUTH</sub>  | Output Buffer Latch H                      | old                    | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | ns       |
| t <sub>OUTSU</sub> | Output Buffer Latch S                      | et-Up                  | 0.5        |            | 0.5        |            | 0.6        |            | 0.7        |            | 1.0        |            | ns       |
| f <sub>MAX</sub>   | Flip-Flop (Latch) Clock                    | k Frequency            |            | 215        |            | 195        |            | 179        |            | 156        |            | 94         | MHz      |
| Input Mo           | odule Propagation Del                      | ays                    |            |            |            |            |            |            |            |            |            |            |          |
| t <sub>INYH</sub>  | Pad-to-Y HIGH                              |                        |            | 1.1        |            | 1.2        |            | 1.3        |            | 1.6        |            | 2.2        | ns       |
| t <sub>INYL</sub>  | Pad-to-Y LOW                               |                        |            | 0.8        |            | 0.9        |            | 1.0        |            | 1.2        |            | 1.7        | ns       |
| t <sub>INGH</sub>  | G to Y HIGH                                |                        |            | 1.4        |            | 1.6        |            | 1.8        |            | 2.1        |            | 2.9        | ns       |
| t <sub>INGL</sub>  | G to Y LOW                                 |                        |            | 1.4        |            | 1.6        |            | 1.8        |            | 2.1        |            | 2.9        | ns       |
| Input Mo           | odule Predicted Routin                     | ng Delays <sup>2</sup> |            |            |            |            |            |            |            |            |            |            |          |
| t <sub>IRD1</sub>  | FO = 1 Routing Delay                       |                        |            | 1.8        |            | 2.0        |            | 2.3        |            | 2.7        |            | 4.0        | ns       |
| t <sub>IRD2</sub>  | FO = 2 Routing Delay                       |                        |            | 2.1        |            | 2.3        |            | 2.6        |            | 3.1        |            | 4.3        | ns       |
| t <sub>IRD3</sub>  | FO = 3 Routing Delay                       |                        |            | 2.3        |            | 2.6        |            | 3.0        |            | 3.5        |            | 4.9        | ns       |
| t <sub>IRD4</sub>  | FO = 4 Routing Delay                       |                        |            | 2.6        |            | 3.0        |            | 3.3        |            | 3.9        |            | 5.4        | ns       |
| t <sub>IRD8</sub>  | FO = 8 Routing Delay                       |                        |            | 3.6        |            | 4.0        |            | 4.6        |            | 5.4        |            | 7.5        | ns       |
| Global C           | Clock Network                              |                        |            |            |            |            |            |            |            |            |            |            |          |
| t <sub>СКН</sub>   | Input LOW to HIGH                          | FO = 32<br>FO = 384    |            | 2.6<br>2.9 |            | 2.9<br>3.2 |            | 3.3<br>3.6 |            | 3.9<br>4.3 |            | 5.4<br>6.0 | ns<br>ns |
| t <sub>CKL</sub>   | Input HIGH to LOW                          | FO = 32<br>FO = 384    |            | 3.8<br>4.5 |            | 4.2<br>5.0 |            | 4.8<br>5.6 |            | 5.6<br>6.6 |            | 7.8<br>9.2 | ns<br>ns |
| t <sub>PWH</sub>   | Minimum Pulse Width<br>HIGH                | FO = 32<br>FO = 384    | 3.2<br>3.7 |            | 3.5<br>4.1 |            | 4.0<br>4.6 |            | 4.7<br>5.4 |            | 6.6<br>7.6 |            | ns<br>ns |

|                    |                      |          | -3 Speed -2 Speed |      | -1 Speed |      | Std Speed |      | -F Speed |      |      |      |       |
|--------------------|----------------------|----------|-------------------|------|----------|------|-----------|------|----------|------|------|------|-------|
| Paramet            | ter / Description    |          | Min.              | Max. | Min.     | Max. | Min.      | Max. | Min.     | Max. | Min. | Max. | Units |
| t <sub>PWL</sub>   | Minimum Pulse Width  | FO = 32  | 3.2               |      | 3.5      |      | 4.0       |      | 4.7      |      | 6.6  |      | ns    |
|                    | LOW                  | FO = 384 | 3.7               |      | 4.1      |      | 4.6       |      | 5.4      |      | 7.6  |      | ns    |
| t <sub>CKSW</sub>  | Maximum Skew         | FO = 32  |                   | 0.3  |          | 0.4  |           | 0.4  |          | 0.5  |      | 0.7  | ns    |
|                    |                      | FO = 384 |                   | 0.3  |          | 0.4  |           | 0.4  |          | 0.5  |      | 0.7  | ns    |
| t <sub>SUEXT</sub> | Input Latch External | FO = 32  | 0.0               |      | 0.0      |      | 0.0       |      | 0.0      |      | 0.0  |      | ns    |
|                    | Set-Up               | FO = 384 | 0.0               |      | 0.0      |      | 0.0       |      | 0.0      |      | 0.0  |      | ns    |
| t <sub>HEXT</sub>  | Input Latch External | FO = 32  | 2.8               |      | 3.1      |      | 5.5       |      | 4.1      |      | 5.7  |      | ns    |
|                    | Hold                 | FO = 384 | 3.2               |      | 3.5      |      | 4.0       |      | 4.7      |      | 6.6  |      | ns    |
| t <sub>P</sub>     | Minimum Period       | FO = 32  | 4.2               |      | 4.67     |      | 5.1       |      | 5.8      |      | 9.7  |      | ns    |
|                    |                      | FO = 384 | 4.6               |      | 5.1      |      | 5.6       |      | 6.4      |      | 10.7 |      | ns    |
| f <sub>MAX</sub>   | Maximum Frequency    | FO = 32  |                   | 237  |          | 215  |           | 198  |          | 172  |      | 103  | MHz   |
|                    |                      | FO = 384 |                   | 215  |          | 195  |           | 179  |          | 156  |      | 94   | MHz   |

## Table 40 •A42MX16 Timing Characteristics (Nominal 5.0 V Operation) (continued) (Worst-Case Commercial<br/>Conditions, VCCA = 4.75 V, T<sub>J</sub> = 70°C)

|                    |                                                          |                     | -3 Speed -2 Speed |            | -1 Speed   |            | Std Speed  |            | -F Speed    |            |              |            |            |
|--------------------|----------------------------------------------------------|---------------------|-------------------|------------|------------|------------|------------|------------|-------------|------------|--------------|------------|------------|
| Paramete           | r / Description                                          |                     | Min.              | Max.       | Min.       | Max.       | Min.       | Max.       | Min.        | Max.       | Min.         | Max.       | Units      |
| t <sub>PWL</sub>   | Minimum Pulse<br>Width LOW                               | FO = 32<br>FO = 384 | 5.3<br>6.2        |            | 5.9<br>6.9 |            | 6.7<br>7.9 |            | 7.8<br>9.2  |            | 11.0<br>12.9 |            | ns<br>ns   |
| t <sub>CKSW</sub>  | Maximum Skew                                             | FO = 32<br>FO = 384 |                   | 0.5<br>2.2 |            | 0.5<br>2.4 |            | 0.6<br>2.7 |             | 0.7<br>3.2 |              | 1.0<br>4.5 | ns<br>ns   |
| t <sub>SUEXT</sub> | Input Latch External<br>Set-Up                           | FO = 32<br>FO = 384 | 0.0<br>0.0        |            | 0.0<br>0.0 |            | 0.0<br>0.0 |            | 0.0<br>0.0  |            | 0.0<br>0.0   |            | ns<br>ns   |
| t <sub>HEXT</sub>  | Input Latch External<br>Hold                             | FO = 32<br>FO = 384 | 3.9<br>4.5        |            | 4.3<br>4.9 |            | 4.9<br>5.6 |            | 5.7<br>6.6  |            | 8.0<br>9.2   |            | ns<br>ns   |
| t <sub>P</sub>     | Minimum Period                                           | FO = 32<br>FO = 384 | 7.0<br>7.7        |            | 7.8<br>8.6 |            | 8.4<br>9.3 |            | 9.7<br>10.7 |            | 16.2<br>17.8 |            | ns<br>ns   |
| f <sub>MAX</sub>   | Maximum Frequency                                        | FO = 32<br>FO = 384 |                   | 142<br>129 |            | 129<br>117 |            | 119<br>108 |             | 103<br>94  |              | 62<br>56   | MHz<br>MHz |
| TTL Outp           | ut Module Timing <sup>5</sup>                            |                     |                   |            |            |            |            |            |             |            |              |            |            |
| t <sub>DLH</sub>   | Data-to-Pad HIGH                                         |                     |                   | 3.5        |            | 3.9        |            | 4.4        |             | 5.2        |              | 7.3        | ns         |
| t <sub>DHL</sub>   | Data-to-Pad LOW                                          |                     |                   | 4.1        |            | 4.6        |            | 5.2        |             | 6.1        |              | 8.6        | ns         |
| t <sub>ENZH</sub>  | Enable Pad Z to HIGH                                     |                     |                   | 3.8        |            | 4.2        |            | 4.8        |             | 5.6        |              | 7.8        | ns         |
| t <sub>ENZL</sub>  | Enable Pad Z to LOW                                      |                     |                   | 4.2        |            | 4.6        |            | 5.3        |             | 6.2        |              | 8.7        | ns         |
| t <sub>ENHZ</sub>  | Enable Pad HIGH to Z                                     |                     |                   | 7.6        |            | 8.4        |            | 9.5        |             | 11.2       |              | 15.7       | ns         |
| t <sub>ENLZ</sub>  | Enable Pad LOW to Z                                      |                     |                   | 7.0        |            | 7.8        |            | 8.8        |             | 10.4       |              | 14.5       | ns         |
| t <sub>GLH</sub>   | G-to-Pad HIGH                                            |                     |                   | 4.8        |            | 5.3        |            | 6.0        |             | 7.2        |              | 10.0       | ns         |
| t <sub>GHL</sub>   | G-to-Pad LOW                                             |                     |                   | 4.8        |            | 5.3        |            | 6.0        |             | 7.2        |              | 10.0       | ns         |
| t <sub>LCO</sub>   | I/O Latch Clock-to-Out<br>(Pad-to-Pad), 64 Clock Loading |                     |                   | 8.0        |            | 8.9        |            | 10.1       |             | 11.9       |              | 16.7       | ns         |
| t <sub>ACO</sub>   | Array Clock-to-Out<br>(Pad-to-Pad), 64 Clock Loading     |                     |                   | 11.3       |            | 12.5       |            | 14.2       |             | 16.7       |              | 23.3       | ns         |
| $d_{TLH}$          | Capacitive Loading, L<br>HIGH                            | OW to               |                   | 0.04       |            | 0.04       |            | 0.05       |             | 0.06       |              | 0.08       | ns/pF      |
| $d_{THL}$          | Capacitive Loading, HIGH to LOW                          |                     |                   | 0.05       |            | 0.05       |            | 0.06       |             | 0.07       |              | 0.10       | ns/pF      |
| CMOS OL            | utput Module Timing <sup>5</sup>                         |                     |                   |            |            |            |            |            |             |            |              |            |            |
| t <sub>DLH</sub>   | Data-to-Pad HIGH                                         |                     |                   | 4.5        |            | 5.0        |            | 5.6        |             | 6.6        |              | 9.3        | ns         |
| t <sub>DHL</sub>   | Data-to-Pad LOW                                          |                     |                   | 3.4        |            | 3.8        |            | 4.3        |             | 5.1        |              | 7.1        | ns         |
| t <sub>ENZH</sub>  | Enable Pad Z to HIG                                      | 4                   |                   | 3.8        |            | 4.2        |            | 4.8        |             | 5.6        |              | 7.8        | ns         |
| t <sub>ENZL</sub>  | Enable Pad Z to LOW                                      | 1                   |                   | 4.2        |            | 4.6        |            | 5.3        |             | 6.2        |              | 8.7        | ns         |
| t <sub>ENHZ</sub>  | Enable Pad HIGH to Z                                     |                     |                   | 7.6        |            | 8.4        |            | 9.5        |             | 11.2       |              | 15.7       | ns         |
| t <sub>ENLZ</sub>  | Enable Pad LOW to Z                                      |                     |                   | 7.0        |            | 7.8        |            | 8.8        |             | 10.4       |              | 14.5       | ns         |
| t <sub>GLH</sub>   | G-to-Pad HIGH                                            |                     |                   | 7.1        |            | 7.9        |            | 8.9        |             | 10.5       |              | 14.7       | ns         |
| t <sub>GHL</sub>   | G-to-Pad LOW                                             |                     |                   | 7.1        |            | 7.9        |            | 8.9        |             | 10.5       |              | 14.7       | ns         |
| t <sub>LCO</sub>   | I/O Latch Clock-to-Ou<br>(Pad-to-Pad), 64 Cloc           | it<br>k Loading     |                   | 8.0        |            | 8.9        |            | 10.1       |             | 11.9       |              | 16.7       | ns         |

# Table 41 • A42MX16 Timing Characteristics (Nominal 3.3 V Operation) (continued) (Worst-Case Commercial Conditions, VCCA = 3.0 V, T<sub>J</sub> = 70°C)

|                                        |                                        | -3 Speed -2 Speed |      | -1 Speed |      | Std Speed |      | –F Speed |      |      |      |       |
|----------------------------------------|----------------------------------------|-------------------|------|----------|------|-----------|------|----------|------|------|------|-------|
| Parameter / Description                |                                        | Min.              | Max. | Min.     | Max. | Min.      | Max. | Min.     | Max. | Min. | Max. | Units |
| Synchronous SRAM Operations (continued |                                        |                   |      |          |      |           |      |          |      |      |      |       |
| t <sub>ADH</sub>                       | Address/Data Hold Time                 | 0.0               |      | 0.0      |      | 0.0       |      | 0.0      |      | 0.0  |      | ns    |
| t <sub>RENSU</sub>                     | Read Enable Set-Up                     | 0.9               |      | 1.0      |      | 1.1       |      | 1.3      |      | 1.8  |      | ns    |
| t <sub>RENH</sub>                      | Read Enable Hold                       | 4.8               |      | 5.3      |      | 6.0       |      | 7.0      |      | 9.8  |      | ns    |
| t <sub>WENSU</sub>                     | Write Enable Set-Up                    | 3.8               |      | 4.2      |      | 4.8       |      | 5.6      |      | 7.8  |      | ns    |
| t <sub>WENH</sub>                      | Write Enable Hold                      | 0.0               |      | 0.0      |      | 0.0       |      | 0.0      |      | 0.0  |      | ns    |
| t <sub>BENS</sub>                      | Block Enable Set-Up                    | 3.9               |      | 4.3      |      | 4.9       |      | 5.7      |      | 8.0  |      | ns    |
| t <sub>BENH</sub>                      | Block Enable Hold                      | 0.0               |      | 0.0      |      | 0.0       |      | 0.0      |      | 0.0  |      | ns    |
| Asynchr                                | onous SRAM Operations                  |                   |      |          |      |           |      |          |      |      |      |       |
| t <sub>RPD</sub>                       | Asynchronous Access Time               |                   | 11.3 |          | 12.6 |           | 14.3 |          | 16.8 |      | 23.5 | ns    |
| t <sub>RDADV</sub>                     | Read Address Valid                     | 12.3              |      | 13.7     |      | 15.5      |      | 18.2     |      | 25.5 |      | ns    |
| t <sub>ADSU</sub>                      | Address/Data Set-Up Time               | 2.3               |      | 2.5      |      | 2.8       |      | 3.4      |      | 4.8  |      | ns    |
| t <sub>ADH</sub>                       | Address/Data Hold Time                 | 0.0               |      | 0.0      |      | 0.0       |      | 0.0      |      | 0.0  |      | ns    |
| t <sub>RENSUA</sub>                    | Read Enable Set-Up to Address<br>Valid | 0.9               |      | 1.0      |      | 1.1       |      | 1.3      |      | 1.8  |      | ns    |
| t <sub>RENHA</sub>                     | Read Enable Hold                       | 4.8               |      | 5.3      |      | 6.0       |      | 7.0      |      | 9.8  |      | ns    |
| t <sub>WENSU</sub>                     | Write Enable Set-Up                    | 3.8               |      | 4.2      |      | 4.8       |      | 5.6      |      | 7.8  |      | ns    |
| t <sub>WENH</sub>                      | Write Enable Hold                      | 0.0               |      | 0.0      |      | 0.0       |      | 0.0      |      | 0.0  |      | ns    |
| t <sub>DOH</sub>                       | Data Out Hold Time                     |                   | 1.8  |          | 2.0  |           | 2.1  |          | 2.5  |      | 3.5  | ns    |
| Input Mo                               | dule Propagation Delays                |                   |      |          |      |           |      |          |      |      |      |       |
| t <sub>INPY</sub>                      | Input Data Pad-to-Y                    |                   | 1.4  |          | 1.6  |           | 1.8  |          | 2.1  |      | 3.0  | ns    |
| t <sub>INGO</sub>                      | Input Latch Gate-to-Output             |                   | 2.0  |          | 2.2  |           | 2.5  |          | 2.9  |      | 4.1  | ns    |
| t <sub>INH</sub>                       | Input Latch Hold                       | 0.0               |      | 0.0      |      | 0.0       |      | 0.0      |      | 0.0  |      | ns    |
| t <sub>INSU</sub>                      | Input Latch Set-Up                     | 0.7               |      | 0.7      |      | 0.8       |      | 1.0      |      | 1.4  |      | ns    |
| t <sub>ILA</sub>                       | Latch Active Pulse Width               | 6.5               |      | 7.3      |      | 8.2       |      | 9.7      |      | 13.5 |      | ns    |

# Table 45 •A42MX36 Timing Characteristics (Nominal 3.3 V Operation) (continued) (Worst-Case Commercial<br/>Conditions, VCCA = 3.0 V, T<sub>J</sub> = 70°C)

| PL44       |                  |                  |
|------------|------------------|------------------|
| Pin Number | A40MX02 Function | A40MX04 Function |
| 21         | GND              | GND              |
| 22         | I/O              | I/O              |
| 23         | I/O              | I/O              |
| 24         | I/O              | I/O              |
| 25         | VCC              | VCC              |
| 26         | I/O              | I/O              |
| 27         | I/O              | I/O              |
| 28         | I/O              | I/O              |
| 29         | I/O              | I/O              |
| 30         | I/O              | I/O              |
| 31         | I/O              | I/O              |
| 32         | GND              | GND              |
| 33         | CLK, I/O         | CLK, I/O         |
| 34         | MODE             | MODE             |
| 35         | VCC              | VCC              |
| 36         | SDI, I/O         | SDI, I/O         |
| 37         | DCLK, I/O        | DCLK, I/O        |
| 38         | PRA, I/O         | PRA, I/O         |
| 39         | PRB, I/O         | PRB, I/O         |
| 40         | I/O              | I/O              |
| 41         | I/O              | I/O              |
| 42         | I/O              | I/O              |
| 43         | GND              | GND              |
| 44         | I/O              | I/O              |

Table 47 • PL44

| PQ144      |                  |
|------------|------------------|
| Pin Number | A42MX09 Function |
| 43         | I/O              |
| 44         | GNDQ             |
| 45         | GNDI             |
| 46         | NC               |
| 47         | I/O              |
| 48         | I/O              |
| 49         | I/O              |
| 50         | I/O              |
| 51         | I/O              |
| 52         | I/O              |
| 53         | I/O              |
| 54         | VCC              |
| 55         | VCCI             |
| 56         | NC               |
| 57         | I/O              |
| 58         | I/O              |
| 59         | I/O              |
| 60         | I/O              |
| 61         | I/O              |
| 62         | I/O              |
| 63         | I/O              |
| 64         | GND              |
| 65         | GNDI             |
| 66         | I/O              |
| 67         | I/O              |
| 68         | I/O              |
| 69         | I/O              |
| 70         | I/O              |
| 71         | SDO              |
| 72         | I/O              |
| 73         | I/O              |
| 74         | I/O              |
| 75         | I/O              |
| 76         | I/O              |
| 77         | I/O              |
| 78         | I/O              |
| 79         | GNDQ             |

#### Table 51 • PQ144

#### Table 53 • PQ208

| PQ208      |                  |                  |                  |
|------------|------------------|------------------|------------------|
| Pin Number | A42MX16 Function | A42MX24 Function | A42MX36 Function |
| 95         | NC               | I/O              | I/O              |
| 96         | NC               | I/O              | I/O              |
| 97         | NC               | I/O              | I/O              |
| 98         | VCCI             | VCCI             | VCCI             |
| 99         | I/O              | I/O              | I/O              |
| 100        | I/O              | WD, I/O          | WD, I/O          |
| 101        | I/O              | WD, I/O          | WD, I/O          |
| 102        | I/O              | I/O              | I/O              |
| 103        | SDO, I/O         | SDO, TDO, I/O    | SDO, TDO, I/O    |
| 104        | I/O              | I/O              | I/O              |
| 105        | GND              | GND              | GND              |
| 106        | NC               | VCCA             | VCCA             |
| 107        | I/O              | I/O              | I/O              |
| 108        | I/O              | I/O              | I/O              |
| 109        | I/O              | I/O              | I/O              |
| 110        | I/O              | I/O              | I/O              |
| 111        | I/O              | I/O              | I/O              |
| 112        | NC               | I/O              | I/O              |
| 113        | NC               | I/O              | I/O              |
| 114        | NC               | I/O              | I/O              |
| 115        | NC               | I/O              | I/O              |
| 116        | I/O              | I/O              | I/O              |
| 117        | I/O              | I/O              | I/O              |
| 118        | I/O              | I/O              | I/O              |
| 119        | I/O              | I/O              | I/O              |
| 120        | I/O              | I/O              | I/O              |
| 121        | I/O              | I/O              | I/O              |
| 122        | I/O              | I/O              | I/O              |
| 123        | I/O              | I/O              | I/O              |
| 124        | I/O              | I/O              | I/O              |
| 125        | I/O              | I/O              | I/O              |
| 126        | GND              | GND              | GND              |
| 127        | I/O              | I/O              | I/O              |
| 128        | I/O              | TCK, I/O         | TCK, I/O         |
| 129        | LP               | LP               | LP               |
| 130        | VCCA             | VCCA             | VCCA             |
| 131        | GND              | GND              | GND              |





#### Table 56 • VQ100

| VQ100      |                     |                     |
|------------|---------------------|---------------------|
| Pin Number | A42MX09<br>Function | A42MX16<br>Function |
| 1          | I/O                 | I/O                 |
| 2          | MODE                | MODE                |
| 3          | I/O                 | I/O                 |
| 4          | I/O                 | I/O                 |
| 5          | I/O                 | I/O                 |
| 6          | I/O                 | I/O                 |
| 7          | GND                 | GND                 |
| 8          | I/O                 | I/O                 |
| 9          | I/O                 | I/O                 |
| 10         | I/O                 | I/O                 |
| 11         | I/O                 | I/O                 |
| 12         | I/O                 | I/O                 |
| 13         | I/O                 | I/O                 |
| 14         | VCCA                | NC                  |
| 15         | VCCI                | VCCI                |
| 16         | I/O                 | I/O                 |
| 17         | I/O                 | I/O                 |
| 18         | I/O                 | I/O                 |
| 19         | I/O                 | I/O                 |
| 20         | GND                 | GND                 |

| VQ100      |                     |                     |
|------------|---------------------|---------------------|
| Pin Number | A42MX09<br>Function | A42MX16<br>Function |
| 21         | I/O                 | I/O                 |
| 22         | I/O                 | I/O                 |
| 23         | I/O                 | I/O                 |
| 24         | I/O                 | I/O                 |
| 25         | I/O                 | I/O                 |
| 26         | I/O                 | I/O                 |
| 27         | I/O                 | I/O                 |
| 28         | I/O                 | I/O                 |
| 29         | I/O                 | I/O                 |
| 30         | I/O                 | I/O                 |
| 31         | I/O                 | I/O                 |
| 32         | GND                 | GND                 |
| 33         | I/O                 | I/O                 |
| 34         | I/O                 | I/O                 |
| 35         | I/O                 | I/O                 |
| 36         | I/O                 | I/O                 |
| 37         | I/O                 | I/O                 |
| 38         | VCCA                | VCCA                |
| 39         | I/O                 | I/O                 |
| 10         | I/O                 | I/O                 |
| 41         | I/O                 | I/O                 |
| 12         | I/O                 | I/O                 |
| 13         | I/O                 | I/O                 |
| 14         | GND                 | GND                 |
| 45         | I/O                 | I/O                 |
| 16         | I/O                 | I/O                 |
| 47         | I/O                 | I/O                 |
| 48         | I/O                 | I/O                 |
| 49         | I/O                 | I/O                 |
| 50         | SDO, I/O            | SDO, I/O            |
| 51         | I/O                 | I/O                 |
| 52         | I/O                 | I/O                 |
| 53         | I/O                 | I/O                 |
| 54         | I/O                 | I/O                 |
| 55         | GND                 | GND                 |
| 56         | I/O                 | I/O                 |

#### Figure 53 • CQ172

#### Table 62 • CQ172

| CQ172      |                     |  |
|------------|---------------------|--|
| Pin Number | A42MX16<br>Function |  |
| 1          | MODE                |  |
| 2          | I/O                 |  |
| 3          | I/O                 |  |
| 4          | I/O                 |  |
| 5          | I/O                 |  |
| 6          | I/O                 |  |
| 7          | GND                 |  |
| 8          | I/O                 |  |
| 9          | I/O                 |  |
| 10         | I/O                 |  |
| 11         | I/O                 |  |
| 12         | VCC                 |  |
| 13         | I/O                 |  |
| 14         | I/O                 |  |
| 15         | I/O                 |  |
| 16         | I/O                 |  |
| 17         | GND                 |  |
| 18         | I/O                 |  |
| 19         | I/O                 |  |
| 20         | I/O                 |  |