

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

E·XF

| Details                        |                                                                           |
|--------------------------------|---------------------------------------------------------------------------|
| Product Status                 | Active                                                                    |
| Number of LABs/CLBs            | -                                                                         |
| Number of Logic Elements/Cells |                                                                           |
| Total RAM Bits                 |                                                                           |
| Number of I/O                  | 101                                                                       |
| Number of Gates                | 14000                                                                     |
| Voltage - Supply               | 3V ~ 3.6V, 4.75V ~ 5.25V                                                  |
| Mounting Type                  | Surface Mount                                                             |
| Operating Temperature          | 0°C ~ 70°C (TA)                                                           |
| Package / Case                 | 160-BQFP                                                                  |
| Supplier Device Package        | 160-PQFP (28x28)                                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/a42mx09-fpqg160 |
|                                |                                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Power Matters."

Microsemi Corporate Headquarters One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Fax: +1 (949) 215-4996 Email: sales.support@microsemi.com www.microsemi.com

© 2016 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners. Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document or to any products and services at any time without notice.

#### About Microsemi

Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, California, and has approximately 4,800 employees globally. Learn more at www.microsemi.com.



## **Tables**

| Table 1  | Product profile                                                                                              |
|----------|--------------------------------------------------------------------------------------------------------------|
| Table 2  | Plastic Device Resources                                                                                     |
| Table 3  | Ceramic Device Resources                                                                                     |
| Table 4  | Temperature Grade Offerings                                                                                  |
| Table 5  | Speed Grade Offerings                                                                                        |
| Table 6  | Voltage Support of MX Devices                                                                                |
| Table 7  | Fixed Capacitance Values for MX FPGAs (pF)                                                                   |
| Table 8  | Device Configuration Options for Probe Capability                                                            |
| Table 9  | Test Access Port Descriptions                                                                                |
| Table 10 | Supported BST Public Instructions                                                                            |
| Table 11 | Boundary Scan Pin Configuration and Functionality                                                            |
| Table 12 | Absolute Maximum Ratings for 40MX Devices*                                                                   |
| Table 13 | Absolute Maximum Ratings for 42MX Devices*                                                                   |
| Table 14 | Recommended Operating Conditions                                                                             |
| Table 15 | 5V TTL Electrical Specifications                                                                             |
| Table 16 | Absolute Maximum Ratings for 40MX Devices*                                                                   |
| Table 17 | Absolute Maximum Ratings for 42MX Devices*                                                                   |
| Table 18 | Recommended Operating Conditions                                                                             |
| Table 19 | 3.3V LVTTL Electrical Specifications                                                                         |
| Table 20 | Absolute Maximum Ratings*                                                                                    |
| Table 21 | Recommended Operating Conditions                                                                             |
| Table 22 |                                                                                                              |
| Table 23 | Mixed 5.0V/3.3V Electrical Specifications                                                                    |
| Table 24 | AC Specifications (F. 0)/ PCI Signaling)*                                                                    |
| Table 25 | DC Specification (2.2.) / DCI Signaling) ····································                                |
| Table 26 | AC Specifications for (3.3 V PCI Signaling) <sup>*</sup> ····································                |
| Table 27 | Package Thermal Characteristics                                                                              |
| Table 28 | 42MX Temperature and Voltage Derating Factors (Normalized to $T_{J} = 25^{\circ}C$ , VCCA = 5.0 V) 38        |
| Table 29 | 40MX Temperature and Voltage Derating Factors (Normalized to $TJ = 25^{\circ}C$ , $VCC = 5.0 \text{ V}$ ) 38 |
| Table 30 | 42MX Temperature and Voltage Derating Factors(Normalized to TJ = 25°C, VCCA = 3.3 V) 39                      |
| Table 31 | 40MX Temperature and Voltage Derating Factors (Normalized to TJ = 25°C, VCC = 3.3 V) 39                      |
| Table 32 | Clock Specification for 33 MHz PCI                                                                           |
| Table 33 | Timing Parameters for 33 MHz PCI                                                                             |
| Table 34 | A40MX02 Timing Characteristics (Nominal 5.0 V Operation)                                                     |
| Table 35 | A40MX02 Timing Characteristics (Nominal 3.3 V Operation)                                                     |
| Table 36 | A40MX04 Timing Characteristics (Nominal 5.0 V Operation) (Worst-Case Commercial Conditions,                  |
|          | VCC = 4.75 V, T <sub>1</sub> = 70°C)                                                                         |
| Table 37 | A40MX04 Timing Characteristics (Nominal 3.3 V Operation) (Worst-Case Commercial Conditions,                  |
|          | $VCC = 3.0 \text{ V}, \text{ T}_{1} = 70^{\circ}\text{C}$                                                    |
| Table 38 | A42MX09 Timing Characteristics (Nominal 5.0 V Operation) (Worst-Case Commercial Conditions,                  |
|          | VCCA = 4.75 V, T <sub>1</sub> = 70°C)                                                                        |
| Table 39 | A42MX09 Timing Characteristics (Nominal 3.3 V Operation) (Worst-Case Commercial Conditions,                  |
|          | VCCA = 3.0 V, T <sub>J</sub> = 70°C)                                                                         |
| Table 40 | A42MX16 Timing Characteristics (Nominal 5.0 V Operation) (Worst-Case Commercial Conditions,                  |
|          | VCCA = 4.75 V, T <sub>1</sub> = 70°C)                                                                        |
| Table 41 | A42MX16 Timing Characteristics (Nominal 3.3 V Operation) (Worst-Case Commercial Conditions,                  |
|          | $VCCA = 3.0 \text{ V}, \text{ T}_{J} = 70^{\circ}\text{C})$                                                  |
| Table 42 | A42MX24 Timing Characteristics (Nominal 5.0 V Operation) (Worst-Case Commercial Conditions,                  |
|          | $VCCA = 4.75 \text{ V}, \text{ T}_{J} = 70^{\circ}\text{C})$                                                 |
| Table 43 | A42MX24 Timing Characteristics (Nominal 3.3 V Operation) (Worst-Case Commercial Conditions,                  |
|          | $VCCA = 3.0 \text{ V}, \text{ T}_{1} = 70^{\circ}\text{C})$                                                  |
| Table 44 | A42MX36 Timing Characteristics (Nominal 5.0 V Operation)(Worst-Case Commercial Conditions,                   |
|          | $VCCA = 4.75 \text{ V}, \text{ T}_{\text{J}} = 70^{\circ}\text{C}$                                           |
| Table 45 | A42MX36 Timing Characteristics (Nominal 3.3 V Operation) (Worst-Case Commercial Conditions,                  |



- The Transient Current, page 13 is new (SAR 36930).
- Package names were revised according to standards established in *Package Mechanical Drawings* (SAR 34774)

## 1.7 Revision 9.0

The following is a summary of the changes in revision 9.0 of this document

In Table 20, page 23, the limits in VI were changed from -0.5 to VCCI + 0.5 to -0.5 to VCCA + 0.5

In Table 22, page 25, V<sub>OH</sub> was changed from 3.7 to 2.4 for the min in industrial and military. V<sub>IH</sub> had V<sub>CCI</sub> and that was changed to VCCA

## 1.8 Revision 6.0

The following is a summary of the changes in revision 6.0 of this document.

- The Ease of Integration, page 1 was updated
- The Temperature Grade Offerings, page 5 is new
- The Speed Grade Offerings, page 5 is new
- The General Description, page 6 was updated
- The MultiPlex I/O Modules, page 11 was updated
- The User Security, page 12 was updated
- Table 6, page 13 was updated
- The Power Dissipation, page 14 was updated.
- The Static Power Component, page 14 was updated
- The Equivalent Capacitance, page 15 was updated
- Figure 13, page 17 was updated
- Table 10, page 18 was updated.
- Figure 14, page 18 was updated.
- Table 11, page 19 was updated.



## 2.6 Temperature Grade Offerings

#### Table 4 • Temperature Grade Offerings

| Package  | A40MX02    | A40MX04    | A42MX09    | A42MX16    | A42MX24    | A42MX36    |
|----------|------------|------------|------------|------------|------------|------------|
| PLCC 44  | C, I, M    | C, I, M    |            |            |            |            |
| PLCC 68  | C, I, A, M | C, I, M    |            |            |            |            |
| PLCC 84  |            | C, I, A, M | C, I, A, M | C, I, M    | C, I, M    |            |
| PQFP 100 | C, I, A, M | C, I, A, M | C, I, A, M | C, I, M    |            |            |
| PQFP 144 |            |            | С          |            |            |            |
| PQFP 160 |            |            | C, I, A, M | C, I, M    | C, I, A, M |            |
| PQFP 208 |            |            |            | C, I, A, M | C, I, A, M | C, I, A, M |
| PQFP 240 |            |            |            |            |            | C, I, A, M |
| VQFP 80  | C, I, A, M | C, I, A, M |            |            |            |            |
| VQFP 100 |            |            | C, I, A, M | C, I, A, M |            |            |
| TQFP 176 |            |            | C, I, A, M | C, I, A, M | C, I, A, M |            |
| PBGA 272 |            |            |            |            |            | C, I, M    |
| CQFP 172 |            |            |            | С, М, В    |            |            |
| CQFP 208 |            |            |            |            |            | С, М, В    |
| CQFP 256 |            |            |            |            |            | С, М, В    |
| CPGA 132 |            |            | С, М, В    |            |            |            |

Note: C = Commercial

I = Industrial

A = Automotive

M = Military

B = MIL-STD-883 Class B

## 2.7 Speed Grade Offerings

### Table 5 • Speed Grade Offerings

|   | – F | Std | -1 | -2 | -3 |  |
|---|-----|-----|----|----|----|--|
| С | Р   | Р   | Р  | Р  | Р  |  |
| Ι |     | Р   | Р  | Р  | Р  |  |
| A |     | Р   |    |    |    |  |
| Μ |     | Р   | Р  |    |    |  |
| В |     | Р   | Р  |    |    |  |

**Note:** See the 40MX and 42MX Automotive Family FPGAs datasheet for details on automotive-grade MX offerings.

Contact your local *Microsemi Sales representative* for device availability.



## 3 40MX and 42MX FPGAs

## 3.1 General Description

Microsemi's 40MX and 42MX families offer a cost-effective design solution at 5V. The MX devices are single-chip solutions and provide high performance while shortening the system design and development cycle. MX devices can integrate and consolidate logic implemented in multiple PALs, CPLDs, and FPGAs. Example applications include high-speed controllers and address decoding, peripheral bus interfaces, DSP, and co-processor functions.

The MX device architecture is based on Microsemi's patented antifuse technology implemented in a 0.45µm triple-metal CMOS process. With capacities ranging from 3,000 to 54,000 system gates, the MX devices provide performance up to 250 MHz, are live on power-up and have one-fifth the standby power consumption of comparable FPGAs. MX FPGAs provide up to 202 user I/Os and are available in a wide variety of packages and speed grades.

A42MX24 and A42MX36 devices also feature multiPlex I/Os, which support mixed-voltage systems, enable programmable PCI, deliver high-performance operation at both 5.0V and 3.3V, and provide a low-power mode. The devices are fully compliant with the PCI local bus specification (version 2.1). They deliver 200 MHz on-chip operation and 6.1 ns clock-to-output performance.

The 42MX24 and 42MX36 devices include system-level features such as IEEE Standard 1149.1 (JTAG) Boundary Scan Testing and fast wide-decode modules. In addition, the A42MX36 device offers dual-port SRAM for implementing fast FIFOs, LIFOs, and temporary data storage. The storage elements can efficiently address applications requiring wide data path manipulation and can perform transformation functions such as those required for telecommunications, networking, and DSP.

All MX devices are fully tested over automotive and military temperature ranges. In addition, the largest member of the family, the A42MX36, is available in both CQ208 and CQ256 ceramic packages screened to MIL-STD-883 levels. For easy prototyping and conversion from plastic to ceramic, the CQ208 and PQ208 devices are pin-compatible.

## 3.2 MX Architectural Overview

The MX devices are composed of fine-grained building blocks that enable fast, efficient logic designs. All devices within these families are composed of logic modules, I/O modules, routing resources and clock networks, which are the building blocks for fast logic designs. In addition, the A42MX36 device contains embedded dual-port SRAM modules, which are optimized for high-speed data path functions such as FIFOs, LIFOs and scratch pad memory. A42MX24 and A42MX36 also contain wide-decode modules.

## 3.2.1 Logic Modules

The 40MX logic module is an eight-input, one-output logic circuit designed to implement a wide range of logic functions with efficient use of interconnect routing resources.(see the following figure).

The logic module can implement the four basic logic functions (NAND, AND, OR and NOR) in gates of two, three, or four inputs. The logic module can also implement a variety of D-latches, exclusivity functions, AND-ORs and OR-ANDs. No dedicated hard-wired latches or flip-flops are required in the array; latches and flip-flops can be constructed from logic modules whenever required in the application.



### 3.2.3.3 Antifuse Structures

An antifuse is a "normally open" structure. The use of antifuses to implement a programmable logic device results in highly testable structures as well as efficient programming algorithms. There are no pre-existing connections; temporary connections can be made using pass transistors. These temporary connections can isolate individual antifuses to be programmed and individual circuit structures to be tested, which can be done before and after programming. For instance, all metal tracks can be tested for continuity and shorts between adjacent tracks, and the functionality of all logic modules can be verified.

### Figure 7 • MX Routing Structure



### 3.2.4 Clock Networks

The 40MX devices have one global clock distribution network (CLK). A signal can be put on the CLK network by being routed through the CLKBUF buffer.

In 42MX devices, there are two low-skew, high-fanout clock distribution networks, referred to as CLKA and CLKB. Each network has a clock module (CLKMOD) that can select the source of the clock signal from any of the following (Figure 8, page 11):

- Externally from the CLKA pad, using CLKBUF buffer
- Externally from the CLKB pad, using CLKBUF buffer
- Internally from the CLKINTA input, using CLKINT buffer
- Internally from the CLKINTB input, using CLKINT buffer

The clock modules are located in the top row of I/O modules. Clock drivers and a dedicated horizontal clock track are located in each horizontal routing channel.

Clock input pads in both 40MX and 42MX devices can also be used as normal I/Os, bypassing the clock networks.

The A42MX36 device has four additional register control resources, called quadrant clock networks (Figure 9, page 11). Each quadrant clock provides a local, high-fanout resource to the contiguous logic modules within its quadrant of the device. Quadrant clock signals can originate from specific I/O pins or from the internal array and can be used as a secondary register clock, register clear, or output enable.



Silicon Sculptor programs devices independently to achieve the fastest programming times possible. After being programmed, each fuse is verified to insure that it has been programmed correctly. Furthermore, at the end of programming, there are integrity tests that are run to ensure no extra fuses have been programmed. Not only does it test fuses (both programmed and non-programmed), Silicon Sculptor also allows self-test to verify its own hardware extensively.

The procedure for programming an MX device using Silicon Sculptor is as follows:

- 1. Load the \*.AFM file
- 2. Select the device to be programmed
- 3. Begin programming

When the design is ready to go to production, Microsemi offers device volume-programming services either through distribution partners or via In-House Programming from the factory.

For more details on programming MX devices, see the *AC225: Programming Antifuse Devices* application note and the *Silicon Sculptor 3 Programmers User Guide*.

### 3.3.4 Power Supply

MX devices are designed to operate in both 5.0V and 3.3V environments. In particular, 42MX devices can operate in mixed 5.0 V/3.3 V systems. The following table describes the voltage support of MX devices.

| Device | VCC   | VCCA  | VCCI  | Maximum Input Tolerance | Nominal Output Voltage |
|--------|-------|-------|-------|-------------------------|------------------------|
| 40MX   | 5.0 V | -     | -     | 5.5 V                   | 5.0 V                  |
|        | 3.3 V | _     | -     | 3.6 V                   | 3.3 V                  |
| 42MX   | _     | 5.0 V | 5.0 V | 5.5 V                   | 5.0 V                  |
|        | _     | 3.3 V | 3.3 V | 3.6 V                   | 3.3 V                  |
|        | _     | 5.0 V | 3.3 V | 5.5 V                   | 3.3 V                  |
|        |       |       |       |                         |                        |

#### Table 6 • Voltage Support of MX Devices

For A42MX24 and A42MX36 devices the VCCA supply has to be monotonic during power up in order for the POR to issue reset to the JTAG state machine correctly. For more information, see the AC291: 42MX Family Devices Power-Up Behavior.

### 3.3.5 Power-Up/Down in Mixed-Voltage Mode

When powering up 42MX in mixed voltage mode (VCCA = 5.0 V and VCCI = 3.3 V), VCCA must be greater than or equal to VCCI throughout the power-up sequence. If VCCI exceeds VCCA during power-up, one of two things will happen:

- The input protection diode on the I/Os will be forward biased
- The I/Os will be at logical High

In either case, ICC rises to high levels. For power-down, any sequence with VCCA and VCCI can be implemented.

### 3.3.6 Transient Current

Due to the simultaneous random logic switching activity during power-up, a transient current may appear on the core supply (VCC). Customers must use a regulator for the VCC supply that can source a minimum of 100 mA for transient current during power-up. Failure to provide enough power can prevent the system from powering up properly and result in functional failure. However, there are no reliability concerns, since transient current is distributed across the die instead of confined to a localized spot.

Since the transient current is not due to I/O switching, its value and duration are independent of the VCCI.



### *Figure 13* • Silicon Explorer II Setup with 42MX



#### Table 8 • Device Configuration Options for Probe Capability

| Security Fuse(s) Programmed | Mode | PRA, PRB <sup>1</sup>  | SDI, SDO, DCLK <sup>1</sup> |
|-----------------------------|------|------------------------|-----------------------------|
| No                          | LOW  | User I/Os <sup>2</sup> | User I/Os <sup>2</sup>      |
| No                          | HIGH | Probe Circuit Outputs  | Probe Circuit Inputs        |
| Yes                         | _    | Probe Circuit Secured  | Probe Circuit Secured       |

1. Avoid using SDI, SDO, DCLK, PRA and PRB pins as input or bidirectional ports. Since these pins are active during probing, input signals will not pass through these pins and may cause contention.

2. If no user signal is assigned to these pins, they will behave as unused I/Os in this mode. See the Pin Descriptions, page 83 for information on unused I/O pins

## 3.4.7 Design Consideration

It is recommended to use a series  $70\Omega$  termination resistor on every probe connector (SDI, SDO, MODE, DCLK, PRA and PRB). The 70  $\Omega$  series termination is used to prevent data transmission corruption during probing and reading back the checksum.

## 3.4.8 IEEE Standard 1149.1 Boundary Scan Test (BST) Circuitry

42MX24 and 42MX36 devices are compatible with IEEE Standard 1149.1 (informally known as Joint Testing Action Group Standard or JTAG), which defines a set of hardware architecture and mechanisms for cost-effective board-level testing. The basic MX boundary-scan logic circuit is composed of the TAP (test access port), TAP controller, test data registers and instruction register (Figure 14, page 18). This circuit supports all mandatory IEEE 1149.1 instructions (EXTEST, SAMPLE/PRELOAD and BYPASS) and some optional instructions. Table 9, page 18 describes the ports that control JTAG testing, while Table 10, page 18 describes the test instructions supported by these MX devices.

Each test section is accessed through the TAP, which has four associated pins: TCK (test clock input), TDI and TDO (test data input and output), and TMS (test mode selector).

The TAP controller is a four-bit state machine. The '1's and '0's represent the values that must be present at TMS at a rising edge of TCK for the given state transition to occur. IR and DR indicate that the instruction register or the data register is operating in that state.

The TAP controller receives two control inputs (TMS and TCK) and generates control and clock signals for the rest of the test logic architecture. On power-up, the TAP controller enters the Test-Logic-Reset state. To guarantee a reset of the controller from any of the possible states, TMS must remain high for five TCK cycles.

42MX24 and 42MX36 devices support three types of test data registers: bypass, device identification, and boundary scan. The bypass register is selected when no other register needs to be accessed in a device. This speeds up test data transfer to other devices in a test data path. The 32-bit device identification register is a shift register with four fields (lowest significant byte (LSB), ID number, part number and version). The boundary-scan register observes and controls the state of each I/O pin.



# Table 38 • A42MX09 Timing Characteristics (Nominal 5.0 V Operation) (continued)(Worst-Case Commercial Conditions, VCCA = 4.75 V, T<sub>J</sub> = 70°C)

|                    |                                               | –3 Sp | beed | –2 Sp | beed | –1 Sp | beed | Std S | Speed | –F Sj | beed |       |
|--------------------|-----------------------------------------------|-------|------|-------|------|-------|------|-------|-------|-------|------|-------|
| Paramet            | ter / Description                             | Min.  | Max. | Min.  | Max. | Min.  | Max. | Min.  | Max.  | Min.  | Max. | Units |
| t <sub>WASYN</sub> | Flip-Flop (Latch) Asynchronous<br>Pulse Width | 4.5   |      | 4.9   |      | 5.6   |      | 6.6   |       | 9.2   |      | ns    |
| t <sub>A</sub>     | Flip-Flop Clock Input Period                  | 3.5   |      | 3.8   |      | 4.3   |      | 5.1   |       | 7.1   |      | ns    |
| t <sub>INH</sub>   | Input Buffer Latch Hold                       | 0.0   |      | 0.0   |      | 0.0   |      | 0.0   |       | 0.0   |      | ns    |
| t <sub>INSU</sub>  | Input Buffer Latch Set-Up                     | 0.3   |      | 0.3   |      | 0.4   |      | 0.4   |       | 0.6   |      | ns    |
| t <sub>OUTH</sub>  | Output Buffer Latch Hold                      | 0.0   |      | 0.0   |      | 0.0   |      | 0.0   |       | 0.0   |      | ns    |
| t <sub>OUTSU</sub> | Output Buffer Latch Set-Up                    | 0.3   |      | 0.3   |      | 0.4   |      | 0.4   |       | 0.6   |      | ns    |
| f <sub>MAX</sub>   | Flip-Flop (Latch) Clock Frequenc              | у     | 268  |       | 244  |       | 224  |       | 195   |       | 117  | MHz   |



# Table 38 •A42MX09 Timing Characteristics (Nominal 5.0 V Operation) (continued) (Worst-Case Commercial<br/>Conditions, VCCA = 4.75 V, T<sub>J</sub> = 70°C)

|                   |                                                          | –3 Sp | beed | –2 S | peed | –1 Sp | beed | Std S | Speed | –F S | peed |       |
|-------------------|----------------------------------------------------------|-------|------|------|------|-------|------|-------|-------|------|------|-------|
| Parame            | eter / Description                                       | Min.  | Max. | Min. | Max. | Min.  | Max. | Min.  | Max.  | Min. | Max. | Units |
| TTL Ou            | tput Module Timing <sup>5</sup>                          |       |      |      |      |       |      |       |       |      |      |       |
| t <sub>DLH</sub>  | Data-to-Pad HIGH                                         |       | 2.5  |      | 2.7  |       | 3.1  |       | 3.6   |      | 5.1  | ns    |
| t <sub>DHL</sub>  | Data-to-Pad LOW                                          |       | 2.9  |      | 3.2  |       | 3.6  |       | 4.3   |      | 6.0  | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to HIGH                                     |       | 2.6  |      | 2.9  |       | 3.3  |       | 3.9   |      | 5.5  | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to LOW                                      |       | 2.9  |      | 3.2  |       | 3.7  |       | 4.3   |      | 6.1  | ns    |
| t <sub>ENHZ</sub> | Enable Pad HIGH to Z                                     |       | 4.9  |      | 5.4  |       | 6.2  |       | 7.3   |      | 10.2 | ns    |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z                                      |       | 5.3  |      | 5.9  |       | 6.7  |       | 7.9   |      | 11.1 | ns    |
| t <sub>GLH</sub>  | G-to-Pad HIGH                                            |       | 2.6  |      | 2.9  |       | 3.3  |       | 3.8   |      | 5.3  | ns    |
| t <sub>GHL</sub>  | G-to-Pad LOW                                             |       | 2.6  |      | 2.9  |       | 3.3  |       | 3.8   |      | 5.3  | ns    |
| t <sub>LSU</sub>  | I/O Latch Set-Up                                         | 0.5   |      | 0.5  |      | 0.6   |      | 0.7   |       | 1.0  |      | ns    |
| t <sub>LH</sub>   | I/O Latch Hold                                           | 0.0   |      | 0.0  |      | 0.0   |      | 0.0   |       | 0.0  |      | ns    |
| t <sub>LCO</sub>  | I/O Latch Clock-to-Out<br>(Pad-to-Pad), 64 Clock Loading |       | 5.2  |      | 5.8  |       | 6.6  |       | 7.7   |      | 10.8 | ns    |
| t <sub>ACO</sub>  | Array Clock-to-Out<br>(Pad-to-Pad), 64 Clock Loading     |       | 7.4  |      | 8.2  |       | 9.3  |       | 10.9  |      | 15.3 | ns    |
| d <sub>TLH</sub>  | Capacity Loading, LOW to HIGH                            |       | 0.03 |      | 0.03 |       | 0.03 |       | 0.04  |      | 0.06 | ns/pF |
| d <sub>THL</sub>  | Capacity Loading, HIGH to LOW                            |       | 0.04 |      | 0.04 |       | 0.04 |       | 0.05  |      | 0.07 | ns/pF |



# Table 40 •A42MX16 Timing Characteristics (Nominal 5.0 V Operation) (continued) (Worst-Case Commercial<br/>Conditions, VCCA = 4.75 V, T<sub>J</sub> = 70°C)

|                    |                                               | –3 S       | peed       | –2 S       | peed       | –1 S       | beed       | Std S      | speed      | –F Sp      | beed       |          |
|--------------------|-----------------------------------------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|----------|
| Parame             | ter / Description                             | Min.       | Max.       | Units    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                          |            | 1.3        |            | 1.4        |            | 1.6        |            | 1.9        |            | 2.7        | ns       |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                          |            | 1.6        |            | 1.7        |            | 2.0        |            | 2.3        |            | 3.2        | ns       |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                          |            | 2.6        |            | 2.9        |            | 3.2        |            | 3.8        |            | 5.3        | ns       |
| Logic M            | odule Sequential Timing <sup>3,4</sup>        |            |            |            |            |            |            |            |            |            |            |          |
| t <sub>SUD</sub>   | Flip-Flop (Latch)<br>Data Input Set-Up        | 0.3        |            | 0.4        |            | 0.4        |            | 0.5        |            | 0.7        |            | ns       |
| t <sub>HD</sub>    | Flip-Flop (Latch) Data Input Hold             | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | ns       |
| t <sub>SUENA</sub> | Flip-Flop (Latch) Enable Set-Up               | 0.7        |            | 0.8        |            | 0.9        |            | 1.0        |            | 1.4        |            | ns       |
| t <sub>HENA</sub>  | Flip-Flop (Latch) Enable Hold                 | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | ns       |
| t <sub>WCLKA</sub> | Flip-Flop (Latch)<br>Clock Active Pulse Width | 3.4        |            | 3.8        |            | 4.3        |            | 5.0        |            | 7.1        |            | ns       |
| t <sub>WASYN</sub> | Flip-Flop (Latch)<br>Asynchronous Pulse Width | 4.5        |            | 5.0        |            | 5.6        |            | 6.6        |            | 9.2        |            | ns       |
| t <sub>A</sub>     | Flip-Flop Clock Input Period                  | 6.8        |            | 7.6        |            | 8.6        |            | 10.1       |            | 14.1       |            | ns       |
| t <sub>INH</sub>   | Input Buffer Latch Hold                       | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | ns       |
| t <sub>INSU</sub>  | Input Buffer Latch Set-Up                     | 0.5        |            | 0.5        |            | 0.6        |            | 0.7        |            | 1.0        |            | ns       |
| t <sub>OUTH</sub>  | Output Buffer Latch Hold                      | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | ns       |
| t <sub>OUTSU</sub> | Output Buffer Latch Set-Up                    | 0.5        |            | 0.5        |            | 0.6        |            | 0.7        |            | 1.0        |            | ns       |
| f <sub>MAX</sub>   | Flip-Flop (Latch) Clock Frequency             | /          | 215        |            | 195        |            | 179        |            | 156        |            | 94         | MHz      |
| Input M            | odule Propagation Delays                      |            |            |            |            |            |            |            |            |            |            |          |
| t <sub>INYH</sub>  | Pad-to-Y HIGH                                 |            | 1.1        |            | 1.2        |            | 1.3        |            | 1.6        |            | 2.2        | ns       |
| t <sub>INYL</sub>  | Pad-to-Y LOW                                  |            | 0.8        |            | 0.9        |            | 1.0        |            | 1.2        |            | 1.7        | ns       |
| t <sub>INGH</sub>  | G to Y HIGH                                   |            | 1.4        |            | 1.6        |            | 1.8        |            | 2.1        |            | 2.9        | ns       |
| t <sub>INGL</sub>  | G to Y LOW                                    |            | 1.4        |            | 1.6        |            | 1.8        |            | 2.1        |            | 2.9        | ns       |
| Input M            | odule Predicted Routing Delays <sup>2</sup>   |            |            |            |            |            |            |            |            |            |            |          |
| t <sub>IRD1</sub>  | FO = 1 Routing Delay                          |            | 1.8        |            | 2.0        |            | 2.3        |            | 2.7        |            | 4.0        | ns       |
| t <sub>IRD2</sub>  | FO = 2 Routing Delay                          |            | 2.1        |            | 2.3        |            | 2.6        |            | 3.1        |            | 4.3        | ns       |
| t <sub>IRD3</sub>  | FO = 3 Routing Delay                          |            | 2.3        |            | 2.6        |            | 3.0        |            | 3.5        |            | 4.9        | ns       |
| t <sub>IRD4</sub>  | FO = 4 Routing Delay                          |            | 2.6        |            | 3.0        |            | 3.3        |            | 3.9        |            | 5.4        | ns       |
| t <sub>IRD8</sub>  | FO = 8 Routing Delay                          |            | 3.6        |            | 4.0        |            | 4.6        |            | 5.4        |            | 7.5        | ns       |
| Global (           | Clock Network                                 |            |            |            |            |            |            |            |            |            |            |          |
| t <sub>CKH</sub>   | Input LOW to HIGH FO = 32<br>FO = 384         |            | 2.6<br>2.9 |            | 2.9<br>3.2 |            | 3.3<br>3.6 |            | 3.9<br>4.3 |            | 5.4<br>6.0 | ns<br>ns |
| t <sub>CKL</sub>   | Input HIGH to LOW FO = 32<br>FO = 384         |            | 3.8<br>4.5 |            | 4.2<br>5.0 |            | 4.8<br>5.6 |            | 5.6<br>6.6 |            | 7.8<br>9.2 | ns<br>ns |
| t <sub>PWH</sub>   | Minimum Pulse Width FO = 32<br>HIGH FO = 384  | 3.2<br>3.7 |            | 3.5<br>4.1 |            | 4.0<br>4.6 |            | 4.7<br>5.4 |            | 6.6<br>7.6 |            | ns<br>ns |



## Table 40 •A42MX16 Timing Characteristics (Nominal 5.0 V Operation) (continued) (Worst-Case Commercial<br/>Conditions, VCCA = 4.75 V, T<sub>J</sub> = 70°C)

|                   |                                                          | -3 Speed  | -2 Speed  | -1 Speed  | Std Speed | –F Speed  |       |
|-------------------|----------------------------------------------------------|-----------|-----------|-----------|-----------|-----------|-------|
| Parame            | eter / Description                                       | Min. Max. | Units |
| CMOS              | Output Module Timing <sup>5</sup>                        |           |           |           |           |           |       |
| t <sub>DLH</sub>  | Data-to-Pad HIGH                                         | 3.2       | 3.6       | 4.0       | 4.7       | 6.6       | ns    |
| t <sub>DHL</sub>  | Data-to-Pad LOW                                          | 2.5       | 2.7       | 3.1       | 3.6       | 5.1       | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to HIGH                                     | 2.7       | 3.0       | 3.4       | 4.0       | 5.6       | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to LOW                                      | 3.0       | 3.3       | 3.8       | 4.4       | 6.2       | ns    |
| t <sub>ENHZ</sub> | Enable Pad HIGH to Z                                     | 5.4       | 6.0       | 6.8       | 8.0       | 11.2      | ns    |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z                                      | 5.0       | 5.6       | 6.3       | 7.4       | 10.4      | ns    |
| t <sub>GLH</sub>  | G-to-Pad HIGH                                            | 5.1       | 5.6       | 6.4       | 7.5       | 10.5      | ns    |
| t <sub>GHL</sub>  | G-to-Pad LOW                                             | 5.1       | 5.6       | 6.4       | 7.5       | 10.5      | ns    |
| t <sub>LCO</sub>  | I/O Latch Clock-to-Out<br>(Pad-to-Pad), 64 Clock Loading | 5.7       | 6.3       | 7.1       | 8.4       | 11.9      | ns    |
| t <sub>ACO</sub>  | Array Clock-to-Out<br>(Pad-to-Pad), 64 Clock Loading     | 8.0       | 8.9       | 10.1      | 11.9      | 16.7      | ns    |
| d <sub>TLH</sub>  | Capacitive Loading, LOW to HIGH                          | 0.03      | 0.03      | 0.03      | 0.04      | 0.06      | ns/pF |

1. For dual-module macros, use  $t_{PD1} + t_{RD1} + t_{PDn}$ ,  $t_{CO} + t_{RD1} + t_{PDn}$ , or  $t_{PD1} + t_{RD1} + t_{SUD}$ , point and position whichever is appropriate.

2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual performance.

3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the Timer utility.

4. Set-up and hold timing parameters for the input buffer latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time.

5. Delays based on 35 pF loading

| Table 41 • | A42MX16 Timing Characteristics (Nominal 3.3 V Operation) (Worst-Case Commercial Conditions, |
|------------|---------------------------------------------------------------------------------------------|
|            | VCCA = 3.0 V, T <sub>J</sub> = 70°C)                                                        |

|                  |                                              | -3 Speed  | -2 Speed  | -1 Speed  | Std Speed | –F Speed  |       |
|------------------|----------------------------------------------|-----------|-----------|-----------|-----------|-----------|-------|
| Parame           | eter / Description                           | Min. Max. | Units |
| Logic N          | Iodule Propagation Delays <sup>1</sup>       |           |           |           |           |           |       |
| t <sub>PD1</sub> | Single Module                                | 1.9       | 2.1       | 2.4       | 2.8       | 4.0       | ns    |
| t <sub>CO</sub>  | Sequential Clock-to-Q                        | 2.0       | 2.2       | 2.5       | 3.0       | 4.2       | ns    |
| t <sub>GO</sub>  | Latch G-to-Q                                 | 1.9       | 2.1       | 2.4       | 2.8       | 4.0       | ns    |
| t <sub>RS</sub>  | Flip-Flop (Latch) Reset-to-Q                 | 2.2       | 2.4       | 2.8       | 3.3       | 4.6       | ns    |
| Logic N          | Nodule Predicted Routing Delays <sup>2</sup> |           |           |           |           |           |       |
| t <sub>RD1</sub> | FO = 1 Routing Delay                         | 1.1       | 1.2       | 1.4       | 1.6       | 2.3       | ns    |
| t <sub>RD2</sub> | FO = 2 Routing Delay                         | 1.5       | 1.6       | 1.8       | 2.1       | 3.0       | ns    |
| t <sub>RD3</sub> | FO = 3 Routing Delay                         | 1.8       | 2.0       | 2.3       | 2.7       | 3.8       | ns    |
| t <sub>RD4</sub> | FO = 4 Routing Delay                         | 2.2       | 2.4       | 2.7       | 3.2       | 4.5       | ns    |
| t <sub>RD8</sub> | FO = 8 Routing Delay                         | 3.6       | 4.0       | 4.5       | 5.3       | 7.5       | ns    |



# Table 41 •A42MX16 Timing Characteristics (Nominal 3.3 V Operation) (continued) (Worst-Case Commercial<br/>Conditions, VCCA = 3.0 V, T<sub>J</sub> = 70°C)

|                    |                                                |                     | –3 S | peed       | –2 Sp | beed       | –1 S | peed       | Std S | Speed      | –F Sp | beed       |            |
|--------------------|------------------------------------------------|---------------------|------|------------|-------|------------|------|------------|-------|------------|-------|------------|------------|
| Paramet            | ter / Description                              |                     | Min. | Max.       | Min.  | Max.       | Min. | Max.       | Min.  | Max.       | Min.  | Max.       | Units      |
| t <sub>PWL</sub>   | Minimum Pulse                                  | FO = 32             | 5.3  |            | 5.9   |            | 6.7  |            | 7.8   |            | 11.0  |            | ns         |
|                    | Width LOW                                      | FO = 384            | 6.2  |            | 6.9   |            | 7.9  |            | 9.2   |            | 12.9  |            | ns         |
| t <sub>CKSW</sub>  | Maximum Skew                                   | FO = 32<br>FO = 384 |      | 0.5<br>2.2 |       | 0.5<br>2.4 |      | 0.6<br>2.7 |       | 0.7<br>3.2 |       | 1.0<br>4.5 | ns<br>ns   |
| +                  | Input Latch External                           | FO = 32             | 0.0  | 2.2        | 0.0   | 2.4        | 0.0  | 2.1        | 0.0   | 5.2        | 0.0   | 4.5        |            |
| t <sub>SUEXT</sub> | Set-Up                                         | FO = 32<br>FO = 384 | 0.0  |            | 0.0   |            | 0.0  |            | 0.0   |            | 0.0   |            | ns<br>ns   |
| t <sub>HEXT</sub>  | Input Latch External                           | FO = 32             | 3.9  |            | 4.3   |            | 4.9  |            | 5.7   |            | 8.0   |            | ns         |
|                    | Hold                                           | FO = 384            | 4.5  |            | 4.9   |            | 5.6  |            | 6.6   |            | 9.2   |            | ns         |
| t <sub>P</sub>     | Minimum Period                                 | FO = 32             | 7.0  |            | 7.8   |            | 8.4  |            | 9.7   |            | 16.2  |            | ns         |
|                    |                                                | FO = 384            | 7.7  |            | 8.6   |            | 9.3  |            | 10.7  | 400        | 17.8  |            | ns         |
| f <sub>MAX</sub>   | Maximum Frequency                              | FO = 32<br>FO = 384 |      | 142<br>129 |       | 129<br>117 |      | 119<br>108 |       | 103<br>94  |       | 62<br>56   | MHz<br>MHz |
| TTL Out            | put Module Timing <sup>5</sup>                 |                     |      |            |       |            |      |            |       |            |       |            |            |
| t <sub>DLH</sub>   | Data-to-Pad HIGH                               |                     |      | 3.5        |       | 3.9        |      | 4.4        |       | 5.2        |       | 7.3        | ns         |
| t <sub>DHL</sub>   | Data-to-Pad LOW                                |                     |      | 4.1        |       | 4.6        |      | 5.2        |       | 6.1        |       | 8.6        | ns         |
| t <sub>ENZH</sub>  | Enable Pad Z to HIG                            | 4                   |      | 3.8        |       | 4.2        |      | 4.8        |       | 5.6        |       | 7.8        | ns         |
| t <sub>ENZL</sub>  | Enable Pad Z to LOW                            | 1                   |      | 4.2        |       | 4.6        |      | 5.3        |       | 6.2        |       | 8.7        | ns         |
| t <sub>ENHZ</sub>  | Enable Pad HIGH to 2                           | <u>Z</u>            |      | 7.6        |       | 8.4        |      | 9.5        |       | 11.2       |       | 15.7       | ns         |
| t <sub>ENLZ</sub>  | Enable Pad LOW to 2                            | 2                   |      | 7.0        |       | 7.8        |      | 8.8        |       | 10.4       |       | 14.5       | ns         |
| t <sub>GLH</sub>   | G-to-Pad HIGH                                  |                     |      | 4.8        |       | 5.3        |      | 6.0        |       | 7.2        |       | 10.0       | ns         |
| t <sub>GHL</sub>   | G-to-Pad LOW                                   |                     |      | 4.8        |       | 5.3        |      | 6.0        |       | 7.2        |       | 10.0       | ns         |
| t <sub>LCO</sub>   | I/O Latch Clock-to-Ou<br>(Pad-to-Pad), 64 Cloc |                     |      | 8.0        |       | 8.9        |      | 10.1       |       | 11.9       |       | 16.7       | ns         |
| t <sub>ACO</sub>   | Array Clock-to-Out<br>(Pad-to-Pad), 64 Cloo    | k Loading           |      | 11.3       |       | 12.5       |      | 14.2       |       | 16.7       |       | 23.3       | ns         |
| d <sub>TLH</sub>   | Capacitive Loading, L<br>HIGH                  | OW to               |      | 0.04       |       | 0.04       |      | 0.05       |       | 0.06       |       | 0.08       | ns/pF      |
| d <sub>THL</sub>   | Capacitive Loading, H                          | IIGH to             |      | 0.05       |       | 0.05       |      | 0.06       |       | 0.07       |       | 0.10       | ns/pF      |
| CMOS C             | Output Module Timing <sup>5</sup>              |                     |      |            |       |            |      |            |       |            |       |            |            |
| t <sub>DLH</sub>   | Data-to-Pad HIGH                               |                     |      | 4.5        |       | 5.0        |      | 5.6        |       | 6.6        |       | 9.3        | ns         |
| t <sub>DHL</sub>   | Data-to-Pad LOW                                |                     |      | 3.4        |       | 3.8        |      | 4.3        |       | 5.1        |       | 7.1        | ns         |
| t <sub>ENZH</sub>  | Enable Pad Z to HIG                            | 4                   |      | 3.8        |       | 4.2        |      | 4.8        |       | 5.6        |       | 7.8        | ns         |
| t <sub>ENZL</sub>  | Enable Pad Z to LOW                            | 1                   |      | 4.2        |       | 4.6        |      | 5.3        |       | 6.2        |       | 8.7        | ns         |
| t <sub>ENHZ</sub>  | Enable Pad HIGH to 2                           | Z                   |      | 7.6        |       | 8.4        |      | 9.5        |       | 11.2       |       | 15.7       | ns         |
| t <sub>ENLZ</sub>  | Enable Pad LOW to 2                            | 7                   |      | 7.0        |       | 7.8        |      | 8.8        |       | 10.4       |       | 14.5       | ns         |
| t <sub>GLH</sub>   | G-to-Pad HIGH                                  |                     |      | 7.1        |       | 7.9        |      | 8.9        |       | 10.5       |       | 14.7       | ns         |
| t <sub>GHL</sub>   | G-to-Pad LOW                                   |                     |      | 7.1        |       | 7.9        |      | 8.9        |       | 10.5       |       | 14.7       | ns         |
| t <sub>LCO</sub>   | I/O Latch Clock-to-Ou<br>(Pad-to-Pad), 64 Cloc |                     |      | 8.0        |       | 8.9        |      | 10.1       |       | 11.9       |       | 16.7       | ns         |



# Table 42 • A42MX24 Timing Characteristics (Nominal 5.0 V Operation) (continued) (Worst-Case Commercial Conditions, VCCA = 4.75 V, T<sub>J</sub> = 70°C)

|                         |                                         |                     | –3 S       | peed       | -2 Sp      | beed       | –1 S       | peed       | Std S      | Speed      | –F S         | peed       |          |
|-------------------------|-----------------------------------------|---------------------|------------|------------|------------|------------|------------|------------|------------|------------|--------------|------------|----------|
| Parameter / Description |                                         | Min.                | Max.       | Min.       | Max.       | Min.       | Max.       | Min.       | Max.       | Min.       | Max.         | Units      |          |
| Input Mo                | odule Predicted Routing                 | Delays <sup>2</sup> |            |            |            |            |            |            |            |            |              |            |          |
| t <sub>IRD1</sub>       | FO = 1 Routing Delay                    |                     |            | 1.8        |            | 2.0        |            | 2.3        |            | 2.7        |              | 3.8        | ns       |
| t <sub>IRD2</sub>       | FO = 2 Routing Delay                    |                     |            | 2.1        |            | 2.3        |            | 2.6        |            | 3.1        |              | 4.3        | ns       |
| t <sub>IRD3</sub>       | FO = 3 Routing Delay                    |                     |            | 2.3        |            | 2.5        |            | 2.9        |            | 3.4        |              | 4.8        | ns       |
| t <sub>IRD4</sub>       | FO = 4 Routing Delay                    |                     |            | 2.5        |            | 2.8        |            | 3.2        |            | 3.7        |              | 5.2        | ns       |
| t <sub>IRD8</sub>       | FO = 8 Routing Delay                    |                     |            | 3.4        |            | 3.8        |            | 4.3        |            | 5.1        |              | 7.1        | ns       |
| Global C                | Clock Network                           |                     |            |            |            |            |            |            |            |            |              |            |          |
| t <sub>СКН</sub>        | Input LOW to HIGH                       | FO = 32<br>FO = 486 |            | 2.6<br>2.9 |            | 2.9<br>3.2 |            | 3.3<br>3.6 |            | 3.9<br>4.3 |              | 5.4<br>5.9 | ns<br>ns |
| t <sub>CKL</sub>        | Input HIGH to LOW                       | FO = 32<br>FO = 486 |            | 3.7<br>4.3 |            | 4.1<br>4.7 |            | 4.6<br>5.4 |            | 5.4<br>6.3 |              | 7.6<br>8.8 | ns<br>ns |
| t <sub>PWH</sub>        | Minimum Pulse<br>Width HIGH             | FO = 32<br>FO = 486 | 2.2<br>2.4 |            | 2.4<br>2.6 |            | 2.7<br>3.0 |            | 3.2<br>3.5 |            | 4.5<br>4.9   |            | ns<br>ns |
| t <sub>PWL</sub>        | Minimum Pulse<br>Width LOW              | FO = 32<br>FO = 486 | 2.2<br>2.4 |            | 2.4<br>2.6 |            | 2.7<br>3.0 |            | 3.2<br>3.5 |            | 4.5<br>4.9   |            | ns<br>ns |
| t <sub>CKSW</sub>       | Maximum Skew                            | FO = 32<br>FO = 486 |            | 0.5<br>0.5 |            | 0.6<br>0.6 |            | 0.7<br>0.7 |            | 0.8<br>0.8 |              | 1.1<br>1.1 | ns<br>ns |
| t <sub>SUEXT</sub>      | Input Latch External<br>Set-Up          | FO = 32<br>FO = 486 | 0.0<br>0.0 |            | 0.0<br>0.0 |            | 0.0<br>0.0 |            | 0.0<br>0.0 |            | 0.0<br>0.0   |            | ns<br>ns |
| t <sub>HEXT</sub>       | Input Latch External<br>Hold            | FO = 32<br>FO = 486 | 2.8<br>3.3 |            | 3.1<br>3.7 |            | 3.5<br>4.2 |            | 4.1<br>4.9 |            | 5.7<br>6.9   |            | ns<br>ns |
| t <sub>P</sub>          | Minimum Period<br>(1/f <sub>MAX</sub> ) | FO = 32<br>FO = 486 | 4.7<br>5.1 |            | 5.2<br>5.7 |            | 5.7<br>6.2 |            | 6.5<br>7.1 |            | 10.9<br>11.9 |            | ns<br>ns |



# Table 42 •A42MX24 Timing Characteristics (Nominal 5.0 V Operation) (continued)(Worst-Case Commercial<br/>Conditions, VCCA = 4.75 V, T<sub>J</sub> = 70°C)

|                   |                                                 | -3 S | peed | -2 Speed |      | -1 Speed |      | Std Speed |      | –F S | peed |       |
|-------------------|-------------------------------------------------|------|------|----------|------|----------|------|-----------|------|------|------|-------|
| Paramet           | ter / Description                               | Min. | Max. | Min.     | Max. | Min.     | Max. | Min.      | Max. | Min. | Max. | Units |
| TTL Out           | put Module Timing <sup>5</sup>                  |      |      |          |      |          |      |           |      |      |      |       |
| t <sub>DLH</sub>  | Data-to-Pad HIGH                                |      | 2.4  |          | 2.7  |          | 3.1  |           | 3.6  |      | 5.1  | ns    |
| t <sub>DHL</sub>  | Data-to-Pad LOW                                 |      | 2.8  |          | 3.2  |          | 3.6  |           | 4.2  |      | 5.9  | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to HIGH                            |      | 2.5  |          | 2.8  |          | 3.2  |           | 3.8  |      | 5.3  | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to LOW                             |      | 2.8  |          | 3.1  |          | 3.5  |           | 4.2  |      | 5.9  | ns    |
| t <sub>ENHZ</sub> | Enable Pad HIGH to Z                            |      | 5.2  |          | 5.7  |          | 6.5  |           | 7.6  |      | 10.7 | ns    |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z                             |      | 4.8  |          | 5.3  |          | 6.0  |           | 7.1  |      | 9.9  | ns    |
| t <sub>GLH</sub>  | G-to-Pad HIGH                                   |      | 2.9  |          | 3.2  |          | 3.6  |           | 4.3  |      | 6.0  | ns    |
| t <sub>GHL</sub>  | G-to-Pad LOW                                    |      | 2.9  |          | 3.2  |          | 3.6  |           | 4.3  |      | 6.0  | ns    |
| t <sub>LSU</sub>  | I/O Latch Output Set-Up                         | 0.5  |      | 0.5      |      | 0.6      |      | 0.7       |      | 1.0  |      | ns    |
| t <sub>LH</sub>   | I/O Latch Output Hold                           | 0.0  |      | 0.0      |      | 0.0      |      | 0.0       |      | 0.0  |      | ns    |
| t <sub>LCO</sub>  | I/O Latch Clock-to-Out<br>(Pad-to-Pad) 32 I/O   |      | 5.6  |          | 6.1  |          | 6.9  |           | 8.1  |      | 11.4 | ns    |
| t <sub>ACO</sub>  | Array Latch Clock-to-Out<br>(Pad-to-Pad) 32 I/O |      | 10.6 |          | 11.8 |          | 13.4 |           | 15.7 |      | 22.0 | ns    |
| d <sub>TLH</sub>  | Capacitive Loading, LOW to HIGH                 |      | 0.04 |          | 0.04 |          | 0.04 |           | 0.05 |      | 0.07 | ns/pF |
| d <sub>THL</sub>  | Capacitive Loading, HIGH to LOW                 |      | 0.03 |          | 0.03 |          | 0.03 |           | 0.04 |      | 0.06 | ns/pF |



Figure 39 • PL68



### Table 48 • PL68

| PL68       |                  |                  |
|------------|------------------|------------------|
| Pin Number | A40MX02 Function | A40MX04 Function |
| 1          | I/O              | I/O              |
| 2          | I/O              | I/O              |
| 3          | I/O              | I/O              |
| 4          | VCC              | VCC              |
| 5          | I/O              | I/O              |
| 6          | I/O              | I/O              |
| 7          | I/O              | I/O              |
| 8          | I/O              | I/O              |
| 9          | I/O              | I/O              |
| 10         | I/O              | I/O              |
| 11         | I/O              | I/O              |
| 12         | I/O              | I/O              |
| 13         | I/O              | I/O              |
| 14         | GND              | GND              |
| 15         | GND              | GND              |
| 16         | I/O              | I/O              |
| 17         | I/O              | I/O              |
| 18         | I/O              | I/O              |
| 19         | I/O              | I/O              |
| 20         | I/O              | I/O              |
| 21         | VCC              | VCC              |
| 22         | I/O              | I/O              |
| 23         | I/O              | I/O              |
|            |                  |                  |



#### Table 51 • PQ144

| PQ144      |                  |  |
|------------|------------------|--|
| Pin Number | A42MX09 Function |  |
| 6          | I/O              |  |
| 7          | I/O              |  |
| 8          | I/O              |  |
| 9          | GNDQ             |  |
| 10         | GNDI             |  |
| 11         | NC               |  |
| 12         | I/O              |  |
| 13         | I/O              |  |
| 14         | I/O              |  |
| 15         | I/O              |  |
| 16         | I/O              |  |
| 17         | I/O              |  |
| 18         | VSV              |  |
| 19         | VCC              |  |
| 20         | VCCI             |  |
| 21         | NC               |  |
| 22         | I/O              |  |
| 23         | I/O              |  |
| 24         | I/O              |  |
| 25         | I/O              |  |
| 26         | I/O              |  |
| 27         | I/O              |  |
| 28         | GND              |  |
| 29         | GNDI             |  |
| 30         | NC               |  |
| 31         | I/O              |  |
| 32         | I/O              |  |
| 33         | I/O              |  |
| 34         | I/O              |  |
| 35         | I/O              |  |
| 36         | I/O              |  |
| 37         | BININ            |  |
| 38         | BINOUT           |  |
| 39         | I/O              |  |
| 40         | I/O              |  |
| 41         | I/O              |  |
| 42         | I/O              |  |



#### Table 53 • PQ208

| PQ208      |                  |                  |                  |
|------------|------------------|------------------|------------------|
| Pin Number | A42MX16 Function | A42MX24 Function | A42MX36 Function |
| 95         | NC               | I/O              | I/O              |
| 96         | NC               | I/O              | I/O              |
| 97         | NC               | I/O              | I/O              |
| 98         | VCCI             | VCCI             | VCCI             |
| 99         | I/O              | I/O              | I/O              |
| 100        | I/O              | WD, I/O          | WD, I/O          |
| 101        | I/O              | WD, I/O          | WD, I/O          |
| 102        | I/O              | I/O              | I/O              |
| 103        | SDO, I/O         | SDO, TDO, I/O    | SDO, TDO, I/O    |
| 104        | I/O              | I/O              | I/O              |
| 105        | GND              | GND              | GND              |
| 106        | NC               | VCCA             | VCCA             |
| 107        | I/O              | I/O              | I/O              |
| 108        | I/O              | I/O              | I/O              |
| 109        | I/O              | I/O              | I/O              |
| 110        | I/O              | I/O              | I/O              |
| 111        | I/O              | I/O              | I/O              |
| 112        | NC               | I/O              | I/O              |
| 113        | NC               | I/O              | I/O              |
| 114        | NC               | I/O              | I/O              |
| 115        | NC               | I/O              | I/O              |
| 116        | I/O              | I/O              | I/O              |
| 117        | I/O              | I/O              | I/O              |
| 118        | I/O              | I/O              | I/O              |
| 119        | I/O              | I/O              | I/O              |
| 120        | I/O              | I/O              | I/O              |
| 121        | I/O              | I/O              | I/O              |
| 122        | I/O              | I/O              | I/O              |
| 123        | I/O              | I/O              | I/O              |
| 124        | I/O              | I/O              | I/O              |
| 125        | I/O              | I/O              | I/O              |
| 126        | GND              | GND              | GND              |
| 127        | I/O              | I/O              | I/O              |
| 128        | I/O              | TCK, I/O         | TCK, I/O         |
| 129        | LP               | LP               | LP               |
| 130        | VCCA             | VCCA             | VCCA             |
| 131        | GND              | GND              | GND              |



| CQ208      |                  |
|------------|------------------|
| Pin Number | A42MX36 Function |
| 37         | I/O              |
| 38         | I/O              |
| 39         | I/O              |
| 40         | I/O              |
| 41         | I/O              |
| 42         | I/O              |
| 43         | I/O              |
| 44         | I/O              |
| 45         | I/O              |
| 46         | I/O              |
| 47         | I/O              |
| 48         | I/O              |
| 49         | I/O              |
| 50         | I/O              |
| 51         | I/O              |
| 52         | GND              |
| 53         | GND              |
| 54         | TMS, I/O         |
| 55         | TDI, I/O         |
| 56         | I/O              |
| 57         | WD, I/O          |
| 58         | WD, I/O          |
| 59         | I/O              |
| 60         | VCCI             |
| 61         | I/O              |
| 62         | I/O              |
| 63         | I/O              |
| 64         | I/O              |
| 65         | QCLKA, I/O       |
| 66         | WD, I/O          |
| 67         | WD, I/O          |
| 68         | I/O              |
| 69         | I/O              |
| 70         | WD, I/O          |
| 71         | WD, I/O          |
| 72         | I/O              |
| 73         | I/O              |



| Table 62 • CQ172 | 1/0  |
|------------------|------|
| 99               | I/O  |
| 100              | I/O  |
| 101              | I/O  |
| 102              | I/O  |
| 103              | GND  |
| 104              | I/O  |
| 105              | I/O  |
| 106              | VKS  |
| 107              | VPP  |
| 108              | GND  |
| 109              | VCCI |
| 110              | VSV  |
| 111              | I/O  |
| 112              | I/O  |
| 113              | VCC  |
| 114              | I/O  |
| 115              | I/O  |
| 116              | I/O  |
| 117              | I/O  |
| 118              | GND  |
| 119              | I/O  |
| 120              | I/O  |
| 121              | I/O  |
| 122              | I/O  |
| 123              | GNDI |
| 124              | I/O  |
| 125              | I/O  |
| 126              | I/O  |
| 127              | I/O  |
| 128              | I/O  |
| 129              | I/O  |
| 130              | I/O  |
| 131              | SDI  |
| 132              | I/O  |
| 133              | I/O  |
| 134              | I/O  |
| 135              | I/O  |
| 136              | VCCI |
| 137              | I/O  |
|                  | ~ ~  |