

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

E·XFI

| Product Status                 | Active                                                                   |
|--------------------------------|--------------------------------------------------------------------------|
| Number of LABs/CLBs            | -                                                                        |
| Number of Logic Elements/Cells | -                                                                        |
| Total RAM Bits                 | -                                                                        |
| Number of I/O                  | 72                                                                       |
| Number of Gates                | 14000                                                                    |
| Voltage - Supply               | 3V ~ 3.6V, 4.5V ~ 5.5V                                                   |
| Mounting Type                  | Surface Mount                                                            |
| Operating Temperature          | -55°C ~ 125°C (TC)                                                       |
| Package / Case                 | 84-LCC (J-Lead)                                                          |
| Supplier Device Package        | 84-PLCC (29.31x29.31)                                                    |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/a42mx09-plg84m |
|                                |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 2 40MX and 42MX FPGA Families

# 2.1 Features

The following sections list out various features of the 40MX and 42MX FPGA family devices.

## 2.1.1 High Capacity

- Single-Chip ASIC Alternative
- 3,000 to 54,000 System Gates
- Up to 2.5 kbits Configurable Dual-Port SRAM
- Fast Wide-Decode Circuitry
- Up to 202 User-Programmable I/O Pins

### 2.1.2 High Performance

- 5.6 ns Clock-to-Out
- 250 MHz Performance
- 5 ns Dual-Port SRAM Access
- 100 MHz FIFOs
- 7.5 ns 35-Bit Address Decode

## 2.1.3 HiRel Features

- Commercial, Industrial, Automotive, and Military Temperature Plastic Packages
- Commercial, Military Temperature, and MIL-STD-883 Ceramic Packages
- QML Certification
- Ceramic Devices Available to DSCC SMD

### 2.1.4 Ease of Integration

- Mixed-Voltage Operation (5.0 V or 3.3 V for core and I/Os), with PCI-Compliant I/Os
- Up to 100% Resource Utilization and 100% Pin Locking
- Deterministic, User-Controllable Timing
- Unique In-System Diagnostic and Verification Capability with Silicon Explorer II

# Low Power Consumption IEEE Standard 1149.1 (JTAG) Boundary Scan Testing

# 2.2 Product Profile

The following table gives the features of the products.

#### Table 1 • Product profile

| Device                                                 | A40MX02       | A40MX04       | A42MX09         | A42MX16         | A42MX24          | A42MX36              |
|--------------------------------------------------------|---------------|---------------|-----------------|-----------------|------------------|----------------------|
| Capacity<br>System Gates<br>SRAM Bits                  | 3,000         | 6,000<br>     | 14,000<br>-     | 24,000<br>-     | 36,000<br>       | 54,000<br>2.560      |
| Logic Modules<br>Sequential<br>Combinatorial<br>Decode | -<br>295<br>- | _<br>547<br>_ | 348<br>336<br>- | 624<br>608<br>- | 954<br>912<br>24 | 1,230<br>1,184<br>24 |
| Clock-to-Out                                           | 9.5 ns        | 9.5 ns        | 5.6 ns          | 6.1 ns          | 6.1 ns           | 6.3 ns               |
| SRAM Modules<br>(64x4 or 32x8)                         | _             | _             | _               | _               | _                | 10                   |
| Dedicated Flip-Flops                                   | _             | _             | 348             | 624             | 954              | 1,230                |

Figure 4 • 42MX S-Module Implementation



Up to 7-Input Function Plus D-Type Flip-Flop with Clear





Up to 7-Input Function Plus Latch



Up to 4-Input Function Plus Latch with Clear

Up to 8-Input Function (Same as C-Module)

A42MX24 and A42MX36 devices contain D-modules, which are arranged around the periphery of the device. D-modules contain wide-decode circuitry, providing a fast, wide-input AND function similar to that found in CPLD architectures (Figure 5, page 9). The D-module allows A42MX24 and A42MX36 devices to perform wide-decode functions at speeds comparable to CPLDs and PALs. The output of the D-module has a programmable inverter for active HIGH or LOW assertion. The D-module output is hardwired to an output pin, and can also be fed back into the array to be incorporated into other logic.

## 3.2.2 Dual-Port SRAM Modules

The A42MX36 device contains dual-port SRAM modules that have been optimized for synchronous or asynchronous applications. The SRAM modules are arranged in 256-bit blocks that can be configured as 32x8 or 64x4. SRAM modules can be cascaded together to form memory spaces of user-definable width and depth. A block diagram of the A42MX36 dual-port SRAM block is shown in Figure 6, page 9.

The A42MX36 SRAM modules are true dual-port structures containing independent read and write ports. Each SRAM module contains six bits of read and write addressing (RDAD[5:0] and WRAD[5:0], respectively) for 64x4-bit blocks. When configured in byte mode, the highest order address bits (RDAD5 and WRAD5) are not used. The read and write ports of the SRAM block contain independent clocks (RCLK and WCLK) with programmable polarities offering active HIGH or LOW implementation. The SRAM block contains eight data inputs (WD[7:0]), and eight outputs (RD[7:0]), which are connected to segmented vertical routing tracks.

The A42MX36 dual-port SRAM blocks provide an optimal solution for high-speed buffered applications requiring FIFO and LIFO queues. The ACTgen Macro Builder within Microsemi's designer software provides capability to quickly design memory functions with the SRAM blocks. Unused SRAM blocks can be used to implement registers for other user logic within the design.

### 3.2.3.3 Antifuse Structures

An antifuse is a "normally open" structure. The use of antifuses to implement a programmable logic device results in highly testable structures as well as efficient programming algorithms. There are no pre-existing connections; temporary connections can be made using pass transistors. These temporary connections can isolate individual antifuses to be programmed and individual circuit structures to be tested, which can be done before and after programming. For instance, all metal tracks can be tested for continuity and shorts between adjacent tracks, and the functionality of all logic modules can be verified.

#### Figure 7 • MX Routing Structure



### 3.2.4 Clock Networks

The 40MX devices have one global clock distribution network (CLK). A signal can be put on the CLK network by being routed through the CLKBUF buffer.

In 42MX devices, there are two low-skew, high-fanout clock distribution networks, referred to as CLKA and CLKB. Each network has a clock module (CLKMOD) that can select the source of the clock signal from any of the following (Figure 8, page 11):

- Externally from the CLKA pad, using CLKBUF buffer
- Externally from the CLKB pad, using CLKBUF buffer
- Internally from the CLKINTA input, using CLKINT buffer
- Internally from the CLKINTB input, using CLKINT buffer

The clock modules are located in the top row of I/O modules. Clock drivers and a dedicated horizontal clock track are located in each horizontal routing channel.

Clock input pads in both 40MX and 42MX devices can also be used as normal I/Os, bypassing the clock networks.

The A42MX36 device has four additional register control resources, called quadrant clock networks (Figure 9, page 11). Each quadrant clock provides a local, high-fanout resource to the contiguous logic modules within its quadrant of the device. Quadrant clock signals can originate from specific I/O pins or from the internal array and can be used as a secondary register clock, register clear, or output enable.

Designer software development tools provide a design library of I/O macro functions that can implement all I/O configurations supported by the MX FPGAs.

#### Figure 10 • 42MX I/O Module



Note: \*Can be configured as a Latch or D Flip-Flop (Using C-Module)

#### Figure 11 • PCI Output Structure of A42MX24 and A42MX36 Devices



# 3.3 Other Architectural Features

The following sections cover other architectural features of 40MX and 42MX FPGAs.

## 3.3.1 Performance

MX devices can operate with internal clock frequencies of 250 MHz, enabling fast execution of complex logic functions. MX devices are live on power-up and do not require auxiliary configuration devices and thus are an optimal platform to integrate the functionality contained in multiple programmable logic devices. In addition, designs that previously would have required a gate array to meet performance can be integrated into an MX device with improvements in cost and time-to-market. Using timing-driven place-and-route (TDPR) tools, designers can achieve highly deterministic device performance.

## 3.3.2 User Security

Microsemi FuseLock provides robust security against design theft. Special security fuses are hidden in the fabric of the device and protect against unauthorized users attempting to access the programming and/or probe interfaces. It is virtually impossible to identify or bypass these fuses without damaging the device, making Microsemi antifuse FPGAs protected with the highest level of security available from both invasive and noninvasive attacks.

Special security fuses in 40MX devices include the Probe Fuse and Program Fuse. The former disables the probing circuitry while the latter prohibits further programming of all fuses, including the Probe Fuse. In 42MX devices, there is the Security Fuse which, when programmed, both disables the probing circuitry and prohibits further programming of the device.

## 3.3.3 Programming

Device programming is supported through the Silicon Sculptor series of programmers. Silicon Sculptor is a compact, robust, single-site and multi-site device programmer for the PC. With standalone software, Silicon Sculptor is designed to allow concurrent programming of multiple units from the same PC.

#### Figure 13 • Silicon Explorer II Setup with 42MX



#### Table 8 • Device Configuration Options for Probe Capability

| Security Fuse(s) Programmed | Mode | PRA, PRB <sup>1</sup>  | SDI, SDO, DCLK <sup>1</sup> |
|-----------------------------|------|------------------------|-----------------------------|
| No                          | LOW  | User I/Os <sup>2</sup> | User I/Os <sup>2</sup>      |
| No                          | HIGH | Probe Circuit Outputs  | Probe Circuit Inputs        |
| Yes                         | _    | Probe Circuit Secured  | Probe Circuit Secured       |

1. Avoid using SDI, SDO, DCLK, PRA and PRB pins as input or bidirectional ports. Since these pins are active during probing, input signals will not pass through these pins and may cause contention.

2. If no user signal is assigned to these pins, they will behave as unused I/Os in this mode. See the Pin Descriptions, page 83 for information on unused I/O pins

## 3.4.7 Design Consideration

It is recommended to use a series  $70\Omega$  termination resistor on every probe connector (SDI, SDO, MODE, DCLK, PRA and PRB). The 70  $\Omega$  series termination is used to prevent data transmission corruption during probing and reading back the checksum.

## 3.4.8 IEEE Standard 1149.1 Boundary Scan Test (BST) Circuitry

42MX24 and 42MX36 devices are compatible with IEEE Standard 1149.1 (informally known as Joint Testing Action Group Standard or JTAG), which defines a set of hardware architecture and mechanisms for cost-effective board-level testing. The basic MX boundary-scan logic circuit is composed of the TAP (test access port), TAP controller, test data registers and instruction register (Figure 14, page 18). This circuit supports all mandatory IEEE 1149.1 instructions (EXTEST, SAMPLE/PRELOAD and BYPASS) and some optional instructions. Table 9, page 18 describes the ports that control JTAG testing, while Table 10, page 18 describes the test instructions supported by these MX devices.

Each test section is accessed through the TAP, which has four associated pins: TCK (test clock input), TDI and TDO (test data input and output), and TMS (test mode selector).

The TAP controller is a four-bit state machine. The '1's and '0's represent the values that must be present at TMS at a rising edge of TCK for the given state transition to occur. IR and DR indicate that the instruction register or the data register is operating in that state.

The TAP controller receives two control inputs (TMS and TCK) and generates control and clock signals for the rest of the test logic architecture. On power-up, the TAP controller enters the Test-Logic-Reset state. To guarantee a reset of the controller from any of the possible states, TMS must remain high for five TCK cycles.

42MX24 and 42MX36 devices support three types of test data registers: bypass, device identification, and boundary scan. The bypass register is selected when no other register needs to be accessed in a device. This speeds up test data transfer to other devices in a test data path. The 32-bit device identification register is a shift register with four fields (lowest significant byte (LSB), ID number, part number and version). The boundary-scan register observes and controls the state of each I/O pin.



Figure 35 • 40MX Junction Temperature and Voltage Derating Curves (Normalized to TJ = 25°C, VCC = 5.0 V)

Note: This derating factor applies to all routing and propagation delays



|              | Temperature |       |      |      |      |      |       |  |  |  |  |  |  |
|--------------|-------------|-------|------|------|------|------|-------|--|--|--|--|--|--|
| 42MX Voltage | –55°C       | –40°C | 0°C  | 25°C | 70°C | 85°C | 125°C |  |  |  |  |  |  |
| 3.00         | 0.97        | 1.00  | 1.10 | 1.15 | 1.32 | 1.36 | 1.45  |  |  |  |  |  |  |
| 3.30         | 0.84        | 0.87  | 0.96 | 1.00 | 1.15 | 1.18 | 1.26  |  |  |  |  |  |  |
| 3.60         | 0.81        | 0.84  | 0.92 | 0.96 | 1.10 | 1.13 | 1.21  |  |  |  |  |  |  |

## Figure 36 • 42MX Junction Temperature and Voltage Derating Curves

(Normalized to  $TJ = 25^{\circ}C$ , VCCA = 3.3 V)



Note: This derating factor applies to all routing and propagation delays

Table 31 • 40MX Temperature and Voltage Derating Factors (Normalized to TJ = 25°C, VCC = 3.3 V)

|              | Temperat | ure   |      |      |      |      |       |
|--------------|----------|-------|------|------|------|------|-------|
| 40MX Voltage | –55°C    | –40°C | 0°C  | 25°C | 70°C | 85°C | 125°C |
| 3.00         | 1.08     | 1.12  | 1.21 | 1.26 | 1.50 | 1.64 | 2.00  |
| 3.30         | 0.86     | 0.89  | 0.96 | 1.00 | 1.19 | 1.30 | 1.59  |

# Table 40 •A42MX16 Timing Characteristics (Nominal 5.0 V Operation) (continued) (Worst-Case Commercial<br/>Conditions, VCCA = 4.75 V, T<sub>J</sub> = 70°C)

|                    |                                            |                        | –3 S       | peed       | –2 S       | peed       | –1 Sp      | beed       | Std S      | peed       | –F Sp      | beed       |          |
|--------------------|--------------------------------------------|------------------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|----------|
| Paramet            | er / Description                           |                        | Min.       | Max.       | Units    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                       |                        |            | 1.3        |            | 1.4        |            | 1.6        |            | 1.9        |            | 2.7        | ns       |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                       |                        |            | 1.6        |            | 1.7        |            | 2.0        |            | 2.3        |            | 3.2        | ns       |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                       |                        |            | 2.6        |            | 2.9        |            | 3.2        |            | 3.8        |            | 5.3        | ns       |
| Logic M            | odule Sequential Timi                      | ng <sup>3,4</sup>      |            |            |            |            |            |            |            |            |            |            |          |
| t <sub>SUD</sub>   | Flip-Flop (Latch)<br>Data Input Set-Up     |                        | 0.3        |            | 0.4        |            | 0.4        |            | 0.5        |            | 0.7        |            | ns       |
| t <sub>HD</sub>    | Flip-Flop (Latch) Data                     | Input Hold             | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | ns       |
| t <sub>SUENA</sub> | Flip-Flop (Latch) Enab                     | ole Set-Up             | 0.7        |            | 0.8        |            | 0.9        |            | 1.0        |            | 1.4        |            | ns       |
| t <sub>HENA</sub>  | Flip-Flop (Latch) Enab                     | le Hold                | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | ns       |
| t <sub>WCLKA</sub> | Flip-Flop (Latch)<br>Clock Active Pulse Wi | dth                    | 3.4        |            | 3.8        |            | 4.3        |            | 5.0        |            | 7.1        |            | ns       |
| t <sub>WASYN</sub> | Flip-Flop (Latch)<br>Asynchronous Pulse \  | Vidth                  | 4.5        |            | 5.0        |            | 5.6        |            | 6.6        |            | 9.2        |            | ns       |
| t <sub>A</sub>     | Flip-Flop Clock Input I                    | Period                 | 6.8        |            | 7.6        |            | 8.6        |            | 10.1       |            | 14.1       |            | ns       |
| t <sub>INH</sub>   | Input Buffer Latch Hol                     | d                      | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | ns       |
| t <sub>INSU</sub>  | Input Buffer Latch Set                     | -Up                    | 0.5        |            | 0.5        |            | 0.6        |            | 0.7        |            | 1.0        |            | ns       |
| t <sub>OUTH</sub>  | Output Buffer Latch H                      | old                    | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | ns       |
| t <sub>OUTSU</sub> | Output Buffer Latch S                      | et-Up                  | 0.5        |            | 0.5        |            | 0.6        |            | 0.7        |            | 1.0        |            | ns       |
| f <sub>MAX</sub>   | Flip-Flop (Latch) Clock                    | k Frequency            |            | 215        |            | 195        |            | 179        |            | 156        |            | 94         | MHz      |
| Input Mo           | odule Propagation Del                      | ays                    |            |            |            |            |            |            |            |            |            |            |          |
| t <sub>INYH</sub>  | Pad-to-Y HIGH                              |                        |            | 1.1        |            | 1.2        |            | 1.3        |            | 1.6        |            | 2.2        | ns       |
| t <sub>INYL</sub>  | Pad-to-Y LOW                               |                        |            | 0.8        |            | 0.9        |            | 1.0        |            | 1.2        |            | 1.7        | ns       |
| t <sub>INGH</sub>  | G to Y HIGH                                |                        |            | 1.4        |            | 1.6        |            | 1.8        |            | 2.1        |            | 2.9        | ns       |
| t <sub>INGL</sub>  | G to Y LOW                                 |                        |            | 1.4        |            | 1.6        |            | 1.8        |            | 2.1        |            | 2.9        | ns       |
| Input Mo           | odule Predicted Routin                     | ng Delays <sup>2</sup> |            |            |            |            |            |            |            |            |            |            |          |
| t <sub>IRD1</sub>  | FO = 1 Routing Delay                       |                        |            | 1.8        |            | 2.0        |            | 2.3        |            | 2.7        |            | 4.0        | ns       |
| t <sub>IRD2</sub>  | FO = 2 Routing Delay                       |                        |            | 2.1        |            | 2.3        |            | 2.6        |            | 3.1        |            | 4.3        | ns       |
| t <sub>IRD3</sub>  | FO = 3 Routing Delay                       |                        |            | 2.3        |            | 2.6        |            | 3.0        |            | 3.5        |            | 4.9        | ns       |
| t <sub>IRD4</sub>  | FO = 4 Routing Delay                       |                        |            | 2.6        |            | 3.0        |            | 3.3        |            | 3.9        |            | 5.4        | ns       |
| t <sub>IRD8</sub>  | FO = 8 Routing Delay                       |                        |            | 3.6        |            | 4.0        |            | 4.6        |            | 5.4        |            | 7.5        | ns       |
| Global C           | Clock Network                              |                        |            |            |            |            |            |            |            |            |            |            |          |
| t <sub>СКН</sub>   | Input LOW to HIGH                          | FO = 32<br>FO = 384    |            | 2.6<br>2.9 |            | 2.9<br>3.2 |            | 3.3<br>3.6 |            | 3.9<br>4.3 |            | 5.4<br>6.0 | ns<br>ns |
| t <sub>CKL</sub>   | Input HIGH to LOW                          | FO = 32<br>FO = 384    |            | 3.8<br>4.5 |            | 4.2<br>5.0 |            | 4.8<br>5.6 |            | 5.6<br>6.6 |            | 7.8<br>9.2 | ns<br>ns |
| t <sub>PWH</sub>   | Minimum Pulse Width<br>HIGH                | FO = 32<br>FO = 384    | 3.2<br>3.7 |            | 3.5<br>4.1 |            | 4.0<br>4.6 |            | 4.7<br>5.4 |            | 6.6<br>7.6 |            | ns<br>ns |

|                   |                                                          | -3 Speed | -2 Speed    | -1 Speed  | Std Speed | –F Speed  |       |
|-------------------|----------------------------------------------------------|----------|-------------|-----------|-----------|-----------|-------|
| Parame            | eter / Description                                       | Min. Max | . Min. Max. | Min. Max. | Min. Max. | Min. Max. | Units |
| CMOS              | Output Module Timing <sup>5</sup>                        |          |             |           |           |           |       |
| t <sub>DLH</sub>  | Data-to-Pad HIGH                                         | 3.2      | 3.6         | 4.0       | 4.7       | 6.6       | ns    |
| t <sub>DHL</sub>  | Data-to-Pad LOW                                          | 2.5      | 2.7         | 3.1       | 3.6       | 5.1       | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to HIGH                                     | 2.7      | 3.0         | 3.4       | 4.0       | 5.6       | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to LOW                                      | 3.0      | 3.3         | 3.8       | 4.4       | 6.2       | ns    |
| t <sub>ENHZ</sub> | Enable Pad HIGH to Z                                     | 5.4      | 6.0         | 6.8       | 8.0       | 11.2      | ns    |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z                                      | 5.0      | 5.6         | 6.3       | 7.4       | 10.4      | ns    |
| t <sub>GLH</sub>  | G-to-Pad HIGH                                            | 5.1      | 5.6         | 6.4       | 7.5       | 10.5      | ns    |
| t <sub>GHL</sub>  | G-to-Pad LOW                                             | 5.1      | 5.6         | 6.4       | 7.5       | 10.5      | ns    |
| t <sub>LCO</sub>  | I/O Latch Clock-to-Out<br>(Pad-to-Pad), 64 Clock Loading | 5.7      | 6.3         | 7.1       | 8.4       | 11.9      | ns    |
| t <sub>ACO</sub>  | Array Clock-to-Out<br>(Pad-to-Pad), 64 Clock Loading     | 8.0      | 8.9         | 10.1      | 11.9      | 16.7      | ns    |
| d <sub>TLH</sub>  | Capacitive Loading, LOW to HIGH                          | 0.03     | 3 0.03      | 0.03      | 0.04      | 0.06      | ns/pF |

# Table 40 • A42MX16 Timing Characteristics (Nominal 5.0 V Operation) (continued) (Worst-Case Commercial Conditions, VCCA = 4.75 V, T<sub>J</sub> = 70°C)

1. For dual-module macros, use  $t_{PD1} + t_{RD1} + t_{PDn}$ ,  $t_{CO} + t_{RD1} + t_{PDn}$ , or  $t_{PD1} + t_{RD1} + t_{SUD}$ , point and position whichever is appropriate.

2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual performance.

3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the Timer utility.

4. Set-up and hold timing parameters for the input buffer latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time.

5. Delays based on 35 pF loading

| Table 41 • | A42MX16 Timing Characteristics (Nominal 3.3 V Operation) (Worst-Case Commercial Conditions, |
|------------|---------------------------------------------------------------------------------------------|
|            | VCCA = 3.0 V, T <sub>J</sub> = 70°C)                                                        |

|                  |                                             | -3 Sj | beed | –2 Sp | beed | –1 S | peed | Std S | Speed | –F Sp | beed |       |
|------------------|---------------------------------------------|-------|------|-------|------|------|------|-------|-------|-------|------|-------|
| Paramet          | er / Description                            | Min.  | Max. | Min.  | Max. | Min. | Max. | Min.  | Max.  | Min.  | Max. | Units |
| Logic Mo         | odule Propagation Delays <sup>1</sup>       |       |      |       |      |      |      |       |       |       |      |       |
| t <sub>PD1</sub> | Single Module                               |       | 1.9  |       | 2.1  |      | 2.4  |       | 2.8   |       | 4.0  | ns    |
| t <sub>CO</sub>  | Sequential Clock-to-Q                       |       | 2.0  |       | 2.2  |      | 2.5  |       | 3.0   |       | 4.2  | ns    |
| t <sub>GO</sub>  | Latch G-to-Q                                |       | 1.9  |       | 2.1  |      | 2.4  |       | 2.8   |       | 4.0  | ns    |
| t <sub>RS</sub>  | Flip-Flop (Latch) Reset-to-Q                |       | 2.2  |       | 2.4  |      | 2.8  |       | 3.3   |       | 4.6  | ns    |
| Logic Mo         | odule Predicted Routing Delays <sup>2</sup> |       |      |       |      |      |      |       |       |       |      |       |
| t <sub>RD1</sub> | FO = 1 Routing Delay                        |       | 1.1  |       | 1.2  |      | 1.4  |       | 1.6   |       | 2.3  | ns    |
| t <sub>RD2</sub> | FO = 2 Routing Delay                        |       | 1.5  |       | 1.6  |      | 1.8  |       | 2.1   |       | 3.0  | ns    |
| t <sub>RD3</sub> | FO = 3 Routing Delay                        |       | 1.8  |       | 2.0  |      | 2.3  |       | 2.7   |       | 3.8  | ns    |
| t <sub>RD4</sub> | FO = 4 Routing Delay                        |       | 2.2  |       | 2.4  |      | 2.7  |       | 3.2   |       | 4.5  | ns    |
| t <sub>RD8</sub> | FO = 8 Routing Delay                        |       | 3.6  |       | 4.0  |      | 4.5  |       | 5.3   |       | 7.5  | ns    |

|                   |                                                 | –3 S | peed | –2 Sp | beed | –1 S | beed | Std S | peed | –F S | peed |       |
|-------------------|-------------------------------------------------|------|------|-------|------|------|------|-------|------|------|------|-------|
| Parameter         | r / Description                                 | Min. | Max. | Min.  | Max. | Min. | Max. | Min.  | Max. | Min. | Max. | Units |
| CMOS Ou           | tput Module Timing <sup>5</sup>                 |      |      |       |      |      |      |       |      |      |      |       |
| t <sub>DLH</sub>  | Data-to-Pad HIGH                                |      | 3.1  |       | 3.5  |      | 3.9  |       | 4.6  |      | 6.4  | ns    |
| t <sub>DHL</sub>  | Data-to-Pad LOW                                 |      | 2.4  |       | 2.6  |      | 3.0  |       | 3.5  |      | 4.9  | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to HIGH                            |      | 2.5  |       | 2.8  |      | 3.2  |       | 3.8  |      | 5.3  | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to LOW                             |      | 2.8  |       | 3.1  |      | 3.5  |       | 4.2  |      | 5.8  | ns    |
| t <sub>ENHZ</sub> | Enable Pad HIGH to Z                            |      | 5.2  |       | 5.7  |      | 6.5  |       | 7.6  |      | 10.7 | ns    |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z                             |      | 4.8  |       | 5.3  |      | 6.0  |       | 7.1  |      | 9.9  | ns    |
| t <sub>GLH</sub>  | G-to-Pad HIGH                                   |      | 4.9  |       | 5.4  |      | 6.2  |       | 7.2  |      | 10.1 | ns    |
| t <sub>GHL</sub>  | G-to-Pad LOW                                    |      | 4.9  |       | 5.4  |      | 6.2  |       | 7.2  |      | 10.1 | ns    |
| t <sub>LSU</sub>  | I/O Latch Set-Up                                | 0.5  |      | 0.5   |      | 0.6  |      | 0.7   |      | 1.0  |      | ns    |
| t <sub>LH</sub>   | I/O Latch Hold                                  | 0.0  |      | 0.0   |      | 0.0  |      | 0.0   |      | 0.0  |      | ns    |
| t <sub>LCO</sub>  | I/O Latch Clock-to-Out<br>(Pad-to-Pad) 32 I/O   |      | 5.5  |       | 6.1  |      | 6.9  |       | 8.1  |      | 11.3 | ns    |
| t <sub>ACO</sub>  | Array Latch Clock-to-Out<br>(Pad-to-Pad) 32 I/O |      | 10.6 |       | 11.8 |      | 13.4 |       | 15.7 |      | 22.0 | ns    |
| d <sub>TLH</sub>  | Capacitive Loading, LOW to HIGH                 |      | 0.04 |       | 0.04 |      | 0.04 |       | 0.05 |      | 0.07 | ns/pF |
| d <sub>THL</sub>  | Capacitive Loading, HIGH to LOW                 |      | 0.03 |       | 0.03 |      | 0.03 |       | 0.04 |      | 0.06 | ns/pF |

# Table 42 •A42MX24 Timing Characteristics (Nominal 5.0 V Operation) (continued) (Worst-Case Commercial<br/>Conditions, VCCA = 4.75 V, T<sub>J</sub> = 70°C)

1. For dual-module macros, use  $t_{PD1} + t_{RD1} + t_{PDn}$ ,  $t_{CO} + t_{RD1} + t_{PDn}$ , or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual performance.

3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the Timer utility.

4. Set-up and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time.

5. Delays based on 35 pF loading

# Table 43 •A42MX24 Timing Characteristics (Nominal 3.3 V Operation) (Worst-Case Commercial Conditions,<br/>VCCA = 3.0 V, T<sub>J</sub> = 70°C)

|                  |                                             | –3 S | peed | –2 Sp | beed | –1 S | beed | Std S | peed | –F Sj | beed |       |
|------------------|---------------------------------------------|------|------|-------|------|------|------|-------|------|-------|------|-------|
| Paramete         | er / Description                            | Min. | Max. | Min.  | Max. | Min. | Max. | Min.  | Max. | Min.  | Max. | Units |
| Logic Mo         | odule Combinatorial Functions <sup>1</sup>  |      |      |       |      |      |      |       |      |       |      |       |
| t <sub>PD</sub>  | Internal Array Module Delay                 |      | 2.0  |       | 1.8  |      | 2.1  |       | 2.5  |       | 3.4  | ns    |
| t <sub>PDD</sub> | Internal Decode Module Delay                |      | 1.1  |       | 2.2  |      | 2.5  |       | 3.0  |       | 4.2  | ns    |
| Logic Mo         | odule Predicted Routing Delays <sup>2</sup> |      |      |       |      |      |      |       |      |       |      |       |
| t <sub>RD1</sub> | FO = 1 Routing Delay                        |      | 1.7  |       | 1.3  |      | 1.4  |       | 1.7  |       | 2.3  | ns    |
| t <sub>RD2</sub> | FO = 2 Routing Delay                        |      | 2.0  |       | 1.6  |      | 1.8  |       | 2.1  |       | 3.0  | ns    |
| t <sub>RD3</sub> | FO = 3 Routing Delay                        |      | 1.1  |       | 2.0  |      | 2.2  |       | 2.6  |       | 3.7  | ns    |
| t <sub>RD4</sub> | FO = 4 Routing Delay                        |      | 1.5  |       | 2.3  |      | 2.6  |       | 3.1  |       | 4.3  | ns    |
| t <sub>RD5</sub> | FO = 8 Routing Delay                        |      | 1.8  |       | 3.7  |      | 4.2  |       | 5.0  |       | 7.0  | ns    |

# 4 Package Pin Assignments

The following figures and tables give the details of the package pin assignments.

Figure 38 • PL44



#### Table 47 • PL44

| PL44       |                  |                  |
|------------|------------------|------------------|
| Pin Number | A40MX02 Function | A40MX04 Function |
| 1          | I/O              | I/O              |
| 2          | I/O              | I/O              |
| 3          | VCC              | VCC              |
| 4          | I/O              | I/O              |
| 5          | I/O              | I/O              |
| 6          | I/O              | I/O              |
| 7          | I/O              | I/O              |
| 8          | I/O              | I/O              |
| 9          | I/O              | I/O              |
| 10         | GND              | GND              |
| 11         | I/O              | I/O              |
| 12         | I/O              | I/O              |
| 13         | I/O              | I/O              |
| 14         | VCC              | VCC              |
| 15         | I/O              | I/O              |
| 16         | VCC              | VCC              |
| 17         | I/O              | I/O              |
| 18         | I/O              | I/O              |
| 19         | I/O              | I/O              |
| 20         | I/O              | I/O              |
|            |                  |                  |

#### Table 50 • PQ 100

| PQ100      |                  |                  |                  |                  |
|------------|------------------|------------------|------------------|------------------|
| Pin Number | A40MX02 Function | A40MX04 Function | A42MX09 Function | A42MX16 Function |
| 19         | VCC              | V <sub>CC</sub>  | I/O              | I/O              |
| 20         | I/O              | I/O              | I/O              | I/O              |
| 21         | I/O              | I/O              | I/O              | I/O              |
| 22         | I/O              | I/O              | GND              | GND              |
| 23         | I/O              | I/O              | I/O              | I/O              |
| 24         | I/O              | I/O              | I/O              | I/O              |
| 25         | I/O              | I/O              | I/O              | I/O              |
| 26         | I/O              | I/O              | I/O              | I/O              |
| 27         | NC               | NC               | I/O              | I/O              |
| 28         | NC               | NC               | I/O              | I/O              |
| 29         | NC               | NC               | I/O              | I/O              |
| 30         | NC               | NC               | I/O              | I/O              |
| 31         | NC               | I/O              | I/O              | I/O              |
| 32         | NC               | I/O              | I/O              | I/O              |
| 33         | NC               | I/O              | I/O              | I/O              |
| 34         | I/O              | I/O              | GND              | GND              |
| 35         | I/O              | I/O              | I/O              | I/O              |
| 36         | GND              | GND              | I/O              | I/O              |
| 37         | GND              | GND              | I/O              | I/O              |
| 38         | I/O              | I/O              | I/O              | I/O              |
| 39         | I/O              | I/O              | I/O              | I/O              |
| 40         | I/O              | I/O              | VCCA             | VCCA             |
| 41         | I/O              | I/O              | I/O              | I/O              |
| 42         | I/O              | I/O              | I/O              | I/O              |
| 43         | VCC              | VCC              | I/O              | I/O              |
| 44         | VCC              | VCC              | I/O              | I/O              |
| 45         | I/O              | I/O              | I/O              | I/O              |
| 46         | I/O              | I/O              | GND              | GND              |
| 47         | I/O              | I/O              | I/O              | I/O              |
| 48         | NC               | I/O              | I/O              | I/O              |
| 49         | NC               | I/O              | I/O              | I/O              |
| 50         | NC               | I/O              | I/O              | I/O              |
| 51         | NC               | NC               | I/O              | I/O              |
| 52         | NC               | NC               | SDO, I/O         | SDO, I/O         |
| 53         | NC               | NC               | I/O              | I/O              |
| 54         | NC               | NC               | I/O              | I/O              |
| 55         | NC               | NC               | I/O              | I/O              |

#### Table 52 • PQ160

| PQ160      |                  |                  |                  |
|------------|------------------|------------------|------------------|
| Pin Number | A42MX09 Function | A42MX16 Function | A42MX24 Function |
| 21         | CLKA, I/O        | CLKA, I/O        | CLKA, I/O        |
| 22         | I/O              | I/O              | I/O              |
| 23         | PRA, I/O         | PRA, I/O         | PRA, I/O         |
| 24         | NC               | I/O              | WD, I/O          |
| 25         | I/O              | I/O              | WD, I/O          |
| 26         | I/O              | I/O              | I/O              |
| 27         | I/O              | I/O              | I/O              |
| 28         | NC               | I/O              | I/O              |
| 29         | I/O              | I/O              | WD, I/O          |
| 30         | GND              | GND              | GND              |
| 31         | NC               | I/O              | WD, I/O          |
| 32         | I/O              | I/O              | I/O              |
| 33         | I/O              | I/O              | I/O              |
| 34         | I/O              | I/O              | I/O              |
| 35         | NC               | VCCI             | VCCI             |
| 36         | I/O              | I/O              | WD, I/O          |
| 37         | I/O              | I/O              | WD, I/O          |
| 38         | SDI, I/O         | SDI, I/O         | SDI, I/O         |
| 39         | I/O              | I/O              | I/O              |
| 40         | GND              | GND              | GND              |
| 41         | I/O              | I/O              | I/O              |
| 42         | I/O              | I/O              | I/O              |
| 43         | I/O              | I/O              | I/O              |
| 44         | GND              | GND              | GND              |
| 45         | I/O              | I/O              | I/O              |
| 46         | I/O              | I/O              | I/O              |
| 47         | I/O              | I/O              | I/O              |
| 48         | I/O              | I/O              | I/O              |
| 49         | GND              | GND              | GND              |
| 50         | I/O              | I/O              | I/O              |
| 51         | I/O              | I/O              | I/O              |
| 52         | NC               | I/O              | I/O              |
| 53         | I/O              | I/O              | I/O              |
| 54         | NC               | VCCA             | VCCA             |
| 55         | I/O              | I/O              | I/O              |
| 56         | I/O              | I/O              | I/O              |
| 57         | VCCA             | VCCA             | VCCA             |

#### Table 53 • PQ208

| PQ208      |                  |                  |                  |
|------------|------------------|------------------|------------------|
| Pin Number | A42MX16 Function | A42MX24 Function | A42MX36 Function |
| 132        | VCCI             | VCCI             | VCCI             |
| 133        | VCCA             | VCCA             | VCCA             |
| 134        | I/O              | I/O              | I/O              |
| 135        | I/O              | I/O              | I/O              |
| 136        | VCCA             | VCCA             | VCCA             |
| 137        | I/O              | I/O              | I/O              |
| 138        | I/O              | I/O              | I/O              |
| 139        | I/O              | I/O              | I/O              |
| 140        | I/O              | I/O              | I/O              |
| 141        | NC               | I/O              | I/O              |
| 142        | I/O              | I/O              | I/O              |
| 143        | I/O              | I/O              | I/O              |
| 144        | I/O              | I/O              | I/O              |
| 145        | I/O              | I/O              | I/O              |
| 146        | NC               | I/O              | I/O              |
| 147        | NC               | I/O              | I/O              |
| 148        | NC               | I/O              | I/O              |
| 149        | NC               | I/O              | I/O              |
| 150        | GND              | GND              | GND              |
| 151        | I/O              | I/O              | I/O              |
| 152        | I/O              | I/O              | I/O              |
| 153        | I/O              | I/O              | I/O              |
| 154        | I/O              | I/O              | I/O              |
| 155        | I/O              | I/O              | I/O              |
| 156        | I/O              | I/O              | I/O              |
| 157        | GND              | GND              | GND              |
| 158        | I/O              | I/O              | I/O              |
| 159        | SDI, I/O         | SDI, I/O         | SDI, I/O         |
| 160        | I/O              | I/O              | I/O              |
| 161        | I/O              | WD, I/O          | WD, I/O          |
| 162        | I/O              | WD, I/O          | WD, I/O          |
| 163        | I/O              | I/O              | I/O              |
| 164        | VCCI             | VCCI             | VCCI             |
| 165        | NC               | I/O              | I/O              |
| 166        | NC               | I/O              | I/O              |
| 167        | I/O              | I/O              | I/O              |
| 168        | I/O              | WD, I/O          | WD, I/O          |

#### Table 53 • PQ208

| PQ208      |                  |                  |                  |
|------------|------------------|------------------|------------------|
| Pin Number | A42MX16 Function | A42MX24 Function | A42MX36 Function |
| 206        | I/O              | I/O              | I/O              |
| 207        | DCLK, I/O        | DCLK, I/O        | DCLK, I/O        |
| 208        | I/O              | I/O              | I/O              |

#### Figure 45 • PQ240



Note: This figure shows the 240-Pin PQFP Package top view.

#### Table 54 • PQ240

| PQ240      |                  |  |
|------------|------------------|--|
| Pin Number | A42MX36 Function |  |
| 1          | I/O              |  |
| 2          | DCLK, I/O        |  |
| 3          | I/O              |  |
| 4          | I/O              |  |
| 5          | I/O              |  |
| 6          | WD, I/O          |  |
| 7          | WD, I/O          |  |
| 8          | VCCI             |  |
| 9          | I/O              |  |
| 10         | I/O              |  |
| 11         | I/O              |  |
| 12         | I/O              |  |
| 13         | I/O              |  |
| 14         | I/O              |  |
|            |                  |  |

| VQ80       |                     |                     |
|------------|---------------------|---------------------|
| Pin Number | A40MX02<br>Function | A40MX04<br>Function |
| 49         | I/O                 | I/O                 |
| 50         | CLK, I/O            | CLK, I/O            |
| 51         | I/O                 | I/O                 |
| 52         | MODE                | MODE                |
| 53         | VCC                 | VCC                 |
| 54         | NC                  | I/O                 |
| 55         | NC                  | I/O                 |
| 56         | NC                  | I/O                 |
| 57         | SDI, I/O            | SDI, I/O            |
| 58         | DCLK, I/O           | DCLK, I/C           |
| 59         | PRA, I/O            | PRA, I/O            |
| 60         | NC                  | NC                  |
| 61         | PRB, I/O            | PRB, I/O            |
| 62         | I/O                 | I/O                 |
| 63         | I/O                 | I/O                 |
| 64         | I/O                 | I/O                 |
| 65         | I/O                 | I/O                 |
| 66         | I/O                 | I/O                 |
| 67         | I/O                 | I/O                 |
| 68         | GND                 | GND                 |
| 69         | I/O                 | I/O                 |
| 70         | I/O                 | I/O                 |
| 71         | I/O                 | I/O                 |
| 72         | I/O                 | I/O                 |
| 73         | I/O                 | I/O                 |
| 74         | VCC                 | VCC                 |
| 75         | I/O                 | I/O                 |
| 76         | I/O                 | I/O                 |
| 77         | I/O                 | I/O                 |
| 78         | I/O                 | I/O                 |
| 79         | I/O                 | I/O                 |
| 30         | I/O                 | I/O                 |

| VQ100      |                     |                     |
|------------|---------------------|---------------------|
| Pin Number | A42MX09<br>Function | A42MX16<br>Function |
| 57         | I/O                 | I/O                 |
| 58         | I/O                 | I/O                 |
| 59         | I/O                 | I/O                 |
| 60         | I/O                 | I/O                 |
| 61         | I/O                 | I/O                 |
| 62         | LP                  | LP                  |
| 63         | VCCA                | VCCA                |
| 64         | VCCI                | VCCI                |
| 65         | VCCA                | VCCA                |
| 66         | I/O                 | I/O                 |
| 67         | I/O                 | I/O                 |
| 68         | I/O                 | I/O                 |
| 69         | I/O                 | I/O                 |
| 70         | GND                 | GND                 |
| 71         | I/O                 | I/O                 |
| 72         | I/O                 | I/O                 |
| 73         | I/O                 | I/O                 |
| 74         | I/O                 | I/O                 |
| 75         | I/O                 | I/O                 |
| 76         | I/O                 | I/O                 |
| 7          | SDI, I/O            | SDI, I/O            |
| 78         | I/O                 | I/O                 |
| 79         | I/O                 | I/O                 |
| 30         | I/O                 | I/O                 |
| 31         | I/O                 | I/O                 |
| 32         | GND                 | GND                 |
| 83         | I/O                 | I/O                 |
| 34         | I/O                 | I/O                 |
| 35         | PRA, I/O            | PRA, I/O            |
| 36         | I/O                 | I/O                 |
| 37         | CLKA, I/O           | CLKA, I/C           |
| 38         | VCCA                | VCCA                |
| 39         | I/O                 | I/O                 |
| 90         | CLKB, I/O           | CLKB, I/O           |
| 91         | I/O                 | I/O                 |
| 92         | PRB, I/O            | PRB, I/O            |

#### Figure 50 • CQ256



| A42MX36 Function |
|------------------|
| NC               |
| GND              |
| I/O              |
| GND              |
| I/O              |
|                  |

| CQ256      |                  |
|------------|------------------|
| Pin Number | A42MX36 Function |
| 207        | I/O              |
| 208        | I/O              |
| 209        | QCLKC, I/O       |
| 210        | I/O              |
| 211        | WD, I/O          |
| 212        | WD, I/O          |
| 213        | I/O              |
| 214        | I/O              |
| 215        | WD, I/O          |
| 216        | WD, I/O          |
| 217        | I/O              |
| 218        | PRB, I/O         |
| 219        | I/O              |
| 220        | CLKB, I/O        |
| 221        | I/O              |
| 222        | GND              |
| 223        | GND              |
| 224        | VCCA             |
| 225        | VCCI             |
| 226        | I/O              |
| 227        | CLKA, I/O        |
| 228        | I/O              |
| 229        | PRA, I/O         |
| 230        | I/O              |
| 231        | I/O              |
| 232        | WD, I/O          |
| 233        | WD, I/O          |
| 234        | I/O              |
| 235        | I/O              |
| 236        | I/O              |
| 237        | I/O              |
| 238        | I/O              |
| 239        | I/O              |
| 240        | QCLKD, I/O       |
| 241        | I/O              |
| 242        | WD, I/O          |
| 243        | GND              |

| Table 60 • BG272 |                  |  |  |
|------------------|------------------|--|--|
| BG272            |                  |  |  |
| Pin Number       | A42MX36 Function |  |  |
| A6               | I/O              |  |  |
| A7               | WD, I/O          |  |  |
| A8               | WD, I/O          |  |  |
| A9               | I/O              |  |  |
| A10              | I/O              |  |  |
| A11              | CLKA             |  |  |
| A12              | I/O              |  |  |
| A13              | I/O              |  |  |
| A14              | I/O              |  |  |
| A15              | I/O              |  |  |
| A16              | WD, I/O          |  |  |
| A17              | I/O              |  |  |
| A18              | I/O              |  |  |
| A19              | GND              |  |  |
| A20              | GND              |  |  |
| B1               | GND              |  |  |
| B2               | GND              |  |  |
| B3               | DCLK, I/O        |  |  |
| B4               | I/O              |  |  |
| B5               | I/O              |  |  |
| B6               | I/O              |  |  |
| B7               | WD, I/O          |  |  |
| B8               | I/O              |  |  |
| B9               | PRB, I/O         |  |  |
| B10              | I/O              |  |  |
| B11              | I/O              |  |  |
| B12              | WD, I/O          |  |  |
| B13              | I/O              |  |  |
| B14              | I/O              |  |  |
| B15              | WD, I/O          |  |  |
| B16              | I/O              |  |  |
| B17              | WD, I/O          |  |  |
| B18              | I/O              |  |  |
| B19              | GND              |  |  |
| B20              | GND              |  |  |
| C1               | I/O              |  |  |
| C2               | MODE             |  |  |

### Figure 53 • CQ172

#### Table 62 • CQ172

| CQ172      |                     |  |
|------------|---------------------|--|
| Pin Number | A42MX16<br>Function |  |
| 1          | MODE                |  |
| 2          | I/O                 |  |
| 3          | I/O                 |  |
| 4          | I/O                 |  |
| 5          | I/O                 |  |
| 6          | I/O                 |  |
| 7          | GND                 |  |
| 8          | I/O                 |  |
| 9          | I/O                 |  |
| 10         | I/O                 |  |
| 11         | I/O                 |  |
| 12         | VCC                 |  |
| 13         | I/O                 |  |
| 14         | I/O                 |  |
| 15         | I/O                 |  |
| 16         | I/O                 |  |
| 17         | GND                 |  |
| 18         | I/O                 |  |
| 19         | I/O                 |  |
| 20         | I/O                 |  |