

Welcome to E-XFL.COM

### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

E·XFI

| Details                        |                                                                            |
|--------------------------------|----------------------------------------------------------------------------|
| Product Status                 | Active                                                                     |
| Number of LABs/CLBs            | -                                                                          |
| Number of Logic Elements/Cells | -                                                                          |
| Total RAM Bits                 | -                                                                          |
| Number of I/O                  | 125                                                                        |
| Number of Gates                | 36000                                                                      |
| Voltage - Supply               | 3V ~ 3.6V, 4.5V ~ 5.5V                                                     |
| Mounting Type                  | Surface Mount                                                              |
| Operating Temperature          | -40°C ~ 85°C (TA)                                                          |
| Package / Case                 | 160-BQFP                                                                   |
| Supplier Device Package        | 160-PQFP (28x28)                                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/a42mx24-1pqg160i |
|                                |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- The Transient Current, page 13 is new (SAR 36930).
- Package names were revised according to standards established in Package Mechanical Drawings (SAR 34774)

# 1.7 Revision 9.0

The following is a summary of the changes in revision 9.0 of this document

In Table 20, page 23, the limits in VI were changed from -0.5 to VCCI + 0.5 to -0.5 to VCCA + 0.5

In Table 22, page 25,  $V_{OH}$  was changed from 3.7 to 2.4 for the min in industrial and military.  $V_{IH}$  had  $V_{CCI}$  and that was changed to VCCA

# 1.8 Revision 6.0

The following is a summary of the changes in revision 6.0 of this document.

- The Ease of Integration, page 1 was updated
- The Temperature Grade Offerings, page 5 is new
- The Speed Grade Offerings, page 5 is new
- The General Description, page 6 was updated
- The MultiPlex I/O Modules, page 11 was updated
- The User Security, page 12 was updated
- Table 6, page 13 was updated
- The Power Dissipation, page 14 was updated.
- The Static Power Component, page 14 was updated
- The Equivalent Capacitance, page 15 was updated
- Figure 13, page 17 was updated
- Table 10, page 18 was updated.
- Figure 14, page 18 was updated.
- Table 11, page 19 was updated.

# 3 40MX and 42MX FPGAs

# 3.1 General Description

Microsemi's 40MX and 42MX families offer a cost-effective design solution at 5V. The MX devices are single-chip solutions and provide high performance while shortening the system design and development cycle. MX devices can integrate and consolidate logic implemented in multiple PALs, CPLDs, and FPGAs. Example applications include high-speed controllers and address decoding, peripheral bus interfaces, DSP, and co-processor functions.

The MX device architecture is based on Microsemi's patented antifuse technology implemented in a 0.45µm triple-metal CMOS process. With capacities ranging from 3,000 to 54,000 system gates, the MX devices provide performance up to 250 MHz, are live on power-up and have one-fifth the standby power consumption of comparable FPGAs. MX FPGAs provide up to 202 user I/Os and are available in a wide variety of packages and speed grades.

A42MX24 and A42MX36 devices also feature multiPlex I/Os, which support mixed-voltage systems, enable programmable PCI, deliver high-performance operation at both 5.0V and 3.3V, and provide a low-power mode. The devices are fully compliant with the PCI local bus specification (version 2.1). They deliver 200 MHz on-chip operation and 6.1 ns clock-to-output performance.

The 42MX24 and 42MX36 devices include system-level features such as IEEE Standard 1149.1 (JTAG) Boundary Scan Testing and fast wide-decode modules. In addition, the A42MX36 device offers dual-port SRAM for implementing fast FIFOs, LIFOs, and temporary data storage. The storage elements can efficiently address applications requiring wide data path manipulation and can perform transformation functions such as those required for telecommunications, networking, and DSP.

All MX devices are fully tested over automotive and military temperature ranges. In addition, the largest member of the family, the A42MX36, is available in both CQ208 and CQ256 ceramic packages screened to MIL-STD-883 levels. For easy prototyping and conversion from plastic to ceramic, the CQ208 and PQ208 devices are pin-compatible.

# 3.2 MX Architectural Overview

The MX devices are composed of fine-grained building blocks that enable fast, efficient logic designs. All devices within these families are composed of logic modules, I/O modules, routing resources and clock networks, which are the building blocks for fast logic designs. In addition, the A42MX36 device contains embedded dual-port SRAM modules, which are optimized for high-speed data path functions such as FIFOs, LIFOs and scratch pad memory. A42MX24 and A42MX36 also contain wide-decode modules.

# 3.2.1 Logic Modules

The 40MX logic module is an eight-input, one-output logic circuit designed to implement a wide range of logic functions with efficient use of interconnect routing resources.(see the following figure).

The logic module can implement the four basic logic functions (NAND, AND, OR and NOR) in gates of two, three, or four inputs. The logic module can also implement a variety of D-latches, exclusivity functions, AND-ORs and OR-ANDs. No dedicated hard-wired latches or flip-flops are required in the array; latches and flip-flops can be constructed from logic modules whenever required in the application.

Figure 4 • 42MX S-Module Implementation



Up to 7-Input Function Plus D-Type Flip-Flop with Clear





Up to 7-Input Function Plus Latch



Up to 4-Input Function Plus Latch with Clear

Up to 8-Input Function (Same as C-Module)

A42MX24 and A42MX36 devices contain D-modules, which are arranged around the periphery of the device. D-modules contain wide-decode circuitry, providing a fast, wide-input AND function similar to that found in CPLD architectures (Figure 5, page 9). The D-module allows A42MX24 and A42MX36 devices to perform wide-decode functions at speeds comparable to CPLDs and PALs. The output of the D-module has a programmable inverter for active HIGH or LOW assertion. The D-module output is hardwired to an output pin, and can also be fed back into the array to be incorporated into other logic.

# 3.2.2 Dual-Port SRAM Modules

The A42MX36 device contains dual-port SRAM modules that have been optimized for synchronous or asynchronous applications. The SRAM modules are arranged in 256-bit blocks that can be configured as 32x8 or 64x4. SRAM modules can be cascaded together to form memory spaces of user-definable width and depth. A block diagram of the A42MX36 dual-port SRAM block is shown in Figure 6, page 9.

The A42MX36 SRAM modules are true dual-port structures containing independent read and write ports. Each SRAM module contains six bits of read and write addressing (RDAD[5:0] and WRAD[5:0], respectively) for 64x4-bit blocks. When configured in byte mode, the highest order address bits (RDAD5 and WRAD5) are not used. The read and write ports of the SRAM block contain independent clocks (RCLK and WCLK) with programmable polarities offering active HIGH or LOW implementation. The SRAM block contains eight data inputs (WD[7:0]), and eight outputs (RD[7:0]), which are connected to segmented vertical routing tracks.

The A42MX36 dual-port SRAM blocks provide an optimal solution for high-speed buffered applications requiring FIFO and LIFO queues. The ACTgen Macro Builder within Microsemi's designer software provides capability to quickly design memory functions with the SRAM blocks. Unused SRAM blocks can be used to implement registers for other user logic within the design.

Designer software development tools provide a design library of I/O macro functions that can implement all I/O configurations supported by the MX FPGAs.

### Figure 10 • 42MX I/O Module



Note: \*Can be configured as a Latch or D Flip-Flop (Using C-Module)

## Figure 11 • PCI Output Structure of A42MX24 and A42MX36 Devices



# 3.3 Other Architectural Features

The following sections cover other architectural features of 40MX and 42MX FPGAs.

# 3.3.1 Performance

MX devices can operate with internal clock frequencies of 250 MHz, enabling fast execution of complex logic functions. MX devices are live on power-up and do not require auxiliary configuration devices and thus are an optimal platform to integrate the functionality contained in multiple programmable logic devices. In addition, designs that previously would have required a gate array to meet performance can be integrated into an MX device with improvements in cost and time-to-market. Using timing-driven place-and-route (TDPR) tools, designers can achieve highly deterministic device performance.

# 3.3.2 User Security

Microsemi FuseLock provides robust security against design theft. Special security fuses are hidden in the fabric of the device and protect against unauthorized users attempting to access the programming and/or probe interfaces. It is virtually impossible to identify or bypass these fuses without damaging the device, making Microsemi antifuse FPGAs protected with the highest level of security available from both invasive and noninvasive attacks.

Special security fuses in 40MX devices include the Probe Fuse and Program Fuse. The former disables the probing circuitry while the latter prohibits further programming of all fuses, including the Probe Fuse. In 42MX devices, there is the Security Fuse which, when programmed, both disables the probing circuitry and prohibits further programming of the device.

# 3.3.3 Programming

Device programming is supported through the Silicon Sculptor series of programmers. Silicon Sculptor is a compact, robust, single-site and multi-site device programmer for the PC. With standalone software, Silicon Sculptor is designed to allow concurrent programming of multiple units from the same PC.

# 3.9.3 Output Drive Characteristics for 3.3 V PCI Signaling

|                  |                            |                   | PCI  |           | MX   |                     |       |
|------------------|----------------------------|-------------------|------|-----------|------|---------------------|-------|
| Symbol           | Parameter                  | Condition         | Min. | Max.      | Min. | Max.                | Units |
| VCCI             | Supply Voltage for I/Os    |                   | 3.0  | 3.6       | 3.0  | 3.6 <sup>2</sup>    | V     |
| VIH              | Input High Voltage         |                   | 0.5  | VCC + 0.5 | 0.5  | VCCI + 0.3          | V     |
| VIL              | Input Low Voltage          |                   | -0.5 | 0.8       | -0.3 | 0.8                 | V     |
| IIH              | Input High Leakage Current | VIN = 2.7 V       |      | 70        |      | 10                  | μA    |
| IIL              | Input Leakage Current      |                   |      | -70       |      | -10                 | μA    |
| VOH              | Output High Voltage        | IOUT = -2 mA      | 0.9  |           | 3.3  |                     | V     |
| VOL              | Output Low Voltage         | IOUT = 3 mA, 6 mA |      | 0.1       |      | 0.1 VCCI            | V     |
| C <sub>IN</sub>  | Input Pin Capacitance      |                   |      | 10        |      | 10                  | pF    |
| C <sub>CLK</sub> | CLK Pin Capacitance        |                   | 5    | 12        |      | 10                  | pF    |
| L <sub>PIN</sub> | Pin Inductance             |                   |      | 20        |      | < 8 nH <sup>3</sup> | nH    |

## Table 25 • DC Specification (3.3 V PCI Signaling)<sup>1</sup>

1. PCI Local Bus Specification, Version 2.1, Section 4.2.2.1.

2. Maximum rating for VCCI -0.5 V to 7.0V.

3. Dependent upon the chosen package. PCI recommends QFP and BGA packaging to reduce pin inductance and capacitance.

## Table 26 • AC Specifications for (3.3 V PCI Signaling)\*

|          |                       | Condition           | PCI                   |      | Ν    | ΛX   | – Units  |
|----------|-----------------------|---------------------|-----------------------|------|------|------|----------|
| Symbol   | Parameter             | Condition           | Min.                  | Max. | Min. | Max. | - 011115 |
| ICL      | Low Clamp Current     | $-5 < VIN \le -1$   | -25 + (VIN +1) /0.015 |      | -60  | -10  | mA       |
| Slew (r) | Output Rise Slew Rate | 0.2 V to 0.6 V load | 1                     | 4    | 1.8  | 2.8  | V/ns     |
| Slew (f) | Output Fall Slew Rate | 0.6 V to 0.2 V load | 1                     | 4    | 2.8  | 4.0  | V/ns     |

Note: \*PCI Local Bus Specification, Version 2.1, Section 4.2.2.2.

## Table 33 • Timing Parameters for 33 MHz PCI

|                      |                                         | PCI                 |      | A42N | IX24 | A42N | IX36 |       |
|----------------------|-----------------------------------------|---------------------|------|------|------|------|------|-------|
| Symbol               | Parameter                               | Min.                | Max. | Min. | Max. | Min. | Max. | Units |
| t <sub>SU(PTP)</sub> | Input Set-Up Time to CLK—Point-to-Point | 10, 12 <sup>2</sup> | _    | 1.5  | -    | 1.5  | -    | ns    |
| t <sub>H</sub>       | Input Hold to CLK                       | 0                   | _    | 0    | _    | 0    | -    | ns    |

1. TOFF is system dependent. MX PCI devices have 7.4 ns turn-off time, reflection is typically an additional 10 ns.

2. REQ# and GNT# are point-to-point signals and have different output valid delay and input setup times than do bussed signals. GNT# has a setup of 10; REW# has a setup of 12.

## 3.11.6.1 Timing Characteristics

The following tables list the timing characteristics.

# Table 34 •A40MX02 Timing Characteristics (Nominal 5.0 V Operation)<br/>(Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C)

|                              |                                                 | -3 Sp            | beed | –2 Sp | beed | –1 Sp | beed | Std S | peed | –F Sp | beed |       |
|------------------------------|-------------------------------------------------|------------------|------|-------|------|-------|------|-------|------|-------|------|-------|
| Parame                       | ter / Description                               | Min.             | Max. | Min.  | Max. | Min.  | Max. | Min.  | Max. | Min.  | Max. | Units |
| Logic N                      | Iodule Propagation Delays                       |                  |      |       |      |       |      |       |      |       |      |       |
| t <sub>PD1</sub>             | Single Module                                   |                  | 1.2  |       | 1.4  |       | 1.6  |       | 1.9  |       | 2.7  | ns    |
| t <sub>PD2</sub>             | Dual-Module Macros                              |                  | 2.7  |       | 3.1  |       | 3.5  |       | 4.1  |       | 5.7  | ns    |
| t <sub>CO</sub>              | Sequential Clock-to-Q                           |                  | 1.2  |       | 1.4  |       | 1.6  |       | 1.9  |       | 2.7  | ns    |
| t <sub>GO</sub>              | Latch G-to-Q                                    |                  | 1.2  |       | 1.4  |       | 1.6  |       | 1.9  |       | 2.7  | ns    |
| t <sub>RS</sub>              | Flip-Flop (Latch) Reset-to-Q                    |                  | 1.2  |       | 1.4  |       | 1.6  |       | 1.9  |       | 2.7  | ns    |
| Logic N                      | Iodule Predicted Routing Del                    | ays <sup>1</sup> |      |       |      |       |      |       |      |       |      |       |
| t <sub>RD1</sub>             | FO = 1 Routing Delay                            |                  | 1.3  |       | 1.5  |       | 1.7  |       | 2.0  |       | 2.8  | ns    |
| t <sub>RD2</sub>             | FO = 2 Routing Delay                            |                  | 1.8  |       | 2.1  |       | 2.4  |       | 2.8  |       | 3.9  | ns    |
| t <sub>RD3</sub>             | FO = 3 Routing Delay                            |                  | 2.3  |       | 2.7  |       | 3.0  |       | 3.6  |       | 5.0  | ns    |
| t <sub>RD4</sub>             | FO = 4 Routing Delay                            |                  | 2.9  |       | 3.3  |       | 3.7  |       | 4.4  |       | 6.1  | ns    |
| t <sub>RD8</sub>             | FO = 8 Routing Delay                            |                  | 4.9  |       | 5.7  |       | 6.5  |       | 7.6  |       | 10.6 | ns    |
| Logic N                      | Iodule Sequential Timing <sup>2</sup>           |                  |      |       |      |       |      |       |      |       |      |       |
| t <sub>SUD</sub>             | Flip-Flop (Latch)<br>Data Input Set-Up          | 3.1              |      | 3.5   |      | 4.0   |      | 4.7   |      | 6.6   |      | ns    |
| t <sub>HD</sub> <sup>3</sup> | Flip-Flop (Latch)<br>Data Input Hold            | 0.0              |      | 0.0   |      | 0.0   |      | 0.0   |      | 0.0   |      | ns    |
| t <sub>SUENA</sub>           | Flip-Flop (Latch)<br>Enable Set-Up              | 3.1              |      | 3.5   |      | 4.0   |      | 4.7   |      | 6.6   |      | ns    |
| t <sub>HENA</sub>            | Flip-Flop (Latch) Enable Hold                   | 0.0              |      | 0.0   |      | 0.0   |      | 0.0   |      | 0.0   |      | ns    |
| t <sub>WCLKA</sub>           | Flip-Flop (Latch)<br>Clock Active Pulse Width   | 3.3              |      | 3.8   |      | 4.3   |      | 5.0   |      | 7.0   |      | ns    |
| t <sub>WASYN</sub>           | Flip-Flop (Latch)<br>Asynchronous Pulse Width   | 3.3              |      | 3.8   |      | 4.3   |      | 5.0   |      | 7.0   |      | ns    |
| t <sub>A</sub>               | Flip-Flop Clock Input Period                    | 4.8              |      | 5.6   |      | 6.3   |      | 7.5   |      | 10.4  |      | ns    |
| f <sub>MAX</sub>             | Flip-Flop (Latch) Clock<br>Frequency (FO = 128) |                  | 181  |       | 168  |       | 154  |       | 134  |       | 80   | MHz   |

|                   |                                   | –3 SI | beed | –2 Sp | beed | –1 Sp | eed  | Std S | peed | –F Sp | beed |       |
|-------------------|-----------------------------------|-------|------|-------|------|-------|------|-------|------|-------|------|-------|
| Param             | eter / Description                | Min.  | Max. | Units |
| TTL Ou            | utput Module Timing <sup>4</sup>  |       |      |       |      |       |      |       |      |       |      |       |
| t <sub>DLH</sub>  | Data-to-Pad HIGH                  |       | 3.3  |       | 3.8  |       | 4.3  |       | 5.1  |       | 7.2  | ns    |
| t <sub>DHL</sub>  | Data-to-Pad LOW                   |       | 4.0  |       | 4.6  |       | 5.2  |       | 6.1  |       | 8.6  | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to HIGH              |       | 3.7  |       | 4.3  |       | 4.9  |       | 5.8  |       | 8.0  | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to LOW               |       | 4.7  |       | 5.4  |       | 6.1  |       | 7.2  |       | 10.1 | ns    |
| t <sub>ENHZ</sub> | Enable Pad HIGH to Z              |       | 7.9  |       | 9.1  |       | 10.4 |       | 12.2 |       | 17.1 | ns    |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z               |       | 5.9  |       | 6.8  |       | 7.7  |       | 9.0  |       | 12.6 | ns    |
| d <sub>TLH</sub>  | Delta LOW to<br>HIGH              |       | 0.02 |       | 0.02 |       | 0.03 |       | 0.03 |       | 0.04 | ns/pF |
| d <sub>THL</sub>  | Delta HIGH to<br>LOW              |       | 0.03 |       | 0.03 |       | 0.03 |       | 0.04 |       | 0.06 | ns/pF |
| CMOS              | Output Module Timing <sup>4</sup> |       |      |       |      |       |      |       |      |       |      |       |
| t <sub>DLH</sub>  | Data-to-Pad HIGH                  |       | 3.9  |       | 4.5  |       | 5.1  |       | 6.05 |       | 8.5  | ns    |
| t <sub>DHL</sub>  | Data-to-Pad LOW                   |       | 3.4  |       | 3.9  |       | 4.4  |       | 5.2  |       | 7.3  | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to HIGH              |       | 3.4  |       | 3.9  |       | 4.4  |       | 5.2  |       | 7.3  | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to LOW               |       | 4.9  |       | 5.6  |       | 6.4  |       | 7.5  |       | 10.5 | ns    |
| t <sub>ENHZ</sub> | Enable Pad HIGH to Z              |       | 7.9  |       | 9.1  |       | 10.4 |       | 12.2 |       | 17.0 | ns    |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z               |       | 5.9  |       | 6.8  |       | 7.7  |       | 9.0  |       | 12.6 | ns    |
| d <sub>TLH</sub>  | Delta LOW to<br>HIGH              |       | 0.03 |       | 0.04 |       | 0.04 |       | 0.05 |       | 0.07 | ns/pF |
| d <sub>THL</sub>  | Delta HIGH to<br>LOW              |       | 0.02 |       | 0.02 |       | 0.03 |       | 0.03 |       | 0.04 | ns/pF |

# Table 34 •A40MX02 Timing Characteristics (Nominal 5.0 V Operation) (continued)<br/>(Worst-Case Commercial Conditions, VCC = 4.75 V, $T_J = 70^{\circ}$ C)

1. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual performance

2. Set-up times assume fanout of 3. Further testing information can be obtained from the Timer utility

3. The hold time for the DFME1A macro may be greater than 0 ns. Use the Timer tool from the Designer software to check

the hold time for this macro.

4. Delays based on 35pF loading

# Table 35 •A40MX02 Timing Characteristics (Nominal 3.3 V Operation)<br/>(Worst-Case Commercial Conditions, VCC = 3.0 V, T<sub>J</sub> = 70°C)

|                  |                                 | –3 Sp          | beed | –2 Sp | beed | –1 S | beed | Std S | Speed | –F S | peed |       |
|------------------|---------------------------------|----------------|------|-------|------|------|------|-------|-------|------|------|-------|
| Parame           | eter / Description              | Min.           | Max. | Min.  | Max. | Min. | Max. | Min.  | Max.  | Min. | Max. | Units |
| Logic M          | Module Propagation Delays       |                |      |       |      |      |      |       |       |      |      |       |
| t <sub>PD1</sub> | Single Module                   |                | 1.7  |       | 2.0  |      | 2.3  |       | 2.7   |      | 3.7  | ns    |
| t <sub>PD2</sub> | Dual-Module Macros              |                | 3.7  |       | 4.3  |      | 4.9  |       | 5.7   |      | 8.0  | ns    |
| t <sub>CO</sub>  | Sequential Clock-to-Q           |                | 1.7  |       | 2.0  |      | 2.3  |       | 2.7   |      | 3.7  | ns    |
| t <sub>GO</sub>  | Latch G-to-Q                    |                | 1.7  |       | 2.0  |      | 2.3  |       | 2.7   |      | 3.7  | ns    |
| t <sub>RS</sub>  | Flip-Flop (Latch) Reset-to-Q    |                | 1.7  |       | 2.0  |      | 2.3  |       | 2.7   |      | 3.7  | ns    |
| Logic M          | Module Predicted Routing Delays | s <sup>1</sup> |      |       |      |      |      |       |       |      |      |       |

|                   |                                |          | –3 Sp | beed | –2 Sp | beed | –1 Sp | beed | Std S | Speed | –F S | peed |       |
|-------------------|--------------------------------|----------|-------|------|-------|------|-------|------|-------|-------|------|------|-------|
| Paramet           | ter / Description              |          | Min.  | Max. | Min.  | Max. | Min.  | Max. | Min.  | Max.  | Min. | Max. | Units |
| t <sub>P</sub>    | Minimum Period                 | FO = 16  | 6.5   |      | 7.5   |      | 8.5   |      | 10.1  |       | 14.1 |      | ns    |
|                   |                                | FO = 128 | 6.8   |      | 7.8   |      | 8.9   |      | 10.4  |       | 14.6 |      |       |
| f <sub>MAX</sub>  | Maximum                        | FO = 16  |       | 113  |       | 105  |       | 96   |       | 83    |      | 50   | MHz   |
|                   | Frequency                      | FO = 128 |       | 109  |       | 101  |       | 92   |       | 80    |      | 48   |       |
| TTL Out           | put Module Timing <sup>4</sup> |          |       |      |       |      |       |      |       |       |      |      |       |
| t <sub>DLH</sub>  | Data-to-Pad HIGH               |          |       | 4.7  |       | 5.4  |       | 6.1  |       | 7.2   |      | 10.0 | ns    |
| t <sub>DHL</sub>  | Data-to-Pad LOW                |          |       | 5.6  |       | 6.4  |       | 7.3  |       | 8.6   |      | 12.0 | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to HI             | GH       |       | 5.2  |       | 6.0  |       | 6.8  |       | 8.1   |      | 11.3 | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to LO             | WC       |       | 6.6  |       | 7.6  |       | 8.6  |       | 10.1  |      | 14.1 | ns    |
| t <sub>ENHZ</sub> | Enable Pad HIGH                | to Z     |       | 11.1 |       | 12.8 |       | 14.5 |       | 17.1  |      | 23.9 | ns    |
| t <sub>ENLZ</sub> | Enable Pad LOW to              | o Z      |       | 8.2  |       | 9.5  |       | 10.7 |       | 12.6  |      | 17.7 | ns    |
| d <sub>TLH</sub>  | Delta LOW to HIGH              | 1        |       | 0.03 |       | 0.03 |       | 0.04 |       | 0.04  |      | 0.06 | ns/pF |
| d <sub>THL</sub>  | Delta HIGH to LOV              | V        |       | 0.04 |       | 0.04 |       | 0.05 |       | 0.06  |      | 0.08 | ns/pF |

# Table 35 •A40MX02 Timing Characteristics (Nominal 3.3 V Operation) (continued)<br/>(Worst-Case Commercial Conditions, VCC = 3.0 V, T<sub>J</sub> = $70^{\circ}$ C)

|                   |                     | –3 Sp | beed | –2 Sp | beed | –1 S | beed | Std S | Speed | –F Sj | beed |       |
|-------------------|---------------------|-------|------|-------|------|------|------|-------|-------|-------|------|-------|
| Param             | eter / Description  | Min.  | Max. | Min.  | Max. | Min. | Max. | Min.  | Max.  | Min.  | Max. | Units |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z |       | 5.9  |       | 6.8  |      | 7.7  |       | 9.0   |       | 12.6 | ns    |
| d <sub>TLH</sub>  | Delta LOW to HIGH   |       | 0.02 |       | 0.02 |      | 0.03 |       | 0.03  |       | 0.04 | ns/pF |
| d <sub>THL</sub>  | Delta HIGH to LOW   |       | 0.03 |       | 0.03 |      | 0.03 |       | 0.04  |       | 0.06 | ns/pF |

# Table 36 •A40MX04 Timing Characteristics (Nominal 5.0 V Operation) (continued) (Worst-Case Commercial<br/>Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C)

|                   |                                                 | –3 S | peed | -2 S | beed | –1 Sp | beed | Std S | peed | –F Sp | beed |       |
|-------------------|-------------------------------------------------|------|------|------|------|-------|------|-------|------|-------|------|-------|
| Parame            | eter / Description                              | Min. | Max. | Min. | Max. | Min.  | Max. | Min.  | Max. | Min.  | Max. | Units |
| CMOS              | Output Module Timing <sup>5</sup>               |      |      |      |      |       |      |       |      |       |      |       |
| t <sub>DLH</sub>  | Data-to-Pad HIGH                                |      | 3.5  |      | 3.9  |       | 4.5  |       | 5.2  |       | 7.3  | ns    |
| t <sub>DHL</sub>  | Data-to-Pad LOW                                 |      | 2.5  |      | 2.7  |       | 3.1  |       | 3.6  |       | 5.1  | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to HIGH                            |      | 2.7  |      | 3.0  |       | 3.3  |       | 3.9  |       | 5.5  | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to LOW                             |      | 2.9  |      | 3.3  |       | 3.7  |       | 4.3  |       | 6.1  | ns    |
| t <sub>ENHZ</sub> | Enable Pad HIGH to Z                            |      | 5.3  |      | 5.8  |       | 6.6  |       | 7.8  |       | 10.9 | ns    |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z                             |      | 4.9  |      | 5.5  |       | 6.2  |       | 7.3  |       | 10.2 | ns    |
| t <sub>GLH</sub>  | G-to-Pad HIGH                                   |      | 5.0  |      | 5.6  |       | 6.3  |       | 7.5  |       | 10.4 | ns    |
| t <sub>GHL</sub>  | G-to-Pad LOW                                    |      | 5.0  |      | 5.6  |       | 6.3  |       | 7.5  |       | 10.4 | ns    |
| t <sub>LSU</sub>  | I/O Latch Set-Up                                | 0.5  |      | 0.5  |      | 0.6   |      | 0.7   |      | 1.0   |      | ns    |
| t <sub>LH</sub>   | I/O Latch Hold                                  | 0.0  |      | 0.0  |      | 0.0   |      | 0.0   |      | 0.0   |      | ns    |
| t <sub>LCO</sub>  | I/O Latch Clock-to-Out<br>(Pad-to-Pad) 32 I/O   |      | 5.7  |      | 6.3  |       | 7.1  |       | 8.4  |       | 11.8 | ns    |
| t <sub>ACO</sub>  | Array Latch Clock-to-Out<br>(Pad-to-Pad) 32 I/O |      | 7.8  |      | 8.6  |       | 9.8  |       | 11.5 |       | 16.1 | ns    |
| d <sub>TLH</sub>  | Capacitive Loading,<br>LOW to HIGH              |      | 0.07 |      | 0.08 |       | 0.09 |       | 0.10 |       | 0.14 | ns/pF |
| d <sub>THL</sub>  | Capacitive Loading,<br>HIGH to LOW              |      | 0.07 |      | 0.08 |       | 0.09 |       | 0.10 |       | 0.14 | ns/pF |

#### Table 44 • A42MX36 Timing Characteristics (Nominal 5.0 V Operation)(Worst-Case Commercial Conditions, $VCCA = 4.75 V, T_{J} = 70^{\circ}C)$

 For dual-module macros, use t<sub>PD1</sub> + t<sub>RD1</sub> + t<sub>PDn</sub>, t<sub>CO</sub> + t<sub>RD1</sub> + t<sub>PDn</sub>, or t<sub>PD1</sub> + t<sub>RD1</sub> + t<sub>SUD</sub>, whichever is appropriate.
Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating 2. device performance. Post-route timing analysis or simulation is required to determine actual performance.

3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the Timer utility.

Set-up and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External 4. setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time.

Delays based on 35 pF loading. 5.

#### Table 45 • A42MX36 Timing Characteristics (Nominal 3.3 V Operation) (Worst-Case Commercial Conditions, $VCCA = 3.0 V, T_{.1} = 70^{\circ}C)$

|                  |                                              | –3 S | peed | –2 S | peed | –1 Sp | beed | Std S | Speed | –F S | peed |       |
|------------------|----------------------------------------------|------|------|------|------|-------|------|-------|-------|------|------|-------|
| Parame           | eter / Description                           | Min. | Max. | Min. | Max. | Min.  | Max. | Min.  | Max.  | Min. | Max. | Units |
| Logic N          | Nodule Combinatorial Functions <sup>1</sup>  |      |      |      |      |       |      |       |       |      |      |       |
| t <sub>PD</sub>  | Internal Array Module Delay                  |      | 1.9  |      | 2.1  |       | 2.3  |       | 2.7   |      | 3.8  | ns    |
| t <sub>PDD</sub> | Internal Decode Module Delay                 |      | 2.2  |      | 2.5  |       | 2.8  |       | 3.3   |      | 4.7  | ns    |
| Logic N          | Aodule Predicted Routing Delays <sup>2</sup> |      |      |      |      |       |      |       |       |      |      |       |
| t <sub>RD1</sub> | FO = 1 Routing Delay                         |      | 1.3  |      | 1.5  |       | 1.7  |       | 2.0   |      | 2.7  | ns    |
| t <sub>RD2</sub> | FO = 2 Routing Delay                         |      | 1.8  |      | 2.0  |       | 2.3  |       | 2.7   |      | 3.7  | ns    |
| t <sub>RD3</sub> | FO = 3 Routing Delay                         |      | 2.3  |      | 2.5  |       | 2.8  |       | 3.4   |      | 4.7  | ns    |
| t <sub>RD4</sub> | FO = 4 Routing Delay                         |      | 2.8  |      | 3.1  |       | 3.5  |       | 4.1   |      | 5.7  | ns    |

Clock signal to shift the Boundary Scan Test (BST) data into the device. This pin functions as an I/O when "Reserve JTAG" is not checked in the Designer Software. BST pins are only available in A42MX24 and A42MX36 devices.

### TDI, I/OTest Data In

Serial data input for BST instructions and data. Data is shifted in on the rising edge of TCK. This pin functions as an I/O when "Reserve JTAG" is not checked in the Designer Software. BST pins are only available in A42MX24 and A42MX36 devices.

### TDO, I/OTest Data Out

Serial data output for BST instructions and test data. This pin functions as an I/O when "Reserve JTAG" is not checked in the Designer Software. BST pins are only available in A42MX24 and A42MX36 devices.

### TMS, I/OTest Mode Select

The TMS pin controls the use of the IEEE 1149.1 Boundary Scan pins (TCK, TDI, TDO). In flexible mode when the TMS pin is set LOW, the TCK, TDI and TDO pins are boundary scan pins. Once the boundary scan pins are in test mode, they will remain in that mode until the internal boundary scan state machine reaches the "logic reset" state. At this point, the boundary scan pins will be released and will function as regular I/O pins. The "logic reset" state is reached 5 TCK cycles after the TMS pin is set HIGH. In dedicated test mode, TMS functions as specified in the IEEE 1149.1 specifications. IEEE JTAG specification recommends a  $10k\Omega$  pull-up resistor on the pin. BST pins are only available in A42MX24 and A42MX36 devices.

### VCC, Supply Voltage

Input supply voltage for 40MX devices

### VCCA, Supply Voltage

Supply voltage for array in 42MX devices

#### VCCI, Supply Voltage

Supply voltage for I/Os in 42MX devices

### WD, I/OWide Decode Output

When a wide decode module is used in a 42MX device this pin can be used as a dedicated output from the wide decode module. This direct connection eliminates additional interconnect delays associated with regular logic modules. To implement the direct I/O connection, connect an output buffer of any type to the output of the wide decode macro and place this output on one of the reserved WD pins.

# 4 Package Pin Assignments

The following figures and tables give the details of the package pin assignments.

Figure 38 • PL44



## Table 47 • PL44

| PL44       |                  |                  |
|------------|------------------|------------------|
| Pin Number | A40MX02 Function | A40MX04 Function |
| 1          | I/O              | I/O              |
| 2          | I/O              | I/O              |
| 3          | VCC              | VCC              |
| 4          | I/O              | I/O              |
| 5          | I/O              | I/O              |
| 6          | I/O              | I/O              |
| 7          | I/O              | I/O              |
| 8          | I/O              | I/O              |
| 9          | I/O              | I/O              |
| 10         | GND              | GND              |
| 11         | I/O              | I/O              |
| 12         | I/O              | I/O              |
| 13         | I/O              | I/O              |
| 14         | VCC              | VCC              |
| 15         | I/O              | I/O              |
| 16         | VCC              | VCC              |
| 17         | I/O              | I/O              |
| 18         | I/O              | I/O              |
| 19         | I/O              | I/O              |
| 20         | I/O              | I/O              |

| PL44       |                  |                  |
|------------|------------------|------------------|
| Pin Number | A40MX02 Function | A40MX04 Function |
| 21         | GND              | GND              |
| 22         | I/O              | I/O              |
| 23         | I/O              | I/O              |
| 24         | I/O              | I/O              |
| 25         | VCC              | VCC              |
| 26         | I/O              | I/O              |
| 27         | I/O              | I/O              |
| 28         | I/O              | I/O              |
| 29         | I/O              | I/O              |
| 30         | I/O              | I/O              |
| 31         | I/O              | I/O              |
| 32         | GND              | GND              |
| 33         | CLK, I/O         | CLK, I/O         |
| 34         | MODE             | MODE             |
| 35         | VCC              | VCC              |
| 36         | SDI, I/O         | SDI, I/O         |
| 37         | DCLK, I/O        | DCLK, I/O        |
| 38         | PRA, I/O         | PRA, I/O         |
| 39         | PRB, I/O         | PRB, I/O         |
| 40         | I/O              | I/O              |
| 41         | I/O              | I/O              |
| 42         | I/O              | I/O              |
| 43         | GND              | GND              |
| 44         | I/O              | I/O              |
|            |                  |                  |

Table 47 • PL44

Figure 39 • PL68



## Table 48 • PL68

| 40MX02 Function |                                                                                              |
|-----------------|----------------------------------------------------------------------------------------------|
|                 | A40MX04 Function                                                                             |
| 0               | I/O                                                                                          |
| 0               | I/O                                                                                          |
| 0               | I/O                                                                                          |
| CC              | VCC                                                                                          |
| 0               | I/O                                                                                          |
| iND             | GND                                                                                          |
| iND             | GND                                                                                          |
| 0               | I/O                                                                                          |
| CC              | VCC                                                                                          |
| 0               | I/O                                                                                          |
| 0               | I/O                                                                                          |
|                 | D<br>D<br>CC<br>D<br>D<br>D<br>D<br>D<br>D<br>D<br>D<br>D<br>D<br>D<br>D<br>D<br>D<br>D<br>D |

| PL68       |                  |                  |
|------------|------------------|------------------|
| Pin Number | A40MX02 Function | A40MX04 Function |
| 24         | I/O              | I/O              |
| 25         | VCC              | VCC              |
| 26         | I/O              | I/O              |
| 27         | I/O              | I/O              |
| 28         | I/O              | I/O              |
| 29         | I/O              | I/O              |
| 30         | I/O              | I/O              |
| 31         | I/O              | I/O              |
| 32         | GND              | GND              |
| 33         | I/O              | I/O              |
| 34         | I/O              | I/O              |
| 35         | I/O              | I/O              |
| 36         | I/O              | I/O              |
| 37         | I/O              | I/O              |
| 38         | VCC              | VCC              |
| 39         | I/O              | I/O              |
| 40         | I/O              | I/O              |
| 41         | I/O              | I/O              |
| 42         | I/O              | I/O              |
| 43         | I/O              | I/O              |
| 44         | I/O              | I/O              |
| 45         | I/O              | I/O              |
| 46         | I/O              | I/O              |
| 47         | I/O              | I/O              |
| 48         | I/O              | I/O              |
| 49         | GND              | GND              |
| 50         | I/O              | I/O              |
| 51         | I/O              | I/O              |
| 52         | CLK, I/O         | CLK, I/O         |
| 53         | I/O              | I/O              |
| 54         | MODE             | MODE             |
| 55         | VCC              | VCC              |
| 56         | SDI, I/O         | SDI, I/O         |
| 57         | DCLK, I/O        | DCLK, I/O        |
| 58         | PRA, I/O         | PRA, I/O         |
| 59         | PRB, I/O         | PRB, I/O         |
| 60         | I/O              | I/O              |

Table 48 • PL68

| VQ100      |                     |                     |
|------------|---------------------|---------------------|
| Pin Number | A42MX09<br>Function | A42MX16<br>Function |
| 21         | I/O                 | I/O                 |
| 22         | I/O                 | I/O                 |
| 23         | I/O                 | I/O                 |
| 24         | I/O                 | I/O                 |
| 25         | I/O                 | I/O                 |
| 26         | I/O                 | I/O                 |
| 27         | I/O                 | I/O                 |
| 28         | I/O                 | I/O                 |
| 29         | I/O                 | I/O                 |
| 30         | I/O                 | I/O                 |
| 31         | I/O                 | I/O                 |
| 32         | GND                 | GND                 |
| 33         | I/O                 | I/O                 |
| 34         | I/O                 | I/O                 |
| 35         | I/O                 | I/O                 |
| 36         | I/O                 | I/O                 |
| 37         | I/O                 | I/O                 |
| 38         | VCCA                | VCCA                |
| 39         | I/O                 | I/O                 |
| 40         | I/O                 | I/O                 |
| 41         | I/O                 | I/O                 |
| 42         | I/O                 | I/O                 |
| 43         | I/O                 | I/O                 |
| 44         | GND                 | GND                 |
| 45         | I/O                 | I/O                 |
| 46         | I/O                 | I/O                 |
| 47         | I/O                 | I/O                 |
| 48         | I/O                 | I/O                 |
| 49         | I/O                 | I/O                 |
| 50         | SDO, I/O            | SDO, I/O            |
| 51         | I/O                 | I/O                 |
| 52         | I/O                 | I/O                 |
| 53         | I/O                 | I/O                 |
| 54         | I/O                 | I/O                 |
| 55         | GND                 | GND                 |
| 56         | I/O                 | I/O                 |
|            |                     |                     |

| CQ208      |                  |
|------------|------------------|
| Pin Number | A42MX36 Function |
| 37         | I/O              |
| 38         | I/O              |
| 39         | I/O              |
| 40         | I/O              |
| 41         | I/O              |
| 42         | I/O              |
| 43         | I/O              |
| 44         | I/O              |
| 15         | I/O              |
| 46         | I/O              |
| 47         | I/O              |
| 48         | I/O              |
| 19         | I/O              |
| 50         | I/O              |
| 51         | I/O              |
| 52         | GND              |
| 53         | GND              |
| 54         | TMS, I/O         |
| 55         | TDI, I/O         |
| 56         | I/O              |
| 57         | WD, I/O          |
| 58         | WD, I/O          |
| 59         | I/O              |
| 60         | VCCI             |
| 61         | I/O              |
| 62         | I/O              |
| 63         | I/O              |
| 64         | I/O              |
| 65         | QCLKA, I/O       |
| 6          | WD, I/O          |
| 67         | WD, I/O          |
| 68         | I/O              |
| 69         | I/O              |
| 70         | WD, I/O          |
| 71         | WD, I/O          |
| 72         | I/O              |
| /3         | I/O              |

| CQ208      |                  |
|------------|------------------|
| Pin Number | A42MX36 Function |
| 148        | I/O              |
| 149        | I/O              |
| 150        | GND              |
| 151        | I/O              |
| 152        | I/O              |
| 153        | I/O              |
| 154        | I/O              |
| 155        | I/O              |
| 156        | I/O              |
| 157        | GND              |
| 158        | I/O              |
| 159        | SDI, I/O         |
| 160        | I/O              |
| 161        | WD, I/O          |
| 162        | WD, I/O          |
| 163        | I/O              |
| 164        | VCCI             |
| 165        | I/O              |
| 166        | I/O              |
| 167        | I/O              |
| 168        | WD, I/O          |
| 169        | WD, I/O          |
| 170        | I/O              |
| 71         | QCLKD, I/O       |
| 72         | I/O              |
| 73         | I/O              |
| 174        | I/O              |
| 175        | I/O              |
| 176        | WD, I/O          |
| 177        | WD, I/O          |
| 178        | PRA, I/O         |
| 179        | I/O              |
| 180        | CLKA, I/O        |
| 181        | I/O              |
| 182        | VCCI             |
| 183        | VCCA             |
| 184        | GND              |

| CQ256      |                  |
|------------|------------------|
| Pin Number | A42MX36 Function |
| 96         | VCCA             |
| 97         | GND              |
| 98         | GND              |
| 99         | I/O              |
| 100        | I/O              |
| 101        | I/O              |
| 102        | I/O              |
| 103        | I/O              |
| 104        | I/O              |
| 105        | WD, I/O          |
| 106        | WD, I/O          |
| 107        | I/O              |
| 108        | I/O              |
| 109        | WD, I/O          |
| 110        | WD, I/O          |
| 111        | I/O              |
| 112        | QCLKA, I/O       |
| 113        | I/O              |
| 114        | GND              |
| 115        | I/O              |
| 116        | I/O              |
| 117        | I/O              |
| 118        | I/O              |
| 119        | VCCI             |
| 120        | I/O              |
| 121        | WD, I/O          |
| 122        | WD, I/O          |
| 123        | I/O              |
| 124        | I/O              |
| 125        | I/O              |
| 126        | I/O              |
| 127        | GND              |
| 128        | NC               |
| 129        | NC               |
| 130        | NC               |
| 131        | GND              |
| 132        | I/O              |

| Table 60 • BG272 |                    |  |
|------------------|--------------------|--|
| BG272            |                    |  |
| Pin Numbe        | r A42MX36 Function |  |
| D20              | I/O                |  |
| E1               | I/O                |  |
| E2               | I/O                |  |
| E3               | I/O                |  |
| E4               | VCCA               |  |
| E17              | VCCI               |  |
| E18              | I/O                |  |
| E19              | I/O                |  |
| E20              | I/O                |  |
| F1               | I/O                |  |
| F2               | I/O                |  |
| F3               | I/O                |  |
| F4               | VCCI               |  |
| F17              | I/O                |  |
| F18              | I/O                |  |
| F19              | I/O                |  |
| F20              | I/O                |  |
| G1               | I/O                |  |
| G2               | I/O                |  |
| G3               | I/O                |  |
| G4               | VCCI               |  |
| G17              | VCCI               |  |
| G18              | I/O                |  |
| G19              | I/O                |  |
| G20              | I/O                |  |
| H1               | I/O                |  |
| H2               | I/O                |  |
| H3               | I/O                |  |
| H4               | VCCA               |  |
| H17              | I/O                |  |
| H18              | I/O                |  |
| H19              | I/O                |  |
| H20              | I/O                |  |
| J1               | I/O                |  |
| J2               | I/O                |  |
| J3               | I/O                |  |
| J4               | VCCI               |  |