

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                |
|--------------------------------|----------------------------------------------------------------|
| Product Status                 | Obsolete                                                       |
| Number of LABs/CLBs            | -                                                              |
| Number of Logic Elements/Cells | -                                                              |
| Total RAM Bits                 | -                                                              |
| Number of I/O                  | 150                                                            |
| Number of Gates                | 36000                                                          |
| Voltage - Supply               | 3V ~ 3.6V, 4.5V ~ 5.5V                                         |
| Mounting Type                  | Surface Mount                                                  |
| Operating Temperature          | -40°C ~ 85°C (TA)                                              |
| Package / Case                 | 176-LQFP                                                       |
| Supplier Device Package        | 176-TQFP (24x24)                                               |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/a42mx24-3tq176i |
|                                |                                                                |

Email: info@E-XFL.COM

E·XF

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 3 40MX and 42MX FPGAs

## 3.1 General Description

Microsemi's 40MX and 42MX families offer a cost-effective design solution at 5V. The MX devices are single-chip solutions and provide high performance while shortening the system design and development cycle. MX devices can integrate and consolidate logic implemented in multiple PALs, CPLDs, and FPGAs. Example applications include high-speed controllers and address decoding, peripheral bus interfaces, DSP, and co-processor functions.

The MX device architecture is based on Microsemi's patented antifuse technology implemented in a 0.45µm triple-metal CMOS process. With capacities ranging from 3,000 to 54,000 system gates, the MX devices provide performance up to 250 MHz, are live on power-up and have one-fifth the standby power consumption of comparable FPGAs. MX FPGAs provide up to 202 user I/Os and are available in a wide variety of packages and speed grades.

A42MX24 and A42MX36 devices also feature multiPlex I/Os, which support mixed-voltage systems, enable programmable PCI, deliver high-performance operation at both 5.0V and 3.3V, and provide a low-power mode. The devices are fully compliant with the PCI local bus specification (version 2.1). They deliver 200 MHz on-chip operation and 6.1 ns clock-to-output performance.

The 42MX24 and 42MX36 devices include system-level features such as IEEE Standard 1149.1 (JTAG) Boundary Scan Testing and fast wide-decode modules. In addition, the A42MX36 device offers dual-port SRAM for implementing fast FIFOs, LIFOs, and temporary data storage. The storage elements can efficiently address applications requiring wide data path manipulation and can perform transformation functions such as those required for telecommunications, networking, and DSP.

All MX devices are fully tested over automotive and military temperature ranges. In addition, the largest member of the family, the A42MX36, is available in both CQ208 and CQ256 ceramic packages screened to MIL-STD-883 levels. For easy prototyping and conversion from plastic to ceramic, the CQ208 and PQ208 devices are pin-compatible.

## 3.2 MX Architectural Overview

The MX devices are composed of fine-grained building blocks that enable fast, efficient logic designs. All devices within these families are composed of logic modules, I/O modules, routing resources and clock networks, which are the building blocks for fast logic designs. In addition, the A42MX36 device contains embedded dual-port SRAM modules, which are optimized for high-speed data path functions such as FIFOs, LIFOs and scratch pad memory. A42MX24 and A42MX36 also contain wide-decode modules.

### 3.2.1 Logic Modules

The 40MX logic module is an eight-input, one-output logic circuit designed to implement a wide range of logic functions with efficient use of interconnect routing resources.(see the following figure).

The logic module can implement the four basic logic functions (NAND, AND, OR and NOR) in gates of two, three, or four inputs. The logic module can also implement a variety of D-latches, exclusivity functions, AND-ORs and OR-ANDs. No dedicated hard-wired latches or flip-flops are required in the array; latches and flip-flops can be constructed from logic modules whenever required in the application.

Figure 8 • Clock Networks of 42MX Devices



*Figure 9* • Quadrant Clock Network of A42MX36 Devices



Note: \*QCLK1IN, QCLK2IN, QCLK3IN, and QCLK4IN are internally-generated signals.

### 3.2.5 MultiPlex I/O Modules

42MX devices feature Multiplex I/Os and support 5.0 V, 3.3 V, and mixed 3.3 V/5.0 V operations.

The MultiPlex I/O modules provide the interface between the device pins and the logic array. Figure 10, page 12 is a block diagram of the 42MX I/O module. A variety of user functions, determined by a library macro selection, can be implemented in the module. (See the *Antifuse Macro Library Guide* for more information.) All 42MX I/O modules contain tristate buffers, with input and output latches that can be configured for input, output, or bidirectional operation.

All 42MX devices contain flexible I/O structures, where each output pin has a dedicated output-enable control (Figure 10, page 12). The I/O module can be used to latch input or output data, or both, providing fast set-up time. In addition, the Designer software tools can build a D-type flip-flop using a C-module combined with an I/O module to register input and output signals. See the *Antifuse Macro Library Guide* for more details.

A42MX24 and A42MX36 devices also offer selectable PCI output drives, enabling 100% compliance with version 2.1 of the PCI specification. For low-power systems, all inputs and outputs are turned off to reduce current consumption to below 500  $\mu$ A.

To achieve 5.0 V or 3.3 V PCI-compliant output drives on A42MX24 and A42MX36 devices, a chip-wide PCI fuse is programmed via the Device Selection Wizard in the Designer software (Figure 11, page 12). When the PCI fuse is not programmed, the output drive is standard.

Each I/O cell has three boundary-scan register cells, each with a serial-in, serial-out, parallel-in, and parallel-out pin. The serial pins are used to serially connect all the boundary-scan register cells in a device into a boundary-scan register chain, which starts at the TDI pin and ends at the TDO pin. The parallel ports are connected to the internal core logic tile and the input, output and control ports of an I/O buffer to capture and load data into the register to control or observe the logic state of each I/O.

### Figure 14 • 42MX IEEE 1149.1 Boundary Scan Circuitry



### Table 9 • Test Access Port Descriptions

| Port                      | Description                                                                                                                                                                                                                                               |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TMS<br>(Test Mode Select) | Serial input for the test logic control bits. Data is captured on the rising edge of the test logic clock (TCK).                                                                                                                                          |
| TCK<br>(Test Clock Input) | Dedicated test logic clock used serially to shift test instruction, test data, and control inputs on the rising edge of the clock, and serially to shift the output data on the falling edge of the clock. The maximum clock frequency for TCK is 20 MHz. |
| TDI<br>(Test Data Input)  | Serial input for instruction and test data. Data is captured on the rising edge of the test logic clock.                                                                                                                                                  |
| TDO<br>(Test Data Output) | Serial output for test instruction and data from the test logic. TDO is set to an Inactive Drive state (high impedance) when data scanning is not in progress.                                                                                            |

#### Table 10 • Supported BST Public Instructions

| Instruction    | IR Code<br>(IR2.IR0) | Instruction<br>Type | Description                                                                                                                                                                  |
|----------------|----------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EXTEST         | 000                  | Mandatory           | Allows the external circuitry and board-level interconnections to be<br>tested by forcing a test pattern at the output pins and capturing test<br>results at the input pins. |
| SAMPLE/PRELOAD | 001                  | Mandatory           | Allows a snapshot of the signals at the device pins to be captured and examined during operation                                                                             |
| HIGH Z         | 101                  | Optional            | Tristates all I/Os to allow external signals to drive pins. See the IEEE Standard 1149.1 specification.                                                                      |
| CLAMP          | 110                  | Optional            | Allows state of signals driven from component pins to be determined<br>from the Boundary-Scan Register. See the IEEE Standard 1149.1<br>specification for details.           |
| BYPASS         | 111                  | Mandatory           | Enables the bypass register between the TDI and TDO pins. The test data passes through the selected device to adjacent devices in the test chain.                            |



### Figure 33 • 42MX SRAM Asynchronous Read Operation—Type 2 (Write Address Controlled)

### 3.10.7 Predictable Performance: Tight Delay Distributions

Propagation delay between logic modules depends on the resistive and capacitive loading of the routing tracks, the interconnect elements, and the module inputs being driven. Propagation delay increases as the length of routing tracks, the number of interconnect elements, or the number of inputs increases.

From a design perspective, the propagation delay can be statistically correlated or modeled by the fanout (number of loads) driven by a module. Higher fanout usually requires some paths to have longer routing tracks.

The MX FPGAs deliver a tight fanout delay distribution, which is achieved in two ways: by decreasing the delay of the interconnect elements and by decreasing the number of interconnect elements per path.

Microsemi's patented antifuse offers a very low resistive/capacitive interconnect. The antifuses, fabricated in 0.45  $\mu$ m lithography, offer nominal levels of 100  $\Omega$  resistance and 7.0 fF capacitance per antifuse.

MX fanout distribution is also tight due to the low number of antifuses required for each interconnect path. The proprietary architecture limits the number of antifuses per path to a maximum of four, with 90 percent of interconnects using only two antifuses.

### 3.11 Timing Characteristics

Device timing characteristics fall into three categories: family-dependent, device-dependent, and designdependent. The input and output buffer characteristics are common to all MX devices. Internal routing delays are device-dependent; actual delays are not determined until after place-and-route of the user's design is complete. Delay values may then be determined by using the Designer software utility or by performing simulation with post-layout delays.

### 3.11.1 Critical Nets and Typical Nets

Propagation delays are expressed only for typical nets, which are used for initial design performance evaluation. Critical net delays can then be applied to the most timing critical paths. Critical nets are determined by net property assignment in Microsemi's Designer software prior to placement and routing. Up to 6% of the nets in a design may be designated as critical.

### 3.11.2 Long Tracks

Some nets in the design use long tracks, which are special routing resources that span multiple rows, columns, or modules. Long tracks employ three and sometimes four antifuse connections, which increase capacitance and resistance, resulting in longer net delays for macros connected to long tracks. Typically, up to 6 percent of nets in a fully utilized device require long tracks. Long tracks add

# Table 35 •A40MX02 Timing Characteristics (Nominal 3.3 V Operation) (continued)<br/>(Worst-Case Commercial Conditions, VCC = 3.0 V, T<sub>J</sub> = 70°C)

|                              |                                             |                        | –3 Sp      | beed       | –2 S       | beed       | –1 S       | beed       | Std S      | Speed        | -F Speed   |              |       |
|------------------------------|---------------------------------------------|------------------------|------------|------------|------------|------------|------------|------------|------------|--------------|------------|--------------|-------|
| Paramete                     | er / Description                            |                        | Min.       | Max.       | Min.       | Max.       | Min.       | Max.       | Min.       | Max.         | Min.       | Max.         | Units |
| t <sub>RD1</sub>             | FO = 1 Routing Dela                         | ıy                     |            | 2.0        |            | 2.2        |            | 2.5        |            | 3.0          |            | 4.2          | ns    |
| t <sub>RD2</sub>             | FO = 2 Routing Dela                         | ıy                     |            | 2.7        |            | 3.1        |            | 3.5        |            | 4.1          |            | 5.7          | ns    |
| t <sub>RD3</sub>             | FO = 3 Routing Dela                         | ıy                     |            | 3.4        |            | 3.9        |            | 4.4        |            | 5.2          |            | 7.3          | ns    |
| t <sub>RD4</sub>             | FO = 4 Routing Dela                         | ıy                     |            | 4.2        |            | 4.8        |            | 5.4        |            | 6.3          |            | 8.9          | ns    |
| t <sub>RD8</sub>             | FO = 8 Routing Dela                         | ıy                     |            | 7.1        |            | 8.2        |            | 9.2        |            | 10.9         |            | 15.2         | ns    |
| Logic Mo                     | odule Sequential Timi                       | ng²                    |            |            |            |            |            |            |            |              |            |              |       |
| t <sub>SUD</sub>             | Flip-Flop (Latch)<br>Data Input Set-Up      |                        | 4.3        |            | 4.9        |            | 5.6        |            | 6.6        |              | 9.2        |              | ns    |
| t <sub>HD</sub> <sup>3</sup> | Flip-Flop (Latch)<br>Data Input Hold        |                        | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |              | 0.0        |              | ns    |
| t <sub>SUENA</sub>           | Flip-Flop (Latch) Ena                       | able Set-Up            | 4.3        |            | 4.9        |            | 5.6        |            | 6.6        |              | 9.2        |              | ns    |
| t <sub>HENA</sub>            | Flip-Flop (Latch) Ena                       | able Hold              | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |              | 0.0        |              | ns    |
| t <sub>WCLKA</sub>           | Flip-Flop (Latch)<br>Clock Active Pulse V   | Vidth                  | 4.6        |            | 5.3        |            | 6.0        |            | 7.0        |              | 9.8        |              | ns    |
| t <sub>WASYN</sub>           | Flip-Flop (Latch)<br>Asynchronous Pulse     | Width                  | 4.6        |            | 5.3        |            | 6.0        |            | 7.0        |              | 9.8        |              | ns    |
| t <sub>A</sub>               | Flip-Flop Clock Input                       | t Period               | 6.8        |            | 7.8        |            | 8.9        |            | 10.4       |              | 14.6       |              | ns    |
| f <sub>MAX</sub>             | Flip-Flop (Latch) Clo<br>Frequency (FO = 12 |                        |            | 109        |            | 101        |            | 92         |            | 80           |            | 48           | MHz   |
| Input Mo                     | dule Propagation Del                        | lays                   |            |            |            |            |            |            |            |              |            |              |       |
| t <sub>INYH</sub>            | Pad-to-Y HIGH                               |                        |            | 1.0        |            | 1.1        |            | 1.3        |            | 1.5          |            | 2.1          | ns    |
| t <sub>INYL</sub>            | Pad-to-Y LOW                                |                        |            | 0.9        |            | 1.0        |            | 1.1        |            | 1.3          |            | 1.9          | ns    |
| Input Mo                     | dule Predicted Routi                        | ng Delays <sup>1</sup> |            |            |            |            |            |            |            |              |            |              |       |
| t <sub>IRD1</sub>            | FO = 1 Routing Dela                         | ıy                     |            | 2.9        |            | 3.4        |            | 3.8        |            | 4.5          |            | 6.3          | ns    |
| t <sub>IRD2</sub>            | FO = 2 Routing Dela                         | ıy                     |            | 3.6        |            | 4.2        |            | 4.8        |            | 5.6          |            | 7.8          | ns    |
| t <sub>IRD3</sub>            | FO = 3 Routing Dela                         | ıy                     |            | 4.4        |            | 5.0        |            | 5.7        |            | 6.7          |            | 9.4          | ns    |
| t <sub>IRD4</sub>            | FO = 4 Routing Dela                         | ıy                     |            | 5.1        |            | 5.9        |            | 6.7        |            | 7.8          |            | 11.0         | ns    |
| t <sub>IRD8</sub>            | FO = 8 Routing Dela                         | ıy                     |            | 8.0        |            | 9.26       |            | 10.5       |            | 12.6         |            | 17.3         | ns    |
| Global C                     | lock Network                                |                        |            |            |            |            |            |            |            |              |            |              |       |
| t <sub>СКН</sub>             | Input LOW to HIGH                           | FO = 16<br>FO = 128    |            | 6.4<br>6.4 |            | 7.4<br>7.4 |            | 8.3<br>8.3 |            | 9.8<br>9.8   |            | 13.7<br>13.7 | ns    |
| t <sub>CKL</sub>             | Input HIGH to LOW                           | FO = 16<br>FO = 128    |            | 6.7<br>6.7 |            | 7.8<br>7.8 |            | 8.8<br>8.8 |            | 10.4<br>10.4 |            | 14.5<br>14.5 | ns    |
| t <sub>PWH</sub>             | Minimum Pulse<br>Width HIGH                 | FO = 16<br>FO = 128    | 3.1<br>3.3 |            | 3.6<br>3.8 |            | 4.1<br>4.3 |            | 4.8<br>5.1 |              | 6.7<br>7.1 |              | ns    |
| t <sub>PWL</sub>             | Minimum Pulse<br>Width LOW                  | FO = 16<br>FO = 128    | 3.1<br>3.3 |            | 3.6<br>3.8 |            | 4.1<br>4.3 |            | 4.8<br>5.1 |              | 6.7<br>7.1 |              | ns    |
| t <sub>CKSW</sub>            | Maximum Skew                                | FO = 16<br>FO = 128    |            | 0.6<br>0.8 |            | 0.6<br>0.9 |            | 0.7<br>1.0 |            | 0.8<br>1.2   |            | 1.2<br>1.6   | ns    |

|                   |                                |                     | –3 S       | peed       | –2 S       | peed       | –1 Sp      | beed       | Std S        | Speed        | –F Speed     |              |       |
|-------------------|--------------------------------|---------------------|------------|------------|------------|------------|------------|------------|--------------|--------------|--------------|--------------|-------|
| Paramet           | er / Description               |                     | Min.       | Max.       | Min.       | Max.       | Min.       | Max.       | Min.         | Max.         | Min.         | Max.         | Units |
| Input Mo          | dule Predicted Routir          | ng Delays1          |            |            |            |            |            |            |              |              |              |              |       |
| t <sub>IRD1</sub> | FO = 1 Routing Delay           | ,                   |            | 2.9        |            | 3.3        |            | 3.8        |              | 4.5          |              | 6.3          | ns    |
| t <sub>IRD2</sub> | FO = 2 Routing Delay           | ,                   |            | 3.6        |            | 4.2        |            | 4.8        |              | 5.6          |              | 7.8          | ns    |
| t <sub>IRD3</sub> | FO = 3 Routing Delay           | ,                   |            | 4.4        |            | 5.0        |            | 5.7        |              | 6.7          |              | 9.4          | ns    |
| t <sub>IRD4</sub> | FO = 4 Routing Delay           | ,                   |            | 5.1        |            | 5.9        |            | 6.7        |              | 7.8          |              | 11.0         | ns    |
| t <sub>IRD8</sub> | FO = 8 Routing<br>Delay        |                     |            | 8.0        |            | 9.3        |            | 10.5       |              | 12.4         |              | 17.2         | ns    |
| Global C          | lock Network                   |                     |            |            |            |            |            |            |              |              |              |              |       |
| t <sub>СКН</sub>  | Input LOW to HIGH              | FO = 16<br>FO = 128 |            | 6.4<br>6.4 |            | 7.4<br>7.4 |            | 8.4<br>8.4 |              | 9.9<br>9.9   |              | 13.8<br>13.8 | ns    |
| t <sub>CKL</sub>  | Input HIGH to LOW              | FO = 16<br>FO = 128 |            | 6.8<br>6.8 |            | 7.8<br>7.8 |            | 8.9<br>8.9 |              | 10.4<br>10.4 |              | 14.6<br>14.6 | ns    |
| t <sub>PWH</sub>  | Minimum Pulse<br>Width HIGH    | FO = 16<br>FO = 128 | 3.1<br>3.3 |            | 3.6<br>3.8 |            | 4.1<br>4.3 |            | 4.8<br>5.1   |              | 6.7<br>7.1   |              | ns    |
| t <sub>PWL</sub>  | Minimum Pulse<br>Width LOW     | FO = 16<br>FO = 128 | 3.1<br>3.3 |            | 3.6<br>3.8 |            | 4.1<br>4.3 |            | 4.8<br>5.1   |              | 6.7<br>7.1   |              | ns    |
| t <sub>CKSW</sub> | Maximum Skew                   | FO = 16<br>FO = 128 |            | 0.6<br>0.8 |            | 0.6<br>0.9 |            | 0.7<br>1.0 |              | 0.8<br>1.2   |              | 1.2<br>1.6   | ns    |
| t <sub>P</sub>    | Minimum Period                 | FO = 16<br>FO = 128 | 6.5<br>6.8 |            | 7.5<br>7.8 |            | 8.5<br>8.9 |            | 10.1<br>10.4 |              | 14.1<br>14.6 |              | ns    |
| f <sub>MAX</sub>  | Maximum Frequency              | FO = 16<br>FO = 128 |            | 113<br>109 |            | 105<br>101 |            | 96<br>92   |              | 83<br>80     |              | 50<br>48     | MHz   |
| TTL Out           | put Module Timing <sup>4</sup> |                     |            |            |            |            |            |            |              |              |              |              |       |
| t <sub>DLH</sub>  | Data-to-Pad HIGH               |                     |            | 4.7        |            | 5.4        |            | 6.1        |              | 7.2          |              | 10.0         | ns    |
| t <sub>DHL</sub>  | Data-to-Pad LOW                |                     |            | 5.6        |            | 6.4        |            | 7.3        |              | 8.6          |              | 12.0         | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to HIG            | 4                   |            | 5.2        |            | 6.0        |            | 6.9        |              | 8.1          |              | 11.3         | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to LOW            | 1                   |            | 6.6        |            | 7.6        |            | 8.6        |              | 10.1         |              | 14.1         | ns    |
| t <sub>ENHZ</sub> | Enable Pad HIGH to 2           | Z                   |            | 11.1       |            | 12.8       |            | 14.5       |              | 17.1         |              | 23.9         | ns    |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z            | -                   |            | 8.2        |            | 9.5        |            | 10.7       |              | 12.6         |              | 17.7         | ns    |
| d <sub>TLH</sub>  | Delta LOW to HIGH              |                     |            | 0.03       |            | 0.03       |            | 0.04       |              | 0.04         |              | 0.06         | ns/pF |
| d <sub>THL</sub>  | Delta HIGH to LOW              |                     |            | 0.04       |            | 0.04       |            | 0.05       |              | 0.06         |              | 0.08         | ns/pF |

# Table 37 • A40MX04 Timing Characteristics (Nominal 3.3 V Operation) (continued) (Worst-Case Commercial Conditions, VCC = 3.0 V, T<sub>J</sub> = 70°C)

# Table 41 • A42MX16 Timing Characteristics (Nominal 3.3 V Operation) (continued)(Worst-Case Commercial Conditions, VCCA = 3.0 V, T<sub>J</sub> = 70°C)

|                  |                                                     | –3 Speed |      | -2 Speed |      | -1 Speed |      | Std Speed |      | –F Speed |      |       |  |
|------------------|-----------------------------------------------------|----------|------|----------|------|----------|------|-----------|------|----------|------|-------|--|
| Parame           | eter / Description                                  | Min.     | Max. | Min.     | Max. | Min.     | Max. | Min.      | Max. | Min.     | Max. | Units |  |
| t <sub>ACO</sub> | Array Clock-to-Out<br>(Pad-to-Pad),64 Clock Loading |          | 11.3 |          | 12.5 |          | 14.2 |           | 16.7 |          | 23.3 | ns    |  |
| $d_{TLH}$        | Capacitive Loading, LOW to<br>HIGH                  |          | 0.04 |          | 0.04 |          | 0.05 |           | 0.06 |          | 0.08 | ns/pF |  |
| $d_{THL}$        | Capacitive Loading, HIGH to LOW                     |          | 0.05 |          | 0.05 |          | 0.06 |           | 0.07 |          | 0.10 | ns/pF |  |

1. For dual-module macros use tPD1 + tRD1 + taped, to + tRD1 + taped, or tPD1 + tRD1 + tusk, whichever is appropriate.

2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing ansalysis or simulation is required to determine actual performance.

3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the Timer utility.

4. Set-up and hold timing parameters for the input buffer latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G inputs subtracts (adds) to the internal setup (hold) time.

5. Delays based on 35 pF loading.

# Table 42 •A42MX24 Timing Characteristics (Nominal 5.0 V Operation) (Worst-Case Commercial Conditions,<br/>VCCA = 4.75 V, T<sub>J</sub> = 70°C)

|                    |                                               | –3 S | peed | –2 Sp | beed | –1 S | peed | Std S | Speed | –F S | peed |       |
|--------------------|-----------------------------------------------|------|------|-------|------|------|------|-------|-------|------|------|-------|
| Paramete           | er / Description                              | Min. | Max. | Min.  | Max. | Min. | Max. | Min.  | Max.  | Min. | Max. | Units |
| Logic Mo           | odule Combinatorial Functions <sup>1</sup>    |      |      |       |      |      |      |       |       |      |      |       |
| t <sub>PD</sub>    | Internal Array Module Delay                   |      | 1.2  |       | 1.3  |      | 1.5  |       | 1.8   |      | 2.5  | ns    |
| t <sub>PDD</sub>   | Internal Decode Module Delay                  |      | 1.4  |       | 1.6  |      | 1.8  |       | 2.1   |      | 3.0  | ns    |
| Logic Mo           | odule Predicted Routing Delays <sup>2</sup>   |      |      |       |      |      |      |       |       |      |      |       |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                          |      | 0.8  |       | 0.9  |      | 1.0  |       | 1.2   |      | 1.7  | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                          |      | 1.0  |       | 1.2  |      | 1.3  |       | 1.5   |      | 2.1  | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                          |      | 1.3  |       | 1.4  |      | 1.6  |       | 1.9   |      | 2.6  | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                          |      | 1.5  |       | 1.7  |      | 1.9  |       | 2.2   |      | 3.1  | ns    |
| t <sub>RD5</sub>   | FO = 8 Routing Delay                          |      | 2.4  |       | 2.7  |      | 3.0  |       | 3.6   |      | 5.0  | ns    |
| Logic Mo           | odule Sequential Timing <sup>3, 4</sup>       |      |      |       |      |      |      |       |       |      |      |       |
| t <sub>CO</sub>    | Flip-Flop Clock-to-Output                     |      | 1.3  |       | 1.4  |      | 1.6  |       | 1.9   |      | 2.7  | ns    |
| t <sub>GO</sub>    | Latch Gate-to-Output                          |      | 1.2  |       | 1.3  |      | 1.5  |       | 1.8   |      | 2.5  | ns    |
| t <sub>SUD</sub>   | Flip-Flop (Latch) Set-Up Time                 | 0.3  |      | 0.4   |      | 0.4  |      | 0.5   |       | 0.7  |      | ns    |
| t <sub>HD</sub>    | Flip-Flop (Latch) Hold Time                   | 0.0  |      | 0.0   |      | 0.0  |      | 0.0   |       | 0.0  |      | ns    |
| t <sub>RO</sub>    | Flip-Flop (Latch) Reset-to-Output             |      | 1.4  |       | 1.6  |      | 1.8  |       | 2.1   |      | 2.9  | ns    |
| t <sub>SUENA</sub> | Flip-Flop (Latch) Enable Set-Up               | 0.4  |      | 0.5   |      | 0.5  |      | 0.6   |       | 0.8  |      | ns    |
| t <sub>HENA</sub>  | Flip-Flop (Latch) Enable Hold                 | 0.0  |      | 0.0   |      | 0.0  |      | 0.0   |       | 0.0  |      | ns    |
| t <sub>WCLKA</sub> | Flip-Flop (Latch)<br>Clock Active Pulse Width | 3.3  |      | 3.7   |      | 4.2  |      | 4.9   |       | 6.9  |      | ns    |
| t <sub>WASYN</sub> | Flip-Flop (Latch)<br>Asynchronous Pulse Width | 4.4  |      | 4.8   |      | 5.3  |      | 6.5   |       | 9.0  |      | ns    |

|                   |                                                |                                 | –3 S       | peed | –2 Sj      | beed | -1 S        | beed | Std S        | peed | –F S         | peed |          |
|-------------------|------------------------------------------------|---------------------------------|------------|------|------------|------|-------------|------|--------------|------|--------------|------|----------|
| Paramet           | ter / Description                              |                                 | Min.       | Max. | Min.       | Max. | Min.        | Max. | Min.         | Max. | Min.         | Max. | Units    |
| TTL Out           | put Module Timing <sup>5</sup> (con            | tinued)                         |            |      |            |      |             |      |              |      |              |      |          |
| t <sub>LH</sub>   | I/O Latch Output Hold                          |                                 | 0.0        |      | 0.0        |      | 0.0         |      | 0.0          |      | 0.0          |      | ns       |
| t <sub>LCO</sub>  | I/O Latch Clock-to-Out<br>(Pad-to-Pad) 32 I/O  |                                 |            | 7.7  |            | 8.5  |             | 9.6  |              | 11.3 |              | 15.9 | ns       |
| t <sub>ACO</sub>  | Array Latch Clock-to-Ou<br>(Pad-to-Pad) 32 I/O | ut                              |            | 14.8 |            | 16.5 |             | 18.7 |              | 22.0 |              | 30.8 | ns       |
| d <sub>TLH</sub>  | Capacitive Loading, LO                         | W to HIGH                       |            | 0.05 |            | 0.05 |             | 0.06 |              | 0.07 |              | 0.10 | ns/pF    |
| d <sub>THL</sub>  | Capacitive Loading, HIC                        | GH to LOW                       |            | 0.04 |            | 0.04 |             | 0.05 |              | 0.06 |              | 0.08 | ns/pF    |
| CMOS C            | Dutput Module Timing <sup>5</sup>              |                                 |            |      |            |      |             |      |              |      |              |      |          |
| t <sub>DLH</sub>  | Data-to-Pad HIGH                               |                                 |            | 4.8  |            | 5.3  |             | 5.5  |              | 6.4  |              | 9.0  | ns       |
| t <sub>DHL</sub>  | Data-to-Pad LOW                                |                                 |            | 3.5  |            | 3.9  |             | 4.1  |              | 4.9  |              | 6.8  | ns       |
| t <sub>ENZH</sub> | Enable Pad Z to HIGH                           |                                 |            | 3.6  |            | 4.0  |             | 4.5  |              | 5.3  |              | 7.4  | ns       |
| t <sub>ENZL</sub> | Enable Pad Z to LOW                            |                                 |            | 3.4  |            | 4.0  |             | 5.0  |              | 5.8  |              | 8.2  | ns       |
| t <sub>ENHZ</sub> | Enable Pad HIGH to Z                           |                                 |            | 7.2  |            | 8.0  |             | 9.0  |              | 10.7 |              | 14.9 | ns       |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z                            |                                 |            | 6.7  |            | 7.5  |             | 8.5  |              | 9.9  |              | 13.9 | ns       |
| t <sub>GLH</sub>  | G-to-Pad HIGH                                  |                                 |            | 6.8  |            | 7.6  |             | 8.6  |              | 10.1 |              | 14.2 | ns       |
| t <sub>GHL</sub>  | G-to-Pad LOW                                   |                                 |            | 6.8  |            | 7.6  |             | 8.6  |              | 10.1 |              | 14.2 | ns       |
| t <sub>LSU</sub>  | I/O Latch Set-Up                               |                                 | 0.7        |      | 0.7        |      | 0.8         |      | 1.0          |      | 1.4          |      | ns       |
| t <sub>LH</sub>   | I/O Latch Hold                                 |                                 | 0.0        |      | 0.0        |      | 0.0         |      | 0.0          |      | 0.0          |      | ns       |
| t <sub>LCO</sub>  | I/O Latch Clock-to-Out<br>(Pad-to-Pad) 32 I/O  |                                 |            | 7.7  |            | 8.5  |             | 9.6  |              | 11.3 |              | 15.9 | ns       |
| t <sub>ACO</sub>  | Array Latch Clock-to-Ou<br>(Pad-to-Pad) 32 I/O | ut                              |            | 14.8 |            | 16.5 |             | 18.7 |              | 22.0 |              | 30.8 | ns       |
| d <sub>TLH</sub>  | Capacitive Loading, LO                         | Capacitive Loading, LOW to HIGH |            | 0.05 |            | 0.05 |             | 0.06 |              | 0.07 |              | 0.10 | ns/pF    |
| d <sub>THL</sub>  | Capacitive Loading, HIGH to LOW                |                                 |            | 0.04 |            | 0.04 |             | 0.05 |              | 0.06 |              | 0.08 | ns/pF    |
| t <sub>HEXT</sub> | Input Latch External<br>Hold                   | FO = 32<br>FO = 486             | 3.9<br>4.6 |      | 4.3<br>5.2 |      | 4.9<br>5.8  |      | 5.7<br>6.9   |      | 8.1<br>9.6   |      | ns<br>ns |
| t <sub>P</sub>    | Minimum Period<br>(1/f <sub>MAX</sub> )        | FO = 32<br>FO = 486             | 7.8<br>8.6 |      | 8.7<br>9.5 |      | 9.5<br>10.4 |      | 10.8<br>11.9 |      | 18.2<br>19.9 |      | ns<br>ns |

# Table 43 • A42MX24 Timing Characteristics (Nominal 3.3 V Operation) (continued)(Worst-Case Commercial Conditions, VCCA = 3.0 V, T<sub>J</sub> = 70°C)

1. For dual-module macros, use  $t_{PD1} + t_{RD1} + t_{PDn}$ ,  $t_{CO} + t_{RD1} + t_{PDn}$ , or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual performance.

3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the Timer utility.

4. Set-up and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time.

5. Delays based on 35 pF loading.

Input, output, tristate or bidirectional buffer. Input and output levels are compatible with standard TTL and CMOS specifications. Unused I/Os pins are configured by the Designer software as shown in Table 46, page 84.

| Device           | Configuration |
|------------------|---------------|
| A40MX02, A40MX04 | Pulled LOW    |
| A42MX09, A42MX16 | Pulled LOW    |
| A42MX24, A42MX36 | Tristated     |

Table 46 • Configuration of Unused I/Os

In all cases, it is recommended to tie all unused MX I/O pins to LOW on the board. This applies to all dual-purpose pins when configured as I/Os as well.

#### LP, Low Power Mode

Controls the low power mode of all 42MX devices. The device is placed in the low power mode by connecting the LP pin to logic HIGH. In low power mode, all I/Os are tristated, all input buffers are turned OFF, and the core of the device is turned OFF. To exit the low power mode, the LP pin must be set LOW. The device enters the low power mode 800 ns after the LP pin is driven to a logic HIGH. It will resume normal operation in 200 µs after the LP pin is driven to a logic LOW.

#### MODE, Mode

Controls the use of multifunction pins (DCLK, PRA, PRB, SDI, TDO). The MODE pin is held HIGH to provide verification capability. The MODE pin should be terminated to GND through a  $10k\Omega$  resistor so that the MODE pin can be pulled HIGH when required.

#### NC, No Connection

This pin is not connected to circuitry within the device. These pins can be driven to any voltage or can be left floating with no effect on the operation of the device.

### PRA, I/O

### PRB, I/OProbe A/B

The Probe pin is used to output data from any user-defined design node within the device. Each diagnostic pin can be used in conjunction with the other probe pin to allow real-time diagnostic output of any signal path within the device. The Probe pin can be used as a user-defined I/O when verification has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality. The Probe pin is accessible when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.

### QCLKA/B/C/D, I/O Quadrant Clock

Quadrant clock inputs for A42MX36 devices. When not used as a register control signal, these pins can function as user I/Os.

### SDI, I/OSerial Data Input

Serial data input for diagnostic probe and device programming. SDI is active when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.

### SDO, I/OSerial Data Output

Serial data output for diagnostic probe and device programming. SDO is active when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW. SDO is available for 42MX devices only.

When Silicon Explorer II is being used, SDO will act as an output while the "checksum" command is run. It will return to user I/O when "checksum" is complete.

### TCK, I/O Test Clock

### Table 49 • PL84



### Table 50 • PQ 100

| PQ100      |                  |                  |                  |                  |
|------------|------------------|------------------|------------------|------------------|
| Pin Number | A40MX02 Function | A40MX04 Function | A42MX09 Function | A42MX16 Function |
| 1          | NC               | NC               | I/O              | I/O              |
| 2          | NC               | NC               | DCLK, I/O        | DCLK, I/O        |
| 3          | NC               | NC               | I/O              | I/O              |
| 4          | NC               | NC               | MODE             | MODE             |
| 5          | NC               | NC               | I/O              | I/O              |
| 6          | PRB, I/O         | PRB, I/O         | I/O              | I/O              |
| 7          | I/O              | I/O              | I/O              | I/O              |
| 8          | I/O              | I/O              | I/O              | I/O              |
| 9          | I/O              | I/O              | GND              | GND              |
| 10         | I/O              | I/O              | I/O              | I/O              |
| 11         | I/O              | I/O              | I/O              | I/O              |
| 12         | I/O              | I/O              | I/O              | I/O              |
| 13         | GND              | GND              | I/O              | I/O              |
| 14         | I/O              | I/O              | I/O              | I/O              |
| 15         | I/O              | I/O              | I/O              | I/O              |
| 16         | I/O              | I/O              | VCCA             | VCCA             |
| 17         | I/O              | I/O              | VCCI             | VCCA             |
| 18         | I/O              | I/O              | I/O              | I/O              |

| PQ240      |                  |
|------------|------------------|
| Pin Number | A42MX36 Function |
| 163        | WD, I/O          |
| 164        | WD, I/O          |
| 165        | I/O              |
| 166        | QCLKA, I/O       |
| 167        | I/O              |
| 168        | I/O              |
| 169        | I/O              |
| 170        | I/O              |
| 171        | I/O              |
| 172        | VCCI             |
| 173        | I/O              |
| 174        | WD, I/O          |
| 175        | WD, I/O          |
| 176        | I/O              |
| 177        | I/O              |
| 178        | TDI, I/O         |
| 179        | TMS, I/O         |
| 80         | GND              |
| 181        | VCCA             |
| 82         | GND              |
| 83         | I/O              |
| 84         | I/O              |
| 185        | I/O              |
| 86         | I/O              |
| 87         | I/O              |
| 88         | I/O              |
| 189        | I/O              |
| 190        | I/O              |
| 191        | I/O              |
| 192        | VCCI             |
| 193        | I/O              |
| 194        | I/O              |
| 195        | I/O              |
| 196        | I/O              |
| 197        | I/O              |
| 198        | I/O              |
| 99         | I/O              |

| Table 54 • | PQ240 |  |
|------------|-------|--|
| PQ240      |       |  |

| PQ240      |                  |
|------------|------------------|
| Pin Number | A42MX36 Function |
| 237        | GND              |
| 238        | MODE             |
| 239        | VCCA             |
| 240        | GND              |

### Figure 46 • VQ80



| Table 55 • | VQ80 |
|------------|------|
|------------|------|

| VQ80       |                     |                     |
|------------|---------------------|---------------------|
| Pin Number | A40MX02<br>Function | A40MX04<br>Function |
| 1          | I/O                 | I/O                 |
| 2          | NC                  | I/O                 |
| 3          | NC                  | I/O                 |
| 4          | NC                  | I/O                 |
| 5          | I/O                 | I/O                 |
| 6          | I/O                 | I/O                 |
| 7          | GND                 | GND                 |
| 8          | I/O                 | I/O                 |
| 9          | I/O                 | I/O                 |
| 10         | I/O                 | I/O                 |
| 11         | I/O                 | I/O                 |
| 12         | I/O                 | I/O                 |
|            |                     |                     |

| VQ80       |                     |                     |
|------------|---------------------|---------------------|
| Pin Number | A40MX02<br>Function | A40MX04<br>Function |
| 49         | I/O                 | I/O                 |
| 50         | CLK, I/O            | CLK, I/O            |
| 51         | I/O                 | I/O                 |
| 52         | MODE                | MODE                |
| 53         | VCC                 | VCC                 |
| 54         | NC                  | I/O                 |
| 55         | NC                  | I/O                 |
| 56         | NC                  | I/O                 |
| 57         | SDI, I/O            | SDI, I/O            |
| 58         | DCLK, I/O           | DCLK, I/O           |
| 59         | PRA, I/O            | PRA, I/O            |
| 60         | NC                  | NC                  |
| 61         | PRB, I/O            | PRB, I/O            |
| 62         | I/O                 | I/O                 |
| 63         | I/O                 | I/O                 |
| 64         | I/O                 | I/O                 |
| 65         | I/O                 | I/O                 |
| 66         | I/O                 | I/O                 |
| 67         | I/O                 | I/O                 |
| 68         | GND                 | GND                 |
| 69         | I/O                 | I/O                 |
| 70         | I/O                 | I/O                 |
| 71         | I/O                 | I/O                 |
| 72         | I/O                 | I/O                 |
| 73         | I/O                 | I/O                 |
| 74         | VCC                 | VCC                 |
| 75         | I/O                 | I/O                 |
| 76         | I/O                 | I/O                 |
| 77         | I/O                 | I/O                 |
| 78         | I/O                 | I/O                 |
| 79         | I/O                 | I/O                 |
|            |                     | I/O                 |

| CQ208      |                  |
|------------|------------------|
| Pin Number | A42MX36 Function |
| 1          | GND              |
| 2          | VCCA             |
| 3          | MODE             |
| 4          | I/O              |
| 5          | I/O              |
| 6          | I/O              |
| 7          | I/O              |
| 8          | I/O              |
| 9          | I/O              |
| 10         | I/O              |
| 11         | I/O              |
| 12         | I/O              |
| 13         | I/O              |
| 14         | I/O              |
| 15         | I/O              |
| 16         | I/O              |
| 17         | VCCA             |
| 18         | I/O              |
| 19         | I/O              |
| 20         | I/O              |
| 21         | I/O              |
| 22         | GND              |
| 23         | I/O              |
| 24         | I/O              |
| 25         | I/O              |
| 26         | I/O              |
| 27         | GND              |
| 28         | VCCI             |
| 29         | VCCA             |
| 30         | I/O              |
| 31         | I/O              |
| 32         | VCCA             |
| 33         | I/O              |
| 34         | I/O              |
| 35         | I/O              |
| 36         | I/O              |

| CQ208      |                  |
|------------|------------------|
| Pin Number | A42MX36 Function |
| 37         | I/O              |
| 38         | I/O              |
| 39         | I/O              |
| 40         | I/O              |
| 41         | I/O              |
| 42         | I/O              |
| 43         | I/O              |
| 44         | I/O              |
| 15         | I/O              |
| 46         | I/O              |
| 47         | I/O              |
| 48         | I/O              |
| 19         | I/O              |
| 50         | I/O              |
| 51         | I/O              |
| 52         | GND              |
| 53         | GND              |
| 54         | TMS, I/O         |
| 55         | TDI, I/O         |
| 56         | I/O              |
| 57         | WD, I/O          |
| 58         | WD, I/O          |
| 59         | I/O              |
| 60         | VCCI             |
| 61         | I/O              |
| 62         | I/O              |
| 63         | I/O              |
| 64         | I/O              |
| 65         | QCLKA, I/O       |
| 6          | WD, I/O          |
| 67         | WD, I/O          |
| 68         | I/O              |
| 69         | I/O              |
| 70         | WD, I/O          |
| 71         | WD, I/O          |
| 72         | I/O              |
| /3         | I/O              |

| CQ208      |                  |
|------------|------------------|
| Pin Number | A42MX36 Function |
| 185        | I/O              |
| 186        | CLKB, I/O        |
| 187        | I/O              |
| 188        | PRB, I/O         |
| 189        | I/O              |
| 190        | WD, I/O          |
| 191        | WD, I/O          |
| 192        | I/O              |
| 193        | I/O              |
| 194        | WD, I/O          |
| 195        | WD, I/O          |
| 196        | QCLKC, I/O       |
| 197        | I/O              |
| 198        | I/O              |
| 199        | I/O              |
| 200        | I/O              |
| 201        | I/O              |
| 202        | VCCI             |
| 203        | WD, I/O          |
| 204        | WD, I/O          |
| 205        | I/O              |
| 206        | I/O              |
| 207        | DCLK, I/O        |
| 208        | I/O              |
|            |                  |

| CQ256      |                  |
|------------|------------------|
| Pin Number | A42MX36 Function |
| 96         | VCCA             |
| 97         | GND              |
| 98         | GND              |
| 99         | I/O              |
| 100        | I/O              |
| 101        | I/O              |
| 102        | I/O              |
| 103        | I/O              |
| 104        | I/O              |
| 105        | WD, I/O          |
| 106        | WD, I/O          |
| 107        | I/O              |
| 108        | I/O              |
| 109        | WD, I/O          |
| 110        | WD, I/O          |
| 111        | I/O              |
| 112        | QCLKA, I/O       |
| 113        | I/O              |
| 114        | GND              |
| 115        | I/O              |
| 116        | I/O              |
| 117        | I/O              |
| 118        | I/O              |
| 119        | VCCI             |
| 120        | I/O              |
| 121        | WD, I/O          |
| 122        | WD, I/O          |
| 123        | I/O              |
| 124        | I/O              |
| 125        | I/O              |
| 126        | I/O              |
| 127        | GND              |
| 128        | NC               |
| 129        | NC               |
| 130        | NC               |
| 131        | GND              |
| 132        | I/O              |

| Table 60 • BG272 |                  |  |  |
|------------------|------------------|--|--|
| BG272            |                  |  |  |
| Pin Number       | A42MX36 Function |  |  |
| A6               | I/O              |  |  |
| A7               | WD, I/O          |  |  |
| A8               | WD, I/O          |  |  |
| A9               | I/O              |  |  |
| A10              | I/O              |  |  |
| A11              | CLKA             |  |  |
| A12              | I/O              |  |  |
| A13              | I/O              |  |  |
| A14              | I/O              |  |  |
| A15              | I/O              |  |  |
| A16              | WD, I/O          |  |  |
| A17              | I/O              |  |  |
| A18              | I/O              |  |  |
| A19              | GND              |  |  |
| A20              | GND              |  |  |
| B1               | GND              |  |  |
| B2               | GND              |  |  |
| B3               | DCLK, I/O        |  |  |
| B4               | I/O              |  |  |
| B5               | I/O              |  |  |
| B6               | I/O              |  |  |
| B7               | WD, I/O          |  |  |
| B8               | I/O              |  |  |
| B9               | PRB, I/O         |  |  |
| B10              | I/O              |  |  |
| B11              | I/O              |  |  |
| B12              | WD, I/O          |  |  |
| B13              | I/O              |  |  |
| B14              | I/O              |  |  |
| B15              | WD, I/O          |  |  |
| B16              | I/O              |  |  |
| B17              | WD, I/O          |  |  |
| B18              | I/O              |  |  |
| B19              | GND              |  |  |
| B20              | GND              |  |  |
| C1               | I/O              |  |  |
| C2               | MODE             |  |  |

| PG132      |                  |
|------------|------------------|
| Pin Number | A42MX09 Function |
| B3         | I/O              |
| A2         | I/O              |
| C3         | DCLK             |
| B5         | GNDA             |
| E12        | GNDA             |
| J2         | GNDA             |
| M9         | GNDA             |
| B9         | GNDI             |
| C5         | GNDI             |
| E11        | GNDI             |
| F4         | GNDI             |
| J3         | GNDI             |
| J11        | GNDI             |
| L5         | GNDI             |
| L9         | GNDI             |
| C9         | GNDQ             |
| E3         | GNDQ             |
| K12        | GNDQ             |
| D7         | VCCA             |
| G3         | VCCA             |
| G10        | VCCA             |
| L7         | VCCA             |
| C7         | VCCI             |
| G2         | VCCI             |
| G11        | VCCI             |
| K7         | VCCI             |

| 60       | I/O        |
|----------|------------|
| 60<br>61 | 1/O<br>1/O |
|          |            |
| 62       | I/O        |
| 63       | I/O        |
| 64       |            |
| 65       | GND        |
| 66       | VCC        |
| 67       | I/O        |
| 68       | I/O        |
| 69       | I/O        |
| 70       | I/O        |
| 71       | I/O        |
| 72       | I/O        |
| 73       | I/O        |
| 74       | I/O        |
| 75       | GND        |
| 76       | I/O        |
| 77       | I/O        |
| 78       | I/O        |
| 79       | I/O        |
| 80       | VCCI       |
| 81       | I/O        |
| 82       | I/O        |
| 83       | I/O        |
| 84       | I/O        |
| 85       | SDO        |
| 86       | I/O        |
| 87       | I/O        |
| 88       | I/O        |
| 89       | I/O        |
| 90       | I/O        |
| 91       | I/O        |
| 92       | I/O        |
| 93       | I/O        |
| 94       | I/O        |
| 95       | I/O        |
| 96       | I/O        |
| 97       | 1/O        |
| 98       | GND        |
| 30       |            |