

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                               |
|--------------------------------|---------------------------------------------------------------|
| Product Status                 | Obsolete                                                      |
| Number of LABs/CLBs            | -                                                             |
| Number of Logic Elements/Cells | -                                                             |
| Total RAM Bits                 | -                                                             |
| Number of I/O                  | 150                                                           |
| Number of Gates                | 36000                                                         |
| Voltage - Supply               | 3V ~ 3.6V, 4.75V ~ 5.25V                                      |
| Mounting Type                  | Surface Mount                                                 |
| Operating Temperature          | 0°C ~ 70°C (TA)                                               |
| Package / Case                 | 176-LQFP                                                      |
| Supplier Device Package        | 176-TQFP (24x24)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/a42mx24-ftq176 |
|                                |                                                               |

Email: info@E-XFL.COM

E·XF

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Power Matters."

Microsemi Corporate Headquarters One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Fax: +1 (949) 215-4996 Email: sales.support@microsemi.com www.microsemi.com

© 2016 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners. Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document or to any products and services at any time without notice.

#### About Microsemi

Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, California, and has approximately 4,800 employees globally. Learn more at www.microsemi.com.



Silicon Sculptor programs devices independently to achieve the fastest programming times possible. After being programmed, each fuse is verified to insure that it has been programmed correctly. Furthermore, at the end of programming, there are integrity tests that are run to ensure no extra fuses have been programmed. Not only does it test fuses (both programmed and non-programmed), Silicon Sculptor also allows self-test to verify its own hardware extensively.

The procedure for programming an MX device using Silicon Sculptor is as follows:

- 1. Load the \*.AFM file
- 2. Select the device to be programmed
- 3. Begin programming

When the design is ready to go to production, Microsemi offers device volume-programming services either through distribution partners or via In-House Programming from the factory.

For more details on programming MX devices, see the *AC225: Programming Antifuse Devices* application note and the *Silicon Sculptor 3 Programmers User Guide*.

## 3.3.4 Power Supply

MX devices are designed to operate in both 5.0V and 3.3V environments. In particular, 42MX devices can operate in mixed 5.0 V/3.3 V systems. The following table describes the voltage support of MX devices.

| Device | VCC   | VCCA  | VCCI  | Maximum Input Tolerance | Nominal Output Voltage |
|--------|-------|-------|-------|-------------------------|------------------------|
| 40MX   | 5.0 V | -     | -     | 5.5 V                   | 5.0 V                  |
|        | 3.3 V | -     | -     | 3.6 V                   | 3.3 V                  |
| 42MX   | -     | 5.0 V | 5.0 V | 5.5 V                   | 5.0 V                  |
|        | -     | 3.3 V | 3.3 V | 3.6 V                   | 3.3 V                  |
|        | _     | 5.0 V | 3.3 V | 5.5 V                   | 3.3 V                  |

#### Table 6 • Voltage Support of MX Devices

For A42MX24 and A42MX36 devices the VCCA supply has to be monotonic during power up in order for the POR to issue reset to the JTAG state machine correctly. For more information, see the AC291: 42MX Family Devices Power-Up Behavior.

# 3.3.5 Power-Up/Down in Mixed-Voltage Mode

When powering up 42MX in mixed voltage mode (VCCA = 5.0 V and VCCI = 3.3 V), VCCA must be greater than or equal to VCCI throughout the power-up sequence. If VCCI exceeds VCCA during power-up, one of two things will happen:

- The input protection diode on the I/Os will be forward biased
- The I/Os will be at logical High

In either case, ICC rises to high levels. For power-down, any sequence with VCCA and VCCI can be implemented.

# 3.3.6 Transient Current

Due to the simultaneous random logic switching activity during power-up, a transient current may appear on the core supply (VCC). Customers must use a regulator for the VCC supply that can source a minimum of 100 mA for transient current during power-up. Failure to provide enough power can prevent the system from powering up properly and result in functional failure. However, there are no reliability concerns, since transient current is distributed across the die instead of confined to a localized spot.

Since the transient current is not due to I/O switching, its value and duration are independent of the VCCI.



Each I/O cell has three boundary-scan register cells, each with a serial-in, serial-out, parallel-in, and parallel-out pin. The serial pins are used to serially connect all the boundary-scan register cells in a device into a boundary-scan register chain, which starts at the TDI pin and ends at the TDO pin. The parallel ports are connected to the internal core logic tile and the input, output and control ports of an I/O buffer to capture and load data into the register to control or observe the logic state of each I/O.

### Figure 14 • 42MX IEEE 1149.1 Boundary Scan Circuitry



#### Table 9 • Test Access Port Descriptions

| Port                      | Description                                                                                                                                                                                                                                               |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TMS<br>(Test Mode Select) | Serial input for the test logic control bits. Data is captured on the rising edge of the test logic clock (TCK).                                                                                                                                          |
| TCK<br>(Test Clock Input) | Dedicated test logic clock used serially to shift test instruction, test data, and control inputs on the rising edge of the clock, and serially to shift the output data on the falling edge of the clock. The maximum clock frequency for TCK is 20 MHz. |
| TDI<br>(Test Data Input)  | Serial input for instruction and test data. Data is captured on the rising edge of the test logic clock.                                                                                                                                                  |
| TDO<br>(Test Data Output) | Serial output for test instruction and data from the test logic. TDO is set to an Inactive Drive state (high impedance) when data scanning is not in progress.                                                                                            |

#### Table 10 • Supported BST Public Instructions

| Instruction    | IR Code<br>(IR2.IR0) | Instruction<br>Type | Description                                                                                                                                                            |
|----------------|----------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EXTEST         | 000                  | Mandatory           | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins. |
| SAMPLE/PRELOAD | 001                  | Mandatory           | Allows a snapshot of the signals at the device pins to be captured and examined during operation                                                                       |
| HIGH Z         | 101                  | Optional            | Tristates all I/Os to allow external signals to drive pins. See the IEEE Standard 1149.1 specification.                                                                |
| CLAMP          | 110                  | Optional            | Allows state of signals driven from component pins to be determined<br>from the Boundary-Scan Register. See the IEEE Standard 1149.1<br>specification for details.     |
| BYPASS         | 111                  | Mandatory           | Enables the bypass register between the TDI and TDO pins. The test data passes through the selected device to adjacent devices in the test chain.                      |
|                |                      |                     |                                                                                                                                                                        |



# 3.4.9 JTAG Mode Activation

The JTAG test logic circuit is activated in the Designer software by selecting **Tools > Device Selection**. This brings up the Device Selection dialog box as shown in the following figure. The JTAG test logic circuit can be enabled by clicking the "Reserve JTAG Pins" check box. The following table explains the pins' behavior in either mode.

### Figure 15 • Device Selection Wizard

| Re | iserve <u>P</u> i | ins ———             |         |  |
|----|-------------------|---------------------|---------|--|
| •  | Reserve           | <u>J</u> TAG        |         |  |
|    | Reserve           | e J <u>⊤</u> AG tes | streset |  |
| Г  | Reserve           | e probe             |         |  |

### Table 11 • Boundary Scan Pin Configuration and Functionality

| Reserve JTAG | Checked                                                                | Unchecked |
|--------------|------------------------------------------------------------------------|-----------|
| ТСК          | BST input; must be terminated to logical HIGH or LOW to avoid floating | User I/O  |
| TDI, TMS     | BST input; may float or be tied to HIGH                                | User I/O  |
| TDO          | BST output; may float or be connected to TDI of another device         | User I/O  |

# 3.4.10 TRST Pin and TAP Controller Reset

An active reset (TRST) pin is not supported; however, MX devices contain power-on circuitry that resets the boundary scan circuitry upon power-up. Also, the TMS pin is equipped with an internal pull-up resistor. This allows the TAP controller to remain in or return to the Test-Logic-Reset state when there is no input or when a logical 1 is on the TMS pin. To reset the controller, TMS must be HIGH for at least five TCK cycles.

# 3.4.11 Boundary Scan Description Language (BSDL) File

Conforming to the IEEE Standard 1149.1 requires that the operation of the various JTAG components be documented. The BSDL file provides the standard format to describe the JTAG components that can be used by automatic test equipment software. The file includes the instructions that are supported, instruction bit pattern, and the boundary-scan chain order. For an in-depth discussion on BSDL files, see the *BSDL Files Format Description* application note.

BSDL files are grouped into two categories - generic and device-specific. The generic files assign all user I/Os as inouts. Device-specific files assign user I/Os as inputs, outputs or inouts.

Generic files for MX devices are available on the Microsemi SoC Product Group's website:

http://www.microsemi.com/soc/techdocs/models/bsdl.html.

# 3.5 Development Tool Support

The MX family of FPGAs is fully supported by Libero<sup>®</sup> Integrated Design Environment (IDE). Libero IDE is a design management environment, seamlessly integrating design tools while guiding the user through the design flow, managing all design and log files, and passing necessary design data among tools. Libero IDE allows users to integrate both schematic and HDL synthesis into a single flow and verify the entire design in a single environment. Libero IDE includes SynplifyPro from Synopsys, ModelSim<sup>®</sup> HDL Simulator from Mentor Graphics<sup>®</sup> and Viewdraw.

Libero IDE includes place-and-route and provides a comprehensive suite of backend support tools for FPGA development, including timing-driven place-and-route, and a world-class integrated static timing analyzer and constraints editor.



**Note:** \*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Devices should not be operated outside the recommended operating conditions.

| Parameter          | Commercial   | Industrial | Military    | Units |
|--------------------|--------------|------------|-------------|-------|
| Temperature Range* | 0 to +70     | -40 to +85 | -55 to +125 | °C    |
| VCC (40MX)         | 4.75 to 5.25 | 4.5 to 5.5 | 4.5 to 5.5  | V     |
| VCCA (42MX)        | 4.75 to 5.25 | 4.5 to 5.5 | 4.5 to 5.5  | V     |
| VCCI (42MX)        | 4.75 to 5.25 | 4.5 to 5.5 | 4.5 to 5.5  | V     |

**Note:** \* Ambient temperature (T<sub>A</sub>) is used for commercial and industrial grades; case temperature (T<sub>C</sub>) is used for military grades.

## 3.7.1 5 V TTL Electrical Specifications

The following tables show 5 V TTL electrical specifications.

#### Table 15 • 5V TTL Electrical Specifications

|                                                             |                     | Comm                                                                                        | nercial       | Comm | nercial -F    | Indus | strial        | Milita | ry         |       |
|-------------------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------|---------------|------|---------------|-------|---------------|--------|------------|-------|
| Symbol                                                      | Parameter           | Min.                                                                                        | Max.          | Min. | Max.          | Min.  | Max.          | Min.   | Max.       | Units |
| VOH <sup>1</sup>                                            | IOH = -10 mA        | 2.4                                                                                         |               | 2.4  |               |       |               |        |            | V     |
|                                                             | IOH = -4 mA         |                                                                                             |               |      |               | 3.7   |               | 3.7    |            | V     |
| VOL <sup>1</sup>                                            | IOL = 10 mA         |                                                                                             | 0.5           |      | 0.5           |       |               |        |            | V     |
|                                                             | IOL = 6 mA          |                                                                                             |               |      |               |       | 0.4           |        | 0.4        | V     |
| VIL                                                         |                     | -0.3                                                                                        | 0.8           | -0.3 | 0.8           | -0.3  | 0.8           | -0.3   | 0.8        | V     |
| VIH (40MX)                                                  |                     | 2.0                                                                                         | VCC + 0.3     | 2.0  | VCC + 0.3     | 2.0   | VCC + 0.3     | 2.0    | VCC + 0.3  | V     |
| VIH (42MX) <sup>2</sup>                                     |                     | 2.0                                                                                         | VCCI +<br>0.3 | 2.0  | VCCI +<br>0.3 | 2.0   | VCCI +<br>0.3 | 2.0    | VCCI + 0.3 | V     |
| IIL                                                         | VIN = 0.5 V         |                                                                                             | -10           |      | -10           |       | -10           |        | -10        | μA    |
| IIH                                                         | VIN = 2.7 V         |                                                                                             | -10           |      | -10           |       | -10           |        | -10        | μA    |
| Input Transition<br>Time, T <sub>R</sub> and T <sub>F</sub> |                     |                                                                                             | 500           |      | 500           |       | 500           |        | 500        | ns    |
| C <sub>IO</sub> I/O<br>Capacitance                          |                     |                                                                                             | 10            |      | 10            |       | 10            |        | 10         | pF    |
| Standby Current, ICC <sup>3</sup>                           | A40MX02,<br>A40MX04 |                                                                                             | 3             |      | 25            |       | 10            |        | 25         | mA    |
|                                                             | A42MX09             |                                                                                             | 5             |      | 25            |       | 25            |        | 25         | mA    |
|                                                             | A42MX16             |                                                                                             | 6             |      | 25            |       | 25            |        | 25         | mA    |
|                                                             | A42MX24,<br>A42MX36 |                                                                                             | 20            |      | 25            |       | 25            |        | 25         | mA    |
| Low power mode<br>Standby Current                           | 42MX devices only   |                                                                                             | 0.5           |      | ICC - 5.0     |       | ICC - 5.0     |        | ICC - 5.0  | mA    |
| IIO, I/O source                                             | Can be derived      | Can be derived from the IBIS model (http://www.microsemi.com/soc/techdocs/models/ibis.html) |               |      |               |       |               |        |            |       |

1. Only one output tested at a time. VCC/VCCI = min

sink current

2. VIH(Min) is 2.4V for A42MX36 family. This applies only to VCCI of 5V and is not applicable to VCCI of 3.3V



# 3.9.1 Mixed 5.0V/3.3V Electrical Specifications

|                                        |                     | Com  | mercial    | Com  | mercial –F | Indu | strial     | Milit | ary        |       |
|----------------------------------------|---------------------|------|------------|------|------------|------|------------|-------|------------|-------|
| Symbol                                 | Parameter           | Min. | Max.       | Min. | Max.       | Min. | Max.       | Min.  | Max.       | Units |
| VOH <sup>1</sup>                       | IOH = -10 mA        | 2.4  |            | 2.4  |            |      |            |       |            | V     |
|                                        | IOH = -4  mA        |      |            |      |            | 2.4  |            | 2.4   |            | V     |
| VOL <sup>1</sup>                       | IOL = 10 mA         |      | 0.5        |      | 0.5        |      |            |       |            | V     |
|                                        | IOL = 6 mA          |      |            |      |            |      | 0.4        |       | 0.4        | V     |
| VIL                                    |                     | -0.3 | 0.8        | -0.3 | 0.8        | -0.3 | 0.8        | -0.3  | 0.8        | V     |
| VIH <sup>2</sup>                       |                     | 2.0  | VCCA + 0.3 | 2.0  | VCCA + 0.3 | 2.0  | VCCA + 0.3 | 2.0   | VCCA + 0.3 | V     |
| IL                                     | VIN = 0.5 V         |      | -10        |      | -10        |      | -10        |       | -10        | μA    |
| IH                                     | VIN = 2.7 V         |      | -10        |      | -10        |      | -10        |       | -10        | μA    |
| Input Transition Time, $T_R$ and $T_F$ |                     |      | 500        |      | 500        |      | 500        |       | 500        | ns    |
| C <sub>IO</sub> I/O Capacitance        |                     |      | 10         |      | 10         |      | 10         |       | 10         | pF    |
| Standby Current,                       | A42MX09             |      | 5          |      | 25         |      | 25         |       | 25         | mA    |
| ICC3                                   | A42MX16             |      | 6          |      | 25         |      | 25         |       | 25         | mA    |
|                                        | A42MX24,<br>A42MX36 |      | 20         |      | 25         |      | 25         |       | 25         | mA    |
| Low Power Mode<br>Standby Current      |                     |      | 0.5        |      | ICC - 5.0  |      | ICC - 5.0  |       | ICC - 5.0  | mA    |

## Table 22 • Mixed 5.0V/3.3V Electrical Specifications

IIO I/O source sink Can be derived from the *IBIS model* (http://www.microsemi.com/soc/techdocs/models/ibis.html) current

1. Only one output tested at a time. VCCI = min.

2. VIH(Min) is 2.4V for A42MX36 family. This applies only to VCCI of 5V and is not applicable to VCCI of 3.3V

3. All outputs unloaded. All inputs = VCCI or GND

# 3.9.2 Output Drive Characteristics for 5.0 V PCI Signaling

MX PCI device I/O drivers were designed specifically for high-performance PCI systems. Figure 16, page 28 shows the typical output drive characteristics of the MX devices. MX output drivers are compliant with the PCI Local Bus Specification.

## Table 23 • DC Specification (5.0 V PCI Signaling)<sup>1</sup>

|                  |                            |                              | PCI  |           | МХ   |                   |       |
|------------------|----------------------------|------------------------------|------|-----------|------|-------------------|-------|
| Symbol           | Parameter                  | Condition                    | Min. | Max.      | Min. | Max.              | Units |
| VCCI             | Supply Voltage for I/Os    |                              | 4.75 | 5.25      | 4.75 | 5.25 <sup>2</sup> | V     |
| VIH <sup>3</sup> | Input High Voltage         |                              | 2.0  | VCC + 0.5 | 2.0  | VCCI + 0.3        | V     |
| VIL              | Input Low Voltage          |                              | -0.5 | 0.8       | -0.3 | 0.8               | V     |
| IIH              | Input High Leakage Current | VIN = 2.7 V                  |      | 70        |      | 10                | μA    |
| IIL              | Input Low Leakage Current  | VIN=0.5 V                    |      | -70       |      | -10               | μA    |
| VOH              | Output High Voltage        | IOUT = -2 mA<br>IOUT = -6 mA | 2.4  |           | 3.84 |                   | V     |
| VOL              | Output Low Voltage         | IOUT = 3 mA, 6 mA            |      | 0.55      |      | 0.33              | V     |



A sample calculation of the absolute maximum power dissipation allowed for a TQ176 package at commercial temperature and still air is given in the following equation

MaximumPowerAllowed = 
$$\frac{\text{Max} \cdot \text{junction temp} \cdot (^{\circ}\text{C}) - \text{Max} \cdot \text{ambient temp} \cdot (^{\circ}\text{C})}{\theta_{ja}(^{\circ}(\text{C/W}))} = \frac{150^{\circ}\text{C} - 70^{\circ}\text{C}}{(28^{\circ}\text{C})/\text{W}} = 2.86\text{W}$$

EQ 5

The maximum power dissipation for military-grade devices is a function of  $\theta_{jc}$ . A sample calculation of the absolute maximum power dissipation allowed for CQFP 208-pin package at military temperature and still air is given in the following equation

MaximumPowerAllowed = 
$$\frac{\text{Max · junction temp · (°C) - Max · ambient temp · (°C)}}{\theta_{jc}(°(C/W))} = \frac{150°C - 125°C}{(6.3°C)/W} = 3.97W$$

EQ 6

### Table 27 • Package Thermal Characteristics

|                                  |           |               | $\theta_{ja}$ |                        |                        |       |
|----------------------------------|-----------|---------------|---------------|------------------------|------------------------|-------|
| Plastic Packages                 | Pin Count | $\theta_{jc}$ | Still Air     | 1.0 m/s<br>200 ft/min. | 2.5 m/s<br>500 ft/min. | Units |
| Plastic Quad Flat Pack           | 100       | 12.0          | 27.8          | 23.4                   | 21.2                   | °C/W  |
| Plastic Quad Flat Pack           | 144       | 10.0          | 26.2          | 22.8                   | 21.1                   | °C/W  |
| Plastic Quad Flat Pack           | 160       | 10.0          | 26.2          | 22.8                   | 21.1                   | °C/W  |
| Plastic Quad Flat Pack           | 208       | 8.0           | 26.1          | 22.5                   | 20.8                   | °C/W  |
| Plastic Quad Flat Pack           | 240       | 8.5           | 25.6          | 22.3                   | 20.8                   | °C/W  |
| Plastic Leaded Chip Carrier      | 44        | 16.0          | 20.0          | 24.5                   | 22.0                   | °C/W  |
| Plastic Leaded Chip Carrier      | 68        | 13.0          | 25.0          | 21.0                   | 19.4                   | °C/W  |
| Plastic Leaded Chip Carrier      | 84        | 12.0          | 22.5          | 18.9                   | 17.6                   | °C/W  |
| Thin Plastic Quad Flat Pack      | 176       | 11.0          | 24.7          | 19.9                   | 18.0                   | °C/W  |
| Very Thin Plastic Quad Flat Pack | 80        | 12.0          | 38.2          | 31.9                   | 29.4                   | °C/W  |
| Very Thin Plastic Quad Flat Pack | 100       | 10.0          | 35.3          | 29.4                   | 27.1                   | °C/W  |
| Plastic Ball Grid Array          | 272       | 3.0           | 18.3          | 14.9                   | 13.9                   | °C/W  |
| Ceramic Packages                 |           |               |               |                        |                        |       |
| Ceramic Pin Grid Array           | 132       | 4.8           | 25.0          | 20.6                   | 18.7                   | °C/W  |
| Ceramic Quad Flat Pack           | 208       | 2.0           | 22.0          | 19.8                   | 18.0                   | °C/W  |
| Ceramic Quad Flat Pack           | 256       | 2.0           | 20.0          | 16.5                   | 15.0                   | °C/W  |



# 3.10 Timing Models

The following figures show various timing models.

## Figure 17 • 40MX Timing Model\*



Note: Values are shown for 40MX -3 speed devices at 5.0 V worst-case commercial conditions.



Note: 1. Input module predicted routing delay

Note: 2. Values are shown for A42MX09 –3 at 5.0 V worst-case commercial conditions.



### Figure 22 • AC Test Loads



To the output under test

Load 2 (Used to measure rising/falling edges)



Figure 23 • Input Buffer Delays



t<sub>INYH</sub>

Figure 24 • Module Delays



t<sub>INYL</sub>





# Table 36 • A40MX04 Timing Characteristics (Nominal 5.0 V Operation) (continued)(Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C)

|                   |                     | –3 Sp | beed | –2 Sp | beed | –1 S | beed | Std S | Speed | –F S | peed |       |
|-------------------|---------------------|-------|------|-------|------|------|------|-------|-------|------|------|-------|
| Parame            | eter / Description  | Min.  | Max. | Min.  | Max. | Min. | Max. | Min.  | Max.  | Min. | Max. | Units |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z |       | 5.9  |       | 6.8  |      | 7.7  |       | 9.0   |      | 12.6 | ns    |
| d <sub>TLH</sub>  | Delta LOW to HIGH   |       | 0.02 |       | 0.02 |      | 0.03 |       | 0.03  |      | 0.04 | ns/pF |
| d <sub>THL</sub>  | Delta HIGH to LOW   |       | 0.03 |       | 0.03 |      | 0.03 |       | 0.04  |      | 0.06 | ns/pF |



# Table 38 • A42MX09 Timing Characteristics (Nominal 5.0 V Operation) (continued)(Worst-Case Commercial Conditions, VCCA = 4.75 V, T<sub>J</sub> = 70°C)

|                    |                             |                        | –3 Sp      | beed       | –2 S       | peed       | –1 Sp      | beed       | Std S      | Speed      | –F S       | peed       |            |
|--------------------|-----------------------------|------------------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|
| Paramet            | ter / Description           |                        | Min.       | Max.       | Units      |
| Input Mo           | odule Propagation Del       | ays                    |            |            |            |            |            |            |            |            |            |            |            |
| t <sub>INYH</sub>  | Pad-to-Y HIGH               |                        |            | 1.0        |            | 1.2        |            | 1.3        |            | 1.6        |            | 2.2        | ns         |
| t <sub>INYL</sub>  | Pad-to-Y LOW                |                        |            | 0.8        |            | 0.9        |            | 1.0        |            | 1.2        |            | 1.7        | ns         |
| t <sub>INGH</sub>  | G to Y HIGH                 |                        |            | 1.3        |            | 1.4        |            | 1.6        |            | 1.9        |            | 2.7        | ns         |
| t <sub>INGL</sub>  | G to Y LOW                  |                        |            | 1.3        |            | 1.4        |            | 1.6        |            | 1.9        |            | 2.7        | ns         |
| Input Me           | odule Predicted Routin      | ng Delays <sup>2</sup> |            |            |            |            |            |            |            |            |            |            |            |
| t <sub>IRD1</sub>  | FO = 1 Routing Delay        | ,                      |            | 2.0        |            | 2.2        |            | 2.5        |            | 3.0        |            | 4.2        | ns         |
| t <sub>IRD2</sub>  | FO = 2 Routing Delay        | ,                      |            | 2.3        |            | 2.5        |            | 2.9        |            | 3.4        |            | 4.7        | ns         |
| t <sub>IRD3</sub>  | FO = 3 Routing Delay        | ,                      |            | 2.5        |            | 2.8        |            | 3.2        |            | 3.7        |            | 5.2        | ns         |
| t <sub>IRD4</sub>  | FO = 4 Routing Delay        | ,                      |            | 2.8        |            | 3.1        |            | 3.5        |            | 4.1        |            | 5.7        | ns         |
| t <sub>IRD8</sub>  | FO = 8 Routing Delay        | ,                      |            | 3.7        |            | 4.1        |            | 4.7        |            | 5.5        |            | 7.7        | ns         |
| Global C           | Clock Network               |                        |            |            |            |            |            |            |            |            |            |            |            |
| t <sub>CKH</sub>   | Input LOW to HIGH           | FO = 32                |            | 2.4        |            | 2.7        |            | 3.0        |            | 3.6        |            | 5.0        | ns         |
|                    |                             | FO = 256               |            | 2.7        |            | 3.0        |            | 3.4        |            | 4.0        |            | 5.5        | ns         |
| t <sub>CKL</sub>   | Input HIGH to LOW           | FO = 32<br>FO = 256    |            | 3.5<br>3.9 |            | 3.9<br>4.3 |            | 4.4<br>4.9 |            | 5.2<br>5.7 |            | 7.3<br>8.0 | ns<br>ns   |
| t <sub>PWH</sub>   | Minimum Pulse<br>Width HIGH | FO = 32<br>FO = 256    | 1.2<br>1.3 |            | 1.4<br>1.5 |            | 1.5<br>1.7 |            | 1.8<br>2.0 |            | 2.5<br>2.7 |            | ns<br>ns   |
| t <sub>PWL</sub>   | Minimum Pulse               | FO = 32                | 1.2        |            | 1.4        |            | 1.5        |            | 1.8        |            | 2.5        |            | ns         |
|                    | Width LOW                   | FO = 256               | 1.3        |            | 1.5        |            | 1.7        |            | 2.0        |            | 2.7        |            | ns         |
| t <sub>CKSW</sub>  | Maximum Skew                | FO = 32<br>FO = 256    |            | 0.3<br>0.3 |            | 0.3<br>0.3 |            | 0.4<br>0.4 |            | 0.5<br>0.5 |            | 0.6<br>0.6 | ns<br>ns   |
| t <sub>SUEXT</sub> | Input Latch                 | FO = 32                | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | ns         |
|                    | External Set-Up             | FO = 256               | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | ns         |
| t <sub>HEXT</sub>  | Input Latch                 | FO = 32                | 2.3        |            | 2.6        |            | 3.0        |            | 3.5        |            | 4.9        |            | ns         |
|                    | External Hold               | FO = 256               | 2.2        |            | 2.4        |            | 3.3        |            | 3.9        |            | 5.5        |            | ns         |
| t <sub>P</sub>     | Minimum Period              | FO = 32<br>FO = 256    | 3.4<br>3.7 |            | 3.7<br>4 1 |            | 4.0<br>4.5 |            | 4.7<br>5.2 |            | 7.8<br>8.6 |            | ns<br>ns   |
| f <sub>MAX</sub>   | Maximum Frequency           | FO = 32<br>FO = 256    | 0.7        | 296<br>268 |            | 269<br>244 |            | 247<br>224 | 0.2        | 215<br>195 | 0.0        | 129<br>117 | MHz<br>MHz |



# Table 38 • A42MX09 Timing Characteristics (Nominal 5.0 V Operation) (continued)(Worst-Case Commercial Conditions, VCCA = 4.75 V, T<sub>J</sub> = 70°C)

|                   |                                                          | –3 Sp | beed | –2 S | peed | –1 Sp | beed | Std S | Speed | –F S | peed |       |
|-------------------|----------------------------------------------------------|-------|------|------|------|-------|------|-------|-------|------|------|-------|
| Parame            | ter / Description                                        | Min.  | Max. | Min. | Max. | Min.  | Max. | Min.  | Max.  | Min. | Max. | Units |
| CMOS C            | Dutput Module Timing <sup>5</sup>                        |       |      |      |      |       |      |       |       |      |      |       |
| t <sub>DLH</sub>  | Data-to-Pad HIGH                                         |       | 2.4  |      | 2.7  |       | 3.1  |       | 3.6   |      | 5.1  | ns    |
| t <sub>DHL</sub>  | Data-to-Pad LOW                                          |       | 2.9  |      | 3.2  |       | 3.6  |       | 4.3   |      | 6.0  | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to HIGH                                     |       | 2.7  |      | 2.9  |       | 3.3  |       | 3.9   |      | 5.5  | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to LOW                                      |       | 2.9  |      | 3.2  |       | 3.7  |       | 4.3   |      | 6.1  | ns    |
| t <sub>ENHZ</sub> | Enable Pad HIGH to Z                                     |       | 4.9  |      | 5.4  |       | 6.2  |       | 7.3   |      | 10.2 | ns    |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z                                      |       | 5.3  |      | 5.9  |       | 6.7  |       | 7.9   |      | 11.1 | ns    |
| t <sub>GLH</sub>  | G-to-Pad HIGH                                            |       | 4.2  |      | 4.6  |       | 5.2  |       | 6.1   |      | 8.6  | ns    |
| t <sub>GHL</sub>  | G-to-Pad LOW                                             |       | 4.2  |      | 4.6  |       | 5.2  |       | 6.1   |      | 8.6  | ns    |
| t <sub>LSU</sub>  | I/O Latch Set-Up                                         | 0.5   |      | 0.5  |      | 0.6   |      | 0.7   |       | 1.0  |      | ns    |
| t <sub>LH</sub>   | I/O Latch Hold                                           | 0.0   |      | 0.0  |      | 0.0   |      | 0.0   |       | 0.0  |      | ns    |
| t <sub>LCO</sub>  | I/O Latch Clock-to-Out<br>(Pad-to-Pad), 64 Clock Loading |       | 5.2  |      | 5.8  |       | 6.6  |       | 7.7   |      | 10.8 | ns    |
| t <sub>ACO</sub>  | Array Clock-to-Out (<br>Pad-to-Pad), 64 Clock Loading    |       | 7.4  |      | 8.2  |       | 9.3  |       | 10.9  |      | 15.3 | ns    |
| d <sub>TLH</sub>  | Capacity Loading, LOW to HIGH                            |       | 0.03 |      | 0.03 |       | 0.03 |       | 0.04  |      | 0.06 | ns/pF |
| $d_{THL}$         | Capacity Loading, HIGH to LOW                            |       | 0.04 |      | 0.04 |       | 0.04 |       | 0.05  |      | 0.07 | ns/pF |

1. For dual-module macros, use  $t_{PD1} + t_{RD1} + t_{PDn}$ ,  $t_{CO} + t_{RD1} + t_{PDn}$ , or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual performance.

3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the Timer utility.

4. Set-up and hold timing parameters for the input buffer latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time.

5. Delays based on 35 pF loading

# Table 39 •A42MX09 Timing Characteristics (Nominal 3.3 V Operation) (Worst-Case Commercial Conditions,<br/>VCCA = 3.0 V, T<sub>J</sub> = 70°C)

|                  |                                             | -3 Speed  | -2 Speed  | -1 Speed  | Std Speed | -F Speed  |       |
|------------------|---------------------------------------------|-----------|-----------|-----------|-----------|-----------|-------|
| Paramete         | er / Description                            | Min. Max. | Units |
| Logic Mo         | odule Propagation Delays <sup>1</sup>       |           |           |           |           |           |       |
| t <sub>PD1</sub> | Single Module                               | 1.6       | 1.8       | 2.1       | 2.5       | 3.5       | ns    |
| t <sub>CO</sub>  | Sequential Clock-to-Q                       | 1.8       | 2.0       | 2.3       | 2.7       | 3.8       | ns    |
| t <sub>GO</sub>  | Latch G-to-Q                                | 1.7       | 1.9       | 2.1       | 2.5       | 3.5       | ns    |
| t <sub>RS</sub>  | Flip-Flop (Latch) Reset-to-Q                | 2.0       | 2.2       | 2.5       | 2.9       | 4.1       | ns    |
| Logic Mo         | odule Predicted Routing Delays <sup>2</sup> |           |           |           |           |           |       |
| t <sub>RD1</sub> | FO = 1 Routing Delay                        | 1.0       | 1.1       | 1.2       | 1.4       | 2.0       | ns    |
| t <sub>RD2</sub> | FO = 2 Routing Delay                        | 1.3       | 1.4       | 1.6       | 1.9       | 2.7       | ns    |
| t <sub>RD3</sub> | FO = 3 Routing Delay                        | 1.6       | 1.8       | 2.0       | 2.4       | 3.3       | ns    |



# Table 41 •A42MX16 Timing Characteristics (Nominal 3.3 V Operation) (continued) (Worst-Case Commercial<br/>Conditions, VCCA = 3.0 V, T<sub>J</sub> = 70°C)

|                  |                                                     | –3 S | peed | -2 Sp | beed | –1 S | peed | Std S | Speed | –F Sp | peed |       |
|------------------|-----------------------------------------------------|------|------|-------|------|------|------|-------|-------|-------|------|-------|
| Parame           | eter / Description                                  | Min. | Max. | Min.  | Max. | Min. | Max. | Min.  | Max.  | Min.  | Max. | Units |
| t <sub>ACO</sub> | Array Clock-to-Out<br>(Pad-to-Pad),64 Clock Loading |      | 11.3 |       | 12.5 |      | 14.2 |       | 16.7  |       | 23.3 | ns    |
| d <sub>TLH</sub> | Capacitive Loading, LOW to<br>HIGH                  |      | 0.04 |       | 0.04 |      | 0.05 |       | 0.06  |       | 0.08 | ns/pF |
| $d_{THL}$        | Capacitive Loading, HIGH to LOW                     |      | 0.05 |       | 0.05 |      | 0.06 |       | 0.07  |       | 0.10 | ns/pF |

1. For dual-module macros use tPD1 + tRD1 + taped, to + tRD1 + taped, or tPD1 + tRD1 + tusk, whichever is appropriate.

2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing ansalysis or simulation is required to determine actual performance.

3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the Timer utility.

4. Set-up and hold timing parameters for the input buffer latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G inputs subtracts (adds) to the internal setup (hold) time.

5. Delays based on 35 pF loading.

# Table 42 •A42MX24 Timing Characteristics (Nominal 5.0 V Operation) (Worst-Case Commercial Conditions,<br/>VCCA = 4.75 V, T<sub>J</sub> = 70°C)

|                    |                                               | –3 S | peed | –2 Sp | beed | –1 S | peed | Std S | peed | –F S | peed |       |
|--------------------|-----------------------------------------------|------|------|-------|------|------|------|-------|------|------|------|-------|
| Paramete           | r / Description                               | Min. | Max. | Min.  | Max. | Min. | Max. | Min.  | Max. | Min. | Max. | Units |
| Logic Mod          | dule Combinatorial Functions <sup>1</sup>     |      |      |       |      |      |      |       |      |      |      |       |
| t <sub>PD</sub>    | Internal Array Module Delay                   |      | 1.2  |       | 1.3  |      | 1.5  |       | 1.8  |      | 2.5  | ns    |
| t <sub>PDD</sub>   | Internal Decode Module Delay                  |      | 1.4  |       | 1.6  |      | 1.8  |       | 2.1  |      | 3.0  | ns    |
| Logic Mod          | dule Predicted Routing Delays <sup>2</sup>    |      |      |       |      |      |      |       |      |      |      |       |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                          |      | 0.8  |       | 0.9  |      | 1.0  |       | 1.2  |      | 1.7  | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                          |      | 1.0  |       | 1.2  |      | 1.3  |       | 1.5  |      | 2.1  | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                          |      | 1.3  |       | 1.4  |      | 1.6  |       | 1.9  |      | 2.6  | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                          |      | 1.5  |       | 1.7  |      | 1.9  |       | 2.2  |      | 3.1  | ns    |
| t <sub>RD5</sub>   | FO = 8 Routing Delay                          |      | 2.4  |       | 2.7  |      | 3.0  |       | 3.6  |      | 5.0  | ns    |
| Logic Mod          | dule Sequential Timing <sup>3, 4</sup>        |      |      |       |      |      |      |       |      |      |      |       |
| t <sub>CO</sub>    | Flip-Flop Clock-to-Output                     |      | 1.3  |       | 1.4  |      | 1.6  |       | 1.9  |      | 2.7  | ns    |
| t <sub>GO</sub>    | Latch Gate-to-Output                          |      | 1.2  |       | 1.3  |      | 1.5  |       | 1.8  |      | 2.5  | ns    |
| t <sub>SUD</sub>   | Flip-Flop (Latch) Set-Up Time                 | 0.3  |      | 0.4   |      | 0.4  |      | 0.5   |      | 0.7  |      | ns    |
| t <sub>HD</sub>    | Flip-Flop (Latch) Hold Time                   | 0.0  |      | 0.0   |      | 0.0  |      | 0.0   |      | 0.0  |      | ns    |
| t <sub>RO</sub>    | Flip-Flop (Latch) Reset-to-Output             |      | 1.4  |       | 1.6  |      | 1.8  |       | 2.1  |      | 2.9  | ns    |
| t <sub>SUENA</sub> | Flip-Flop (Latch) Enable Set-Up               | 0.4  |      | 0.5   |      | 0.5  |      | 0.6   |      | 0.8  |      | ns    |
| t <sub>HENA</sub>  | Flip-Flop (Latch) Enable Hold                 | 0.0  |      | 0.0   |      | 0.0  |      | 0.0   |      | 0.0  |      | ns    |
| t <sub>WCLKA</sub> | Flip-Flop (Latch)<br>Clock Active Pulse Width | 3.3  |      | 3.7   |      | 4.2  |      | 4.9   |      | 6.9  |      | ns    |
| t <sub>WASYN</sub> | Flip-Flop (Latch)<br>Asynchronous Pulse Width | 4.4  |      | 4.8   |      | 5.3  |      | 6.5   |      | 9.0  |      | ns    |



# Table 45 • A42MX36 Timing Characteristics (Nominal 3.3 V Operation) (continued) (Worst-Case Commercial Conditions, VCCA = 3.0 V, T<sub>J</sub> = 70°C)

|                    |                                               |                       | –3 SI      | peed       | –2 S         | peed       | –1 S         | beed       | Std S        | Speed       | –F S         | beed         |            |
|--------------------|-----------------------------------------------|-----------------------|------------|------------|--------------|------------|--------------|------------|--------------|-------------|--------------|--------------|------------|
| Paramete           | er / Description                              |                       | Min.       | Max.       | Min.         | Max.       | Min.         | Max.       | Min.         | Max.        | Min.         | Max.         | Units      |
| Input Mo           | dule Predicted Routing                        | j Delays <sup>2</sup> |            |            |              |            |              |            |              |             |              |              |            |
| t <sub>IRD1</sub>  | FO = 1 Routing Delay                          |                       |            | 2.8        |              | 3.1        |              | 3.5        |              | 4.1         |              | 5.7          | ns         |
| t <sub>IRD2</sub>  | FO = 2 Routing Delay                          |                       |            | 3.2        |              | 3.5        |              | 4.1        |              | 4.8         |              | 6.7          | ns         |
| t <sub>IRD3</sub>  | FO = 3 Routing Delay                          |                       |            | 3.7        |              | 4.1        |              | 4.7        |              | 5.5         |              | 7.7          | ns         |
| t <sub>IRD4</sub>  | FO = 4 Routing Delay                          |                       |            | 4.2        |              | 4.6        |              | 5.3        |              | 6.2         |              | 8.7          | ns         |
| t <sub>IRD8</sub>  | FO = 8 Routing Delay                          |                       |            | 6.1        |              | 6.8        |              | 7.7        |              | 9.0         |              | 12.6         | ns         |
| Global C           | lock Network                                  |                       |            |            |              |            |              |            |              |             |              |              |            |
| t <sub>СКН</sub>   | Input LOW to HIGH                             | FO = 32<br>FO = 635   |            | 4.6<br>5.0 |              | 5.1<br>5.6 |              | 5.7<br>6.3 |              | 6.7<br>7.4  |              | 9.3<br>10.3  | ns<br>ns   |
| t <sub>CKL</sub>   | Input HIGH to LOW                             | FO = 32<br>FO = 635   |            | 5.3<br>6.8 |              | 5.9<br>7.6 |              | 6.7<br>8.6 |              | 7.8<br>10.1 |              | 11.0<br>14.1 | ns<br>ns   |
| t <sub>PWH</sub>   | Minimum Pulse<br>Width HIGH                   | FO = 32<br>FO = 635   | 2.5<br>2.8 |            | 2.7<br>3.1   |            | 3.1<br>3.5   |            | 3.6<br>4.1   |             | 5.1<br>5.7   |              | ns<br>ns   |
| t <sub>PWL</sub>   | Minimum Pulse<br>Width LOW                    | FO = 32<br>FO = 635   | 2.5<br>2.8 |            | 2.7<br>3.1   |            | 3.1<br>3.5   |            | 3.6<br>4.1   |             | 5.1<br>5.7   |              | ns<br>ns   |
| t <sub>CKSW</sub>  | Maximum Skew                                  | FO = 32<br>FO = 635   |            | 1.0<br>1.0 |              | 1.2<br>1.2 |              | 1.3<br>1.3 |              | 1.5<br>1.5  |              | 2.2<br>2.2   | ns<br>ns   |
| t <sub>SUEXT</sub> | Input Latch<br>External Set-Up                | FO = 32<br>FO = 635   | 0.0<br>0.0 |            | 0.0<br>0.0   |            | 0.0<br>0.0   |            | 0.0<br>0.0   |             | 0.0<br>0.0   |              | ns<br>ns   |
| t <sub>HEXT</sub>  | Input Latch<br>External Hold                  | FO = 32<br>FO = 635   | 4.0<br>4.6 |            | 4.4<br>5.2   |            | 5.0<br>5.9   |            | 5.9<br>6.9   |             | 8.2<br>9.6   |              | ns<br>ns   |
| t <sub>P</sub>     | Minimum Period<br>(1/f <sub>MAX</sub> )       | FO = 32<br>FO = 635   | 9.2<br>9.9 |            | 10.2<br>11.0 |            | 11.1<br>12.0 |            | 12.7<br>13.8 |             | 21.2<br>23.0 |              | ns<br>ns   |
| f <sub>MAX</sub>   | Maximum Datapath<br>Frequency                 | FO = 32<br>FO = 635   |            | 108<br>100 |              | 98<br>91   |              | 90<br>83   |              | 79<br>73    |              | 47<br>44     | MHz<br>MHz |
| TTL Outp           | out Module Timing <sup>5</sup>                |                       |            |            |              |            |              |            |              |             |              |              |            |
| t <sub>DLH</sub>   | Data-to-Pad HIGH                              |                       |            | 3.6        |              | 4.0        |              | 4.5        |              | 5.3         |              | 7.4          | ns         |
| t <sub>DHL</sub>   | Data-to-Pad LOW                               |                       |            | 4.2        |              | 4.6        |              | 5.2        |              | 6.2         |              | 8.6          | ns         |
| t <sub>ENZH</sub>  | Enable Pad Z to HIGH                          |                       |            | 3.7        |              | 4.2        |              | 4.7        |              | 5.5         |              | 7.7          | ns         |
| t <sub>ENZL</sub>  | Enable Pad Z to LOW                           |                       |            | 4.1        |              | 4.6        |              | 5.2        |              | 6.1         |              | 8.5          | ns         |
| t <sub>ENHZ</sub>  | Enable Pad HIGH to Z                          |                       |            | 7.34       |              | 8.2        |              | 9.3        |              | 10.9        |              | 15.3         | ns         |
| TTL Outp           | out Module Timing <sup>5</sup>                |                       |            |            |              |            |              |            |              |             |              |              |            |
| t <sub>ENLZ</sub>  | Enable Pad LOW to Z                           |                       |            | 6.9        |              | 7.6        |              | 8.7        |              | 10.2        |              | 14.3         | ns         |
| t <sub>GLH</sub>   | G-to-Pad HIGH                                 |                       |            | 4.9        |              | 5.5        |              | 6.2        |              | 7.3         |              | 10.2         | ns         |
| t <sub>GHL</sub>   | G-to-Pad LOW                                  |                       |            | 4.9        |              | 5.5        |              | 6.2        |              | 7.3         |              | 10.2         | ns         |
| t <sub>LSU</sub>   | I/O Latch Output Set-U                        | р                     | 0.7        |            | 0.7          |            | 0.8          |            | 1.0          |             | 1.4          |              | ns         |
| t <sub>LH</sub>    | I/O Latch Output Hold                         |                       | 0.0        |            | 0.0          |            | 0.0          |            | 0.0          |             | 0.0          |              | ns         |
| t <sub>LCO</sub>   | I/O Latch Clock-to-Out<br>(Pad-to-Pad) 32 I/O |                       |            | 7.9        |              | 8.8        |              | 10.0       |              | 11.8        |              | 16.5         | ns         |



Figure 42 • PQ144



### Table 51 • PQ144

| PQ144      |                  |  |
|------------|------------------|--|
| Pin Number | A42MX09 Function |  |
| 1          | I/O              |  |
| 2          | MODE             |  |
| 3          | I/O              |  |
| 4          | I/O              |  |
| 5          | I/O              |  |



### Table 53 • PQ208

| PQ208      |                  |                  |                  |
|------------|------------------|------------------|------------------|
| Pin Number | A42MX16 Function | A42MX24 Function | A42MX36 Function |
| 169        | I/O              | WD, I/O          | WD, I/O          |
| 170        | I/O              | I/O              | I/O              |
| 171        | NC               | I/O              | QCLKD, I/O       |
| 172        | I/O              | I/O              | I/O              |
| 173        | I/O              | I/O              | I/O              |
| 174        | I/O              | I/O              | I/O              |
| 175        | I/O              | I/O              | I/O              |
| 176        | I/O              | WD, I/O          | WD, I/O          |
| 177        | I/O              | WD, I/O          | WD, I/O          |
| 178        | PRA, I/O         | PRA, I/O         | PRA, I/O         |
| 179        | I/O              | I/O              | I/O              |
| 180        | CLKA, I/O        | CLKA, I/O        | CLKA, I/O        |
| 181        | NC               | I/O              | I/O              |
| 182        | NC               | VCCI             | VCCI             |
| 183        | VCCA             | VCCA             | VCCA             |
| 184        | GND              | GND              | GND              |
| 185        | I/O              | I/O              | I/O              |
| 186        | CLKB, I/O        | CLKB, I/O        | CLKB, I/O        |
| 187        | I/O              | I/O              | I/O              |
| 188        | PRB, I/O         | PRB, I/O         | PRB, I/O         |
| 189        | I/O              | I/O              | I/O              |
| 190        | I/O              | WD, I/O          | WD, I/O          |
| 191        | I/O              | WD, I/O          | WD, I/O          |
| 192        | I/O              | I/O              | I/O              |
| 193        | NC               | I/O              | I/O              |
| 194        | NC               | WD, I/O          | WD, I/O          |
| 195        | NC               | WD, I/O          | WD, I/O          |
| 196        | I/O              | I/O              | QCLKC, I/O       |
| 197        | NC               | I/O              | I/O              |
| 198        | I/O              | I/O              | I/O              |
| 199        | I/O              | I/O              | I/O              |
| 200        | I/O              | I/O              | I/O              |
| 201        | NC               | I/O              | I/O              |
| 202        | VCCI             | VCCI             | VCCI             |
| 203        | I/O              | WD, I/O          | WD, I/O          |
| 204        | I/O              | WD, I/O          | WD, I/O          |
| 205        | I/O              | I/O              | I/O              |



| VQ80       |                     |                     |
|------------|---------------------|---------------------|
| Pin Number | A40MX02<br>Function | A40MX04<br>Function |
| 13         | VCC                 | VCC                 |
| 14         | I/O                 | I/O                 |
| 15         | I/O                 | I/O                 |
| 16         | I/O                 | I/O                 |
| 17         | NC                  | I/O                 |
| 18         | NC                  | I/O                 |
| 19         | NC                  | I/O                 |
| 20         | VCC                 | VCC                 |
| 21         | I/O                 | I/O                 |
| 22         | I/O                 | I/O                 |
| 23         | I/O                 | I/O                 |
| 24         | I/O                 | I/O                 |
| 25         | I/O                 | I/O                 |
| 26         | I/O                 | I/O                 |
| 27         | GND                 | GND                 |
| 28         | I/O                 | I/O                 |
| 29         | I/O                 | I/O                 |
| 30         | I/O                 | I/O                 |
| 31         | I/O                 | I/O                 |
| 32         | I/O                 | I/O                 |
| 33         | VCC                 | VCC                 |
| 34         | I/O                 | I/O                 |
| 35         | I/O                 | I/O                 |
| 36         | I/O                 | I/O                 |
| 37         | I/O                 | I/O                 |
| 38         | I/O                 | I/O                 |
| 39         | I/O                 | I/O                 |
| 40         | I/O                 | I/O                 |
| 41         | NC                  | I/O                 |
| 42         | NC                  | I/O                 |
| 43         | NC                  | I/O                 |
| 44         | I/O                 | I/O                 |
| 45         | I/O                 | I/O                 |
| 46         | I/O                 | I/O                 |
| 47         | GND                 | GND                 |
| 48         | I/O                 | I/O                 |



| <i>Table 61</i> • PG132 |                  |
|-------------------------|------------------|
| PG132                   |                  |
| Pin Number              | A42MX09 Function |
| F2                      | I/O              |
| F1                      | I/O              |
| G1                      | I/O              |
| G4                      | VSV              |
| H1                      | I/O              |
| H2                      | I/O              |
| H3                      | I/O              |
| H4                      | I/O              |
| J1                      | I/O              |
| K1                      | I/O              |
| L1                      | I/O              |
| K2                      | I/O              |
| M1                      | I/O              |
| К3                      | I/O              |
| L2                      | I/O              |
| N1                      | I/O              |
| L3                      | BININ            |
| M2                      | BINOUT           |
| N2                      | I/O              |
| M3                      | I/O              |
| L4                      | I/O              |
| N3                      | I/O              |
| M4                      | I/O              |
| N4                      | I/O              |
| M5                      | I/O              |
| K6                      | I/O              |
| N5                      | I/O              |
| N6                      | I/O              |
| L6                      | I/O              |
| M6                      | I/O              |
| M7                      | I/O              |
| N7                      | I/O              |
| N8                      | I/O              |
| M8                      | I/O              |
| L8                      | I/O              |
| K8                      | I/O              |
| N9                      | I/O              |



| A42MX09 Function |
|------------------|
| VSV              |
| I/O              |
| SDI              |
| I/O              |
| PRBA             |
| I/O              |
| CLKA             |
| I/O              |
| CLKB             |
| I/O              |
| PRBB             |
| I/O              |
|                  |



## Figure 53 • CQ172



| Table 62 • C | Q172 |
|--------------|------|
|--------------|------|

| CQ172      |                     |
|------------|---------------------|
| Pin Number | A42MX16<br>Function |
| 1          | MODE                |
| 2          | I/O                 |
| 3          | I/O                 |
| 4          | I/O                 |
| 5          | I/O                 |
| 6          | I/O                 |
| 7          | GND                 |
| 8          | I/O                 |
| 9          | I/O                 |
| 10         | I/O                 |
| 11         | I/O                 |
| 12         | VCC                 |
| 13         | I/O                 |
| 14         | I/O                 |
| 15         | I/O                 |
| 16         | I/O                 |
| 17         | GND                 |
| 18         | I/O                 |
| 19         | I/O                 |
| 20         | I/O                 |