# E·XFL



Welcome to <u>E-XFL.COM</u>

### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

| Product Status                 | Active                                                                     |
|--------------------------------|----------------------------------------------------------------------------|
| Number of LABs/CLBs            | -                                                                          |
| Number of Logic Elements/Cells | -                                                                          |
| Total RAM Bits                 | 2560                                                                       |
| Number of I/O                  | 176                                                                        |
| Number of Gates                | 54000                                                                      |
| Voltage - Supply               | 3V ~ 3.6V, 4.5V ~ 5.5V                                                     |
| Mounting Type                  | Surface Mount                                                              |
| Operating Temperature          | -40°C ~ 85°C (TA)                                                          |
| Package / Case                 | 208-BFQFP                                                                  |
| Supplier Device Package        | 208-PQFP (28x28)                                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/a42mx36-3pqg208i |
|                                |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1 Revision History

The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the most current publication.

## 1.1 Revision 15.0

The following is a summary of the changes in revision 15.0 of this document.

- Table 15, page 21 is edited to add the footnote, VIH(Min) is 2.4V for A42MX36 family. This applies only to VCCI of 5V and is not applicable to VCCI of 3.3V
- Table 22, page 25 is edited to add the footnote, VIH(Min) is 2.4V for A42MX36 family. This applies only to VCCI of 5V and is not applicable to VCCI of 3.3V
- Table 23, page 25 is edited to add the footnote, VIH(Min) is 2.4V for A42MX36 family. This applies only to VCCI of 5V and is not applicable to VCCI of 3.3V

## 1.2 Revision 14.0

The following is a summary of the changes in revision 14.0 of this document.

- Added CQFP package information for A42MX16 device in Product Profile, page 1 and Ceramic Device Resources, page 4 (SAR 79522).
- Added Military (M) and MIL-STD-883 Class B (B) grades for CPGA 132 Package and added Commercial (C), Military (M), and MIL-STD-883 Class B (B) grades for CQFP 172 Package in Temperature Grade Offerings, page 5 (SAR 79519)
- Changed Silicon Sculptor II to Silicon Sculptor in Programming, page 12 (SAR 38754)
- Added Figure 53, page 158 CQ172 package (SAR 79522).

## 1.3 **Revision 13.0**

The following is a summary of the changes in revision 13.0 of this document.

- Added Figure 42, page 97 PQ144 Package for A42MX09 device (SAR 69776)
- Added Figure 52, page 153 PQ132 Package for A42MX09 device (SAR 69776)

## 1.4 **Revision 12.0**

The following is a summary of the changes in revision 12.0 of this document.

- Added information on power-up behavior for A42MX24 and A42MX36 devices to the Power Supply, page 13 (SAR 42096
- Corrected the inadvertent mistake in the naming of the PL68 pin assignment table (SARs 48999, 49793)

## 1.5 Revision 11.0

The following is a summary of the changes in revision 11.0 of this document.

- The FuseLock logo and accompanying text was removed from the User Security, page 12. This marking is no longer used on Microsemi devices (PCN 0915)
- The Development Tool Support, page 19 was updated (SAR 38512)

## 1.6 Revision 10.0

The following is a summary of the changes in revision 10.0 of this document.

- Ordering Information, page 3 was updated to include lead-free package ordering codes (SAR 21968)
- The User Security, page 12 was revised to clarify that although no existing security measures can give an absolute guarantee, Microsemi FPGAs implement the best security available in the industry (SAR 34673)

# 2 40MX and 42MX FPGA Families

## 2.1 Features

The following sections list out various features of the 40MX and 42MX FPGA family devices.

### 2.1.1 High Capacity

- Single-Chip ASIC Alternative
- 3,000 to 54,000 System Gates
- Up to 2.5 kbits Configurable Dual-Port SRAM
- Fast Wide-Decode Circuitry
- Up to 202 User-Programmable I/O Pins

### 2.1.2 High Performance

- 5.6 ns Clock-to-Out
- 250 MHz Performance
- 5 ns Dual-Port SRAM Access
- 100 MHz FIFOs
- 7.5 ns 35-Bit Address Decode

### 2.1.3 HiRel Features

- Commercial, Industrial, Automotive, and Military Temperature Plastic Packages
- Commercial, Military Temperature, and MIL-STD-883 Ceramic Packages
- QML Certification
- Ceramic Devices Available to DSCC SMD

### 2.1.4 Ease of Integration

- Mixed-Voltage Operation (5.0 V or 3.3 V for core and I/Os), with PCI-Compliant I/Os
- Up to 100% Resource Utilization and 100% Pin Locking
- Deterministic, User-Controllable Timing
- Unique In-System Diagnostic and Verification Capability with Silicon Explorer II

## Low Power Consumption IEEE Standard 1149.1 (JTAG) Boundary Scan Testing

## 2.2 Product Profile

The following table gives the features of the products.

### Table 1 • Product profile

| Device                                                 | A40MX02       | A40MX04       | A42MX09         | A42MX16         | A42MX24          | A42MX36              |
|--------------------------------------------------------|---------------|---------------|-----------------|-----------------|------------------|----------------------|
| Capacity<br>System Gates<br>SRAM Bits                  | 3,000         | 6,000<br>     | 14,000<br>-     | 24,000<br>-     | 36,000<br>       | 54,000<br>2.560      |
| Logic Modules<br>Sequential<br>Combinatorial<br>Decode | -<br>295<br>- | _<br>547<br>_ | 348<br>336<br>- | 624<br>608<br>- | 954<br>912<br>24 | 1,230<br>1,184<br>24 |
| Clock-to-Out                                           | 9.5 ns        | 9.5 ns        | 5.6 ns          | 6.1 ns          | 6.1 ns           | 6.3 ns               |
| SRAM Modules<br>(64x4 or 32x8)                         | _             | _             | _               | _               | _                | 10                   |
| Dedicated Flip-Flops                                   | _             | _             | 348             | 624             | 954              | 1,230                |

# 3 40MX and 42MX FPGAs

## 3.1 General Description

Microsemi's 40MX and 42MX families offer a cost-effective design solution at 5V. The MX devices are single-chip solutions and provide high performance while shortening the system design and development cycle. MX devices can integrate and consolidate logic implemented in multiple PALs, CPLDs, and FPGAs. Example applications include high-speed controllers and address decoding, peripheral bus interfaces, DSP, and co-processor functions.

The MX device architecture is based on Microsemi's patented antifuse technology implemented in a 0.45µm triple-metal CMOS process. With capacities ranging from 3,000 to 54,000 system gates, the MX devices provide performance up to 250 MHz, are live on power-up and have one-fifth the standby power consumption of comparable FPGAs. MX FPGAs provide up to 202 user I/Os and are available in a wide variety of packages and speed grades.

A42MX24 and A42MX36 devices also feature multiPlex I/Os, which support mixed-voltage systems, enable programmable PCI, deliver high-performance operation at both 5.0V and 3.3V, and provide a low-power mode. The devices are fully compliant with the PCI local bus specification (version 2.1). They deliver 200 MHz on-chip operation and 6.1 ns clock-to-output performance.

The 42MX24 and 42MX36 devices include system-level features such as IEEE Standard 1149.1 (JTAG) Boundary Scan Testing and fast wide-decode modules. In addition, the A42MX36 device offers dual-port SRAM for implementing fast FIFOs, LIFOs, and temporary data storage. The storage elements can efficiently address applications requiring wide data path manipulation and can perform transformation functions such as those required for telecommunications, networking, and DSP.

All MX devices are fully tested over automotive and military temperature ranges. In addition, the largest member of the family, the A42MX36, is available in both CQ208 and CQ256 ceramic packages screened to MIL-STD-883 levels. For easy prototyping and conversion from plastic to ceramic, the CQ208 and PQ208 devices are pin-compatible.

## 3.2 MX Architectural Overview

The MX devices are composed of fine-grained building blocks that enable fast, efficient logic designs. All devices within these families are composed of logic modules, I/O modules, routing resources and clock networks, which are the building blocks for fast logic designs. In addition, the A42MX36 device contains embedded dual-port SRAM modules, which are optimized for high-speed data path functions such as FIFOs, LIFOs and scratch pad memory. A42MX24 and A42MX36 also contain wide-decode modules.

## 3.2.1 Logic Modules

The 40MX logic module is an eight-input, one-output logic circuit designed to implement a wide range of logic functions with efficient use of interconnect routing resources.(see the following figure).

The logic module can implement the four basic logic functions (NAND, AND, OR and NOR) in gates of two, three, or four inputs. The logic module can also implement a variety of D-latches, exclusivity functions, AND-ORs and OR-ANDs. No dedicated hard-wired latches or flip-flops are required in the array; latches and flip-flops can be constructed from logic modules whenever required in the application.

## 3.8.1 3.3 V LVTTL Electrical Specifications

### Table 19 • 3.3V LVTTL Electrical Specifications

|                                        |                      | Comm    | nercial     | Comr            | nercial -F   | Indust  | trial        | Milita  | ry             |       |
|----------------------------------------|----------------------|---------|-------------|-----------------|--------------|---------|--------------|---------|----------------|-------|
| Symbol                                 | Parameter            | Min.    | Max.        | Min.            | Max.         | Min.    | Max.         | Min.    | Max.           | Units |
| VOH <sup>1</sup>                       | IOH = -4  mA         | 2.15    |             | 2.15            |              | 2.4     |              | 2.4     |                | V     |
| VOL <sup>1</sup>                       | IOL = 6 mA           |         | 0.4         |                 | 0.4          |         | 0.48         |         | 0.48           | V     |
| VIL                                    |                      | -0.3    | 0.8         | -0.3            | 0.8          | -0.3    | 0.8          | -0.3    | 0.8            | V     |
| VIH (40MX)                             |                      | 2.0     | VCC + 0.3   | 2.0             | VCC + 0.3    | 2.0     | VCC + 0.3    | 2.0     | VCC + 0.3      | V     |
| VIH (42MX)                             |                      | 2.0     | VCCI + 0.3  | 2.0             | VCCI + 0.3   | 2.0     | VCCI + 0.3   | 2.0     | VCCI + 0.3     | V     |
| IIL                                    |                      |         | -10         |                 | -10          |         | -10          |         | -10            | μA    |
| IIH                                    |                      |         | -10         |                 | -10          |         | -10          |         | -10            | μA    |
| Input Transition Time, $T_R$ and $T_F$ |                      |         | 500         |                 | 500          |         | 500          |         | 500            | ns    |
| C <sub>IO</sub> I/O<br>Capacitance     |                      |         | 10          |                 | 10           |         | 10           |         | 10             | pF    |
| Standby<br>Current, ICC <sup>2</sup>   | A40MX02,<br>A40MX04  |         | 3           |                 | 25           |         | 10           |         | 25             | mA    |
|                                        | A42MX09              |         | 5           |                 | 25           |         | 25           |         | 25             | mA    |
|                                        | A42MX16              |         | 6           |                 | 25           |         | 25           |         | 25             | mA    |
|                                        | A42MX24,<br>A42MX36  |         | 15          |                 | 25           |         | 25           |         | 25             | mA    |
| Low-Power<br>Mode Standby<br>Current   | 42MX<br>devices only |         | 0.5         |                 | ICC - 5.0    |         | ICC - 5.0    |         | ICC - 5.0      | mA    |
| IIO, I/O source                        | Can be derive        | ed from | the IBIS mo | <i>del</i> (htt | p://www.micr | osemi.o | com/soc/tech | ndocs/m | nodels/ibis.ht | ml)   |

sink current

Only one output tested at a time. VCC/VCCI = min.

All outputs unloaded. All inputs = VCC/VCCI or GND.

# 3.9 Mixed 5.0 V / 3.3 V Operating Conditions (for 42MX Devices Only)

| Symbol           | Parameter                   | Limits             | Units |
|------------------|-----------------------------|--------------------|-------|
| VCCI             | DC Supply Voltage for I/Os  | -0.5 to +7.0       | V     |
| VCCA             | DC Supply Voltage for Array | -0.5 to +7.0       | V     |
| VI               | Input Voltage               | -0.5 to VCCA +0.5  | V     |
| VO               | Output Voltage              | -0.5 to VCCI + 0.5 | V     |
| t <sub>STG</sub> | Storage Temperature         | –65 to +150        | °C    |

 Table 20 •
 Absolute Maximum Ratings\*

**Note:** \*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device

## 3.10 Timing Models

The following figures show various timing models.

### Figure 17 • 40MX Timing Model\*



Note: Values are shown for 40MX –3 speed devices at 5.0 V worst-case commercial conditions.



Note: 1. Input module predicted routing delay

Note: 2. Values are shown for A42MX09 -3 at 5.0 V worst-case commercial conditions.



### Figure 33 • 42MX SRAM Asynchronous Read Operation—Type 2 (Write Address Controlled)

### 3.10.7 Predictable Performance: Tight Delay Distributions

Propagation delay between logic modules depends on the resistive and capacitive loading of the routing tracks, the interconnect elements, and the module inputs being driven. Propagation delay increases as the length of routing tracks, the number of interconnect elements, or the number of inputs increases.

From a design perspective, the propagation delay can be statistically correlated or modeled by the fanout (number of loads) driven by a module. Higher fanout usually requires some paths to have longer routing tracks.

The MX FPGAs deliver a tight fanout delay distribution, which is achieved in two ways: by decreasing the delay of the interconnect elements and by decreasing the number of interconnect elements per path.

Microsemi's patented antifuse offers a very low resistive/capacitive interconnect. The antifuses, fabricated in 0.45  $\mu$ m lithography, offer nominal levels of 100  $\Omega$  resistance and 7.0 fF capacitance per antifuse.

MX fanout distribution is also tight due to the low number of antifuses required for each interconnect path. The proprietary architecture limits the number of antifuses per path to a maximum of four, with 90 percent of interconnects using only two antifuses.

## 3.11 Timing Characteristics

Device timing characteristics fall into three categories: family-dependent, device-dependent, and designdependent. The input and output buffer characteristics are common to all MX devices. Internal routing delays are device-dependent; actual delays are not determined until after place-and-route of the user's design is complete. Delay values may then be determined by using the Designer software utility or by performing simulation with post-layout delays.

### 3.11.1 Critical Nets and Typical Nets

Propagation delays are expressed only for typical nets, which are used for initial design performance evaluation. Critical net delays can then be applied to the most timing critical paths. Critical nets are determined by net property assignment in Microsemi's Designer software prior to placement and routing. Up to 6% of the nets in a design may be designated as critical.

## 3.11.2 Long Tracks

Some nets in the design use long tracks, which are special routing resources that span multiple rows, columns, or modules. Long tracks employ three and sometimes four antifuse connections, which increase capacitance and resistance, resulting in longer net delays for macros connected to long tracks. Typically, up to 6 percent of nets in a fully utilized device require long tracks. Long tracks add



Figure 35 • 40MX Junction Temperature and Voltage Derating Curves (Normalized to TJ = 25°C, VCC = 5.0 V)

Note: This derating factor applies to all routing and propagation delays



|              | Temperature |       |      |      |      |      |       |  |  |  |  |  |  |
|--------------|-------------|-------|------|------|------|------|-------|--|--|--|--|--|--|
| 42MX Voltage | –55°C       | –40°C | 0°C  | 25°C | 70°C | 85°C | 125°C |  |  |  |  |  |  |
| 3.00         | 0.97        | 1.00  | 1.10 | 1.15 | 1.32 | 1.36 | 1.45  |  |  |  |  |  |  |
| 3.30         | 0.84        | 0.87  | 0.96 | 1.00 | 1.15 | 1.18 | 1.26  |  |  |  |  |  |  |
| 3.60         | 0.81        | 0.84  | 0.92 | 0.96 | 1.10 | 1.13 | 1.21  |  |  |  |  |  |  |

### Figure 36 • 42MX Junction Temperature and Voltage Derating Curves

(Normalized to  $TJ = 25^{\circ}C$ , VCCA = 3.3 V)



Note: This derating factor applies to all routing and propagation delays

Table 31 • 40MX Temperature and Voltage Derating Factors (Normalized to TJ = 25°C, VCC = 3.3 V)

|              | Temperat | ure   |      |      |      |      |       |
|--------------|----------|-------|------|------|------|------|-------|
| 40MX Voltage | –55°C    | –40°C | 0°C  | 25°C | 70°C | 85°C | 125°C |
| 3.00         | 1.08     | 1.12  | 1.21 | 1.26 | 1.50 | 1.64 | 2.00  |
| 3.30         | 0.86     | 0.89  | 0.96 | 1.00 | 1.19 | 1.30 | 1.59  |

|                    |                      |          | –3 S | peed | –2 S | beed | –1 Sp | beed | Std S | peed | –F Sp | beed |       |
|--------------------|----------------------|----------|------|------|------|------|-------|------|-------|------|-------|------|-------|
| Paramet            | ter / Description    |          | Min. | Max. | Min. | Max. | Min.  | Max. | Min.  | Max. | Min.  | Max. | Units |
| t <sub>PWL</sub>   | Minimum Pulse Width  | FO = 32  | 3.2  |      | 3.5  |      | 4.0   |      | 4.7   |      | 6.6   |      | ns    |
|                    | LOW                  | FO = 384 | 3.7  |      | 4.1  |      | 4.6   |      | 5.4   |      | 7.6   |      | ns    |
| t <sub>CKSW</sub>  | Maximum Skew         | FO = 32  |      | 0.3  |      | 0.4  |       | 0.4  |       | 0.5  |       | 0.7  | ns    |
|                    |                      | FO = 384 |      | 0.3  |      | 0.4  |       | 0.4  |       | 0.5  |       | 0.7  | ns    |
| t <sub>SUEXT</sub> | Input Latch External | FO = 32  | 0.0  |      | 0.0  |      | 0.0   |      | 0.0   |      | 0.0   |      | ns    |
|                    | Set-Up               | FO = 384 | 0.0  |      | 0.0  |      | 0.0   |      | 0.0   |      | 0.0   |      | ns    |
| t <sub>HEXT</sub>  | Input Latch External | FO = 32  | 2.8  |      | 3.1  |      | 5.5   |      | 4.1   |      | 5.7   |      | ns    |
|                    | Hold                 | FO = 384 | 3.2  |      | 3.5  |      | 4.0   |      | 4.7   |      | 6.6   |      | ns    |
| t <sub>P</sub>     | Minimum Period       | FO = 32  | 4.2  |      | 4.67 |      | 5.1   |      | 5.8   |      | 9.7   |      | ns    |
|                    |                      | FO = 384 | 4.6  |      | 5.1  |      | 5.6   |      | 6.4   |      | 10.7  |      | ns    |
| f <sub>MAX</sub>   | Maximum Frequency    | FO = 32  |      | 237  |      | 215  |       | 198  |       | 172  |       | 103  | MHz   |
|                    |                      | FO = 384 |      | 215  |      | 195  |       | 179  |       | 156  |       | 94   | MHz   |

# Table 40 •A42MX16 Timing Characteristics (Nominal 5.0 V Operation) (continued) (Worst-Case Commercial<br/>Conditions, VCCA = 4.75 V, T<sub>J</sub> = 70°C)

|                    |                                           | –3 S                   | peed       | –2 Sp      | beed       | –1 Sj      | beed       | Std S      | Speed      | –F Sp      | beed         |              |          |
|--------------------|-------------------------------------------|------------------------|------------|------------|------------|------------|------------|------------|------------|------------|--------------|--------------|----------|
| Paramete           | er / Description                          |                        | Min.       | Max.       | Min.       | Max.       | Min.       | Max.       | Min.       | Max.       | Min.         | Max.         | Units    |
| Logic Mo           | odule Sequential Timi                     | ng <sup>3, 4</sup>     |            |            |            |            |            |            |            |            |              |              |          |
| t <sub>SUD</sub>   | Flip-Flop (Latch)<br>Data Input Set-Up    |                        | 0.5        |            | 0.5        |            | 0.6        |            | 0.7        |            | 0.9          |              | ns       |
| t <sub>HD</sub>    | Flip-Flop (Latch) Data                    | a Input Hold           | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | 0.0          |              | ns       |
| t <sub>SUENA</sub> | Flip-Flop (Latch) Ena                     | ble Set-Up             | 1.0        |            | 1.1        |            | 1.2        |            | 1.4        |            | 2.0          |              | ns       |
| t <sub>HENA</sub>  | Flip-Flop (Latch) Ena                     | ble Hold               | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | 0.0          |              | ns       |
| t <sub>WCLKA</sub> | Flip-Flop (Latch)<br>Clock Active Pulse W | /idth                  | 4.8        |            | 5.3        |            | 6.0        |            | 7.1        |            | 9.9          |              | ns       |
| t <sub>WASYN</sub> | Flip-Flop (Latch)<br>Asynchronous Pulse   | Width                  | 6.2        |            | 6.9        |            | 7.9        |            | 9.2        |            | 12.9         |              | ns       |
| t <sub>A</sub>     | Flip-Flop Clock Input                     | Period                 | 9.5        |            | 10.6       |            | 12.0       |            | 14.1       |            | 19.8         |              | ns       |
| t <sub>INH</sub>   | Input Buffer Latch Ho                     | old                    | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | 0.0          |              | ns       |
| t <sub>INSU</sub>  | Input Buffer Latch Se                     | et-Up                  | 0.7        |            | 0.8        |            | 0.9        |            | 1.01       |            | 1.4          |              | ns       |
| t <sub>OUTH</sub>  | Output Buffer Latch H                     | lold                   | 0.0        |            | 0.0        |            | 0.0        |            | 0.0        |            | 0.0          |              | ns       |
| t <sub>OUTSU</sub> | Output Buffer Latch S                     | Set-Up                 | 0.7        |            | 0.8        |            | 0.89       |            | 1.01       |            | 1.4          |              | ns       |
| f <sub>MAX</sub>   | Flip-Flop (Latch) Cloo<br>Frequency       | ck                     |            | 129        |            | 117        |            | 108        |            | 94         |              | 56           | MHz      |
| Input Mo           | dule Propagation Del                      | ays                    |            |            |            |            |            |            |            |            |              |              |          |
| t <sub>INYH</sub>  | Pad-to-Y HIGH                             |                        |            | 1.5        |            | 1.6        |            | 1.9        |            | 2.2        |              | 3.1          | ns       |
| t <sub>INYL</sub>  | Pad-to-Y LOW                              |                        |            | 1.1        |            | 1.3        |            | 1.4        |            | 1.7        |              | 2.4          | ns       |
| t <sub>INGH</sub>  | G to Y HIGH                               |                        |            | 2.0        |            | 2.2        |            | 2.5        |            | 2.9        |              | 4.1          | ns       |
| t <sub>INGL</sub>  | G to Y LOW                                |                        |            | 2.0        |            | 2.2        |            | 2.5        |            | 2.9        |              | 4.1          | ns       |
| Input Mo           | dule Predicted Routir                     | ng Delays <sup>2</sup> |            |            |            |            |            |            |            |            |              |              |          |
| t <sub>IRD1</sub>  | FO = 1 Routing<br>Delay                   |                        |            | 2.6        |            | 2.9        |            | 3.2        |            | 3.8        |              | 5.3          | ns       |
| t <sub>IRD2</sub>  | FO = 2 Routing<br>Delay                   |                        |            | 2.9        |            | 3.2        |            | 3.7        |            | 4.3        |              | 6.1          | ns       |
| t <sub>IRD3</sub>  | FO = 3 Routing<br>Delay                   |                        |            | 3.3        |            | 3.6        |            | 4.1        |            | 4.9        |              | 6.8          | ns       |
| t <sub>IRD4</sub>  | FO = 4 Routing<br>Delay                   |                        |            | 3.6        |            | 4.0        |            | 4.6        |            | 5.4        |              | 7.6          | ns       |
| t <sub>IRD8</sub>  | FO = 8 Routing<br>Delay                   |                        |            | 5.1        |            | 5.6        |            | 6.4        |            | 7.5        |              | 10.5         | ns       |
| Global C           | lock Network                              |                        |            |            |            |            |            |            |            |            |              |              |          |
| t <sub>СКН</sub>   | Input LOW to HIGH                         | FO = 32<br>FO = 384    |            | 4.4<br>4.8 |            | 4.8<br>5.3 |            | 5.5<br>6.0 |            | 6.5<br>7.1 |              | 9.0<br>9.9   | ns<br>ns |
| t <sub>CKL</sub>   | Input HIGH to LOW                         | FO = 32<br>FO = 384    |            | 5.3<br>6.2 |            | 5.9<br>6.9 |            | 6.7<br>7.9 |            | 7.8<br>9.2 |              | 11.0<br>12.9 | ns<br>ns |
| t <sub>PWH</sub>   | Minimum Pulse<br>Width HIGH               | FO = 32<br>FO = 384    | 5.7<br>6.6 |            | 6.3<br>7.4 |            | 7.1<br>8.3 |            | 8.4<br>9.8 |            | 11.8<br>13.7 |              | ns<br>ns |

# Table 41 • A42MX16 Timing Characteristics (Nominal 3.3 V Operation) (continued) (Worst-Case Commercial Conditions, VCCA = 3.0 V, T<sub>J</sub> = 70°C)

|                   |                                                 | –3 S | peed | –2 S | beed | –1 Sp | beed | Std S | speed | –F Speed |      |       |
|-------------------|-------------------------------------------------|------|------|------|------|-------|------|-------|-------|----------|------|-------|
| Parame            | eter / Description                              | Min. | Max. | Min. | Max. | Min.  | Max. | Min.  | Max.  | Min.     | Max. | Units |
| CMOS              | Output Module Timing <sup>5</sup>               |      |      |      |      |       |      |       |       |          |      |       |
| t <sub>DLH</sub>  | Data-to-Pad HIGH                                |      | 3.5  |      | 3.9  |       | 4.5  |       | 5.2   |          | 7.3  | ns    |
| t <sub>DHL</sub>  | Data-to-Pad LOW                                 |      | 2.5  |      | 2.7  |       | 3.1  |       | 3.6   |          | 5.1  | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to HIGH                            |      | 2.7  |      | 3.0  |       | 3.3  |       | 3.9   |          | 5.5  | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to LOW                             |      | 2.9  |      | 3.3  |       | 3.7  |       | 4.3   |          | 6.1  | ns    |
| t <sub>ENHZ</sub> | Enable Pad HIGH to Z                            |      | 5.3  |      | 5.8  |       | 6.6  |       | 7.8   |          | 10.9 | ns    |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z                             |      | 4.9  |      | 5.5  |       | 6.2  |       | 7.3   |          | 10.2 | ns    |
| t <sub>GLH</sub>  | G-to-Pad HIGH                                   |      | 5.0  |      | 5.6  |       | 6.3  |       | 7.5   |          | 10.4 | ns    |
| t <sub>GHL</sub>  | G-to-Pad LOW                                    |      | 5.0  |      | 5.6  |       | 6.3  |       | 7.5   |          | 10.4 | ns    |
| t <sub>LSU</sub>  | I/O Latch Set-Up                                | 0.5  |      | 0.5  |      | 0.6   |      | 0.7   |       | 1.0      |      | ns    |
| t <sub>LH</sub>   | I/O Latch Hold                                  | 0.0  |      | 0.0  |      | 0.0   |      | 0.0   |       | 0.0      |      | ns    |
| t <sub>LCO</sub>  | I/O Latch Clock-to-Out<br>(Pad-to-Pad) 32 I/O   |      | 5.7  |      | 6.3  |       | 7.1  |       | 8.4   |          | 11.8 | ns    |
| t <sub>ACO</sub>  | Array Latch Clock-to-Out<br>(Pad-to-Pad) 32 I/O |      | 7.8  |      | 8.6  |       | 9.8  |       | 11.5  |          | 16.1 | ns    |
| d <sub>TLH</sub>  | Capacitive Loading,<br>LOW to HIGH              |      | 0.07 |      | 0.08 |       | 0.09 |       | 0.10  |          | 0.14 | ns/pF |
| $d_{THL}$         | Capacitive Loading,<br>HIGH to LOW              |      | 0.07 |      | 0.08 |       | 0.09 |       | 0.10  |          | 0.14 | ns/pF |

#### Table 44 • A42MX36 Timing Characteristics (Nominal 5.0 V Operation)(Worst-Case Commercial Conditions, $VCCA = 4.75 V, T_{J} = 70^{\circ}C)$

 For dual-module macros, use t<sub>PD1</sub> + t<sub>RD1</sub> + t<sub>PDn</sub>, t<sub>CO</sub> + t<sub>RD1</sub> + t<sub>PDn</sub>, or t<sub>PD1</sub> + t<sub>RD1</sub> + t<sub>SUD</sub>, whichever is appropriate.
 Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating 2. device performance. Post-route timing analysis or simulation is required to determine actual performance.

3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the Timer utility.

Set-up and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External 4. setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time.

Delays based on 35 pF loading. 5.

### Table 45 • A42MX36 Timing Characteristics (Nominal 3.3 V Operation) (Worst-Case Commercial Conditions, $VCCA = 3.0 V, T_{.1} = 70^{\circ}C)$

|                  |                                             | –3 Sj | beed | –2 S | peed | -1 Speed |      | Std Speed |      | –F Speed |      |       |
|------------------|---------------------------------------------|-------|------|------|------|----------|------|-----------|------|----------|------|-------|
| Paramet          | er / Description                            | Min.  | Max. | Min. | Max. | Min.     | Max. | Min.      | Max. | Min.     | Max. | Units |
| Logic Mo         | odule Combinatorial Functions <sup>1</sup>  |       |      |      |      |          |      |           |      |          |      |       |
| t <sub>PD</sub>  | Internal Array Module Delay                 |       | 1.9  |      | 2.1  |          | 2.3  |           | 2.7  |          | 3.8  | ns    |
| t <sub>PDD</sub> | Internal Decode Module Delay                |       | 2.2  |      | 2.5  |          | 2.8  |           | 3.3  |          | 4.7  | ns    |
| Logic Mo         | odule Predicted Routing Delays <sup>2</sup> |       |      |      |      |          |      |           |      |          |      |       |
| t <sub>RD1</sub> | FO = 1 Routing Delay                        |       | 1.3  |      | 1.5  |          | 1.7  |           | 2.0  |          | 2.7  | ns    |
| t <sub>RD2</sub> | FO = 2 Routing Delay                        |       | 1.8  |      | 2.0  |          | 2.3  |           | 2.7  |          | 3.7  | ns    |
| t <sub>RD3</sub> | FO = 3 Routing Delay                        |       | 2.3  |      | 2.5  |          | 2.8  |           | 3.4  |          | 4.7  | ns    |
| t <sub>RD4</sub> | FO = 4 Routing Delay                        |       | 2.8  |      | 3.1  |          | 3.5  |           | 4.1  |          | 5.7  | ns    |

|                    |                                               |                       | –3 S       | peed       | –2 S         | peed       | –1 Sj        | beed       | Std S        | Speed       | –F S         | beed         |            |
|--------------------|-----------------------------------------------|-----------------------|------------|------------|--------------|------------|--------------|------------|--------------|-------------|--------------|--------------|------------|
| Paramet            | er / Description                              |                       | Min.       | Max.       | Min.         | Max.       | Min.         | Max.       | Min.         | Max.        | Min.         | Max.         | Units      |
| Input Mo           | odule Predicted Routing                       | j Delays <sup>2</sup> |            |            |              |            |              |            |              |             |              |              |            |
| t <sub>IRD1</sub>  | FO = 1 Routing Delay                          |                       |            | 2.8        |              | 3.1        |              | 3.5        |              | 4.1         |              | 5.7          | ns         |
| t <sub>IRD2</sub>  | FO = 2 Routing Delay                          |                       |            | 3.2        |              | 3.5        |              | 4.1        |              | 4.8         |              | 6.7          | ns         |
| t <sub>IRD3</sub>  | FO = 3 Routing Delay                          |                       |            | 3.7        |              | 4.1        |              | 4.7        |              | 5.5         |              | 7.7          | ns         |
| t <sub>IRD4</sub>  | FO = 4 Routing Delay                          |                       |            | 4.2        |              | 4.6        |              | 5.3        |              | 6.2         |              | 8.7          | ns         |
| t <sub>IRD8</sub>  | FO = 8 Routing Delay                          |                       |            | 6.1        |              | 6.8        |              | 7.7        |              | 9.0         |              | 12.6         | ns         |
| Global C           | Clock Network                                 |                       |            |            |              |            |              |            |              |             |              |              |            |
| t <sub>СКН</sub>   | Input LOW to HIGH                             | FO = 32<br>FO = 635   |            | 4.6<br>5.0 |              | 5.1<br>5.6 |              | 5.7<br>6.3 |              | 6.7<br>7.4  |              | 9.3<br>10.3  | ns<br>ns   |
| t <sub>CKL</sub>   | Input HIGH to LOW                             | FO = 32<br>FO = 635   |            | 5.3<br>6.8 |              | 5.9<br>7.6 |              | 6.7<br>8.6 |              | 7.8<br>10.1 |              | 11.0<br>14.1 | ns<br>ns   |
| t <sub>PWH</sub>   | Minimum Pulse<br>Width HIGH                   | FO = 32<br>FO = 635   | 2.5<br>2.8 |            | 2.7<br>3.1   |            | 3.1<br>3.5   |            | 3.6<br>4.1   |             | 5.1<br>5.7   |              | ns<br>ns   |
| t <sub>PWL</sub>   | Minimum Pulse<br>Width LOW                    | FO = 32<br>FO = 635   | 2.5<br>2.8 |            | 2.7<br>3.1   |            | 3.1<br>3.5   |            | 3.6<br>4.1   |             | 5.1<br>5.7   |              | ns<br>ns   |
| t <sub>CKSW</sub>  | Maximum Skew                                  | FO = 32<br>FO = 635   |            | 1.0<br>1.0 |              | 1.2<br>1.2 |              | 1.3<br>1.3 |              | 1.5<br>1.5  |              | 2.2<br>2.2   | ns<br>ns   |
| t <sub>SUEXT</sub> | Input Latch<br>External Set-Up                | FO = 32<br>FO = 635   | 0.0<br>0.0 |            | 0.0<br>0.0   |            | 0.0<br>0.0   |            | 0.0<br>0.0   |             | 0.0<br>0.0   |              | ns<br>ns   |
| t <sub>HEXT</sub>  | Input Latch<br>External Hold                  | FO = 32<br>FO = 635   | 4.0<br>4.6 |            | 4.4<br>5.2   |            | 5.0<br>5.9   |            | 5.9<br>6.9   |             | 8.2<br>9.6   |              | ns<br>ns   |
| t <sub>P</sub>     | Minimum Period<br>(1/f <sub>MAX</sub> )       | FO = 32<br>FO = 635   | 9.2<br>9.9 |            | 10.2<br>11.0 |            | 11.1<br>12.0 |            | 12.7<br>13.8 |             | 21.2<br>23.0 |              | ns<br>ns   |
| f <sub>MAX</sub>   | Maximum Datapath<br>Frequency                 | FO = 32<br>FO = 635   |            | 108<br>100 |              | 98<br>91   |              | 90<br>83   |              | 79<br>73    |              | 47<br>44     | MHz<br>MHz |
| TTL Out            | put Module Timing <sup>5</sup>                |                       |            |            |              |            |              |            |              |             |              |              |            |
| t <sub>DLH</sub>   | Data-to-Pad HIGH                              |                       |            | 3.6        |              | 4.0        |              | 4.5        |              | 5.3         |              | 7.4          | ns         |
| t <sub>DHL</sub>   | Data-to-Pad LOW                               |                       |            | 4.2        |              | 4.6        |              | 5.2        |              | 6.2         |              | 8.6          | ns         |
| t <sub>ENZH</sub>  | Enable Pad Z to HIGH                          |                       |            | 3.7        |              | 4.2        |              | 4.7        |              | 5.5         |              | 7.7          | ns         |
| t <sub>ENZL</sub>  | Enable Pad Z to LOW                           |                       |            | 4.1        |              | 4.6        |              | 5.2        |              | 6.1         |              | 8.5          | ns         |
| t <sub>ENHZ</sub>  | Enable Pad HIGH to Z                          |                       |            | 7.34       |              | 8.2        |              | 9.3        |              | 10.9        |              | 15.3         | ns         |
| TTL Out            | put Module Timing <sup>5</sup>                |                       |            |            |              |            |              |            |              |             |              |              |            |
| t <sub>ENLZ</sub>  | Enable Pad LOW to Z                           |                       |            | 6.9        |              | 7.6        |              | 8.7        |              | 10.2        |              | 14.3         | ns         |
| t <sub>GLH</sub>   | G-to-Pad HIGH                                 |                       |            | 4.9        |              | 5.5        |              | 6.2        |              | 7.3         |              | 10.2         | ns         |
| t <sub>GHL</sub>   | G-to-Pad LOW                                  |                       |            | 4.9        |              | 5.5        |              | 6.2        |              | 7.3         |              | 10.2         | ns         |
| t <sub>LSU</sub>   | I/O Latch Output Set-U                        | р                     | 0.7        |            | 0.7          |            | 0.8          |            | 1.0          |             | 1.4          |              | ns         |
| t <sub>LH</sub>    | I/O Latch Output Hold                         |                       | 0.0        |            | 0.0          |            | 0.0          |            | 0.0          |             | 0.0          |              | ns         |
| t <sub>LCO</sub>   | I/O Latch Clock-to-Out<br>(Pad-to-Pad) 32 I/O |                       |            | 7.9        |              | 8.8        |              | 10.0       |              | 11.8        |              | 16.5         | ns         |

# Table 45 •A42MX36 Timing Characteristics (Nominal 3.3 V Operation) (continued) (Worst-Case Commercial<br/>Conditions, VCCA = 3.0 V, T<sub>J</sub> = 70°C)

|                   |                                                 | –3 SI | peed | –2 S | peed | –1 S | beed | Std S | speed | –F S | beed |       |
|-------------------|-------------------------------------------------|-------|------|------|------|------|------|-------|-------|------|------|-------|
| Paramete          | er / Description                                | Min.  | Max. | Min. | Max. | Min. | Max. | Min.  | Max.  | Min. | Max. | Units |
| t <sub>ACO</sub>  | Array Latch Clock-to-Out<br>(Pad-to-Pad) 32 I/O |       | 10.9 |      | 12.1 |      | 13.7 |       | 16.1  |      | 22.5 | ns    |
| d <sub>TLH</sub>  | Capacitive Loading, LOW to HIGH                 |       | 0.10 |      | 0.11 |      | 0.12 |       | 0.14  |      | 0.20 | ns/pF |
| d <sub>THL</sub>  | Capacitive Loading, HIGH to LOW                 |       | 0.10 |      | 0.11 |      | 0.12 |       | 0.14  |      | 0.20 | ns/pF |
| CMOS O            | utput Module Timing <sup>5</sup>                |       |      |      |      |      |      |       |       |      |      |       |
| t <sub>DLH</sub>  | Data-to-Pad HIGH                                |       | 4.9  |      | 5.5  |      | 6.2  |       | 7.3   |      | 10.3 | ns    |
| t <sub>DHL</sub>  | Data-to-Pad LOW                                 |       | 3.4  |      | 3.8  |      | 4.3  |       | 5.1   |      | 7.1  | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to HIGH                            |       | 3.7  |      | 4.1  |      | 4.7  |       | 5.5   |      | 7.7  | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to LOW                             |       | 4.1  |      | 4.6  |      | 5.2  |       | 6.1   |      | 8.5  | ns    |
| t <sub>ENHZ</sub> | Enable Pad HIGH to Z                            |       | 7.4  |      | 8.2  |      | 9.3  |       | 10.9  |      | 15.3 | ns    |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z                             |       | 6.9  |      | 7.6  |      | 8.7  |       | 10.2  |      | 14.3 | ns    |
| t <sub>GLH</sub>  | G-to-Pad HIGH                                   |       | 7.0  |      | 7.8  |      | 8.9  |       | 10.4  |      | 14.6 | ns    |
| t <sub>GHL</sub>  | G-to-Pad LOW                                    |       | 7.0  |      | 7.8  |      | 8.9  |       | 10.4  |      | 14.6 | ns    |
| t <sub>LSU</sub>  | I/O Latch Set-Up                                | 0.7   |      | 0.7  |      | 0.8  |      | 1.0   |       | 1.4  |      | ns    |
| t <sub>LH</sub>   | I/O Latch Hold                                  | 0.0   |      | 0.0  |      | 0.0  |      | 0.0   |       | 0.0  |      | ns    |
| t <sub>LCO</sub>  | I/O Latch Clock-to-Out<br>(Pad-to-Pad) 32 I/O   |       | 7.9  |      | 8.8  |      | 10.0 |       | 11.8  |      | 16.5 | ns    |

## Table 45 • A42MX36 Timing Characteristics (Nominal 3.3 V Operation) (continued)(Worst-Case Commercial Conditions, VCCA = 3.0 V, T<sub>J</sub> = 70°C)

1. For dual-module macros, use  $t_{PD1} + t_{RD1} + t_{PDn}$ ,  $t_{CO} + t_{RD1} + t_{PDn}$ , or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual performance.

3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the Timer utility.

4. Set-up and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time.

5. Delays based on 35 pF loading.

## 3.12 Pin Descriptions

This section lists the pin descriptions for 40MX and 42MX series FPGAs.

### CLK/A/B, I/O Global Clock

Clock inputs for clock distribution networks. CLK is for 40MX while CLKA and CLKB are for 42MX devices. The clock input is buffered prior to clocking the logic modules. This pin can also be used as an I/O.

### DCLK, I/ODiagnostic Clock

Clock input for diagnostic probe and device programming. DCLK is active when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW.

### **GND**, Ground

Input LOW supply voltage.

### I/O, Input/Output

| PQ144      |                  |
|------------|------------------|
| Pin Number | A42MX09 Function |
| 43         | I/O              |
| 44         | GNDQ             |
| 45         | GNDI             |
| 46         | NC               |
| 47         | I/O              |
| 48         | I/O              |
| 49         | I/O              |
| 50         | I/O              |
| 51         | I/O              |
| 52         | I/O              |
| 53         | I/O              |
| 54         | VCC              |
| 55         | VCCI             |
| 56         | NC               |
| 57         | I/O              |
| 58         | I/O              |
| 59         | I/O              |
| 60         | I/O              |
| 61         | I/O              |
| 62         | I/O              |
| 63         | I/O              |
| 64         | GND              |
| 65         | GNDI             |
| 66         | I/O              |
| 67         | I/O              |
| 68         | I/O              |
| 69         | I/O              |
| 70         | I/O              |
| 71         | SDO              |
| 72         | I/O              |
| 73         | I/O              |
| 74         | I/O              |
| 75         | I/O              |
| 76         | I/O              |
| 77         | I/O              |
| 78         | I/O              |
| 79         | GNDQ             |

### Table 51 • PQ144

### Table 52 • PQ160

| PQ160      |                  |                  |                  |
|------------|------------------|------------------|------------------|
| Pin Number | A42MX09 Function | A42MX16 Function | A42MX24 Function |
| 95         | I/O              | I/O              | I/O              |
| 96         | I/O              | I/O              | WD, I/O          |
| 97         | I/O              | I/O              | I/O              |
| 98         | VCCA             | VCCA             | VCCA             |
| 99         | GND              | GND              | GND              |
| 100        | NC               | I/O              | I/O              |
| 101        | I/O              | I/O              | I/O              |
| 102        | I/O              | I/O              | I/O              |
| 103        | NC               | I/O              | I/O              |
| 104        | I/O              | I/O              | I/O              |
| 105        | I/O              | I/O              | I/O              |
| 106        | I/O              | I/O              | WD, I/O          |
| 107        | I/O              | I/O              | WD, I/O          |
| 108        | I/O              | I/O              | I/O              |
| 109        | GND              | GND              | GND              |
| 110        | NC               | I/O              | I/O              |
| 111        | I/O              | I/O              | WD, I/O          |
| 112        | I/O              | I/O              | WD, I/O          |
| 113        | I/O              | I/O              | I/O              |
| 114        | NC               | VCCI             | VCCI             |
| 115        | I/O              | I/O              | WD, I/O          |
| 116        | NC               | I/O              | WD, I/O          |
| 117        | I/O              | I/O              | I/O              |
| 118        | I/O              | I/O              | TDI, I/O         |
| 119        | I/O              | I/O              | TMS, I/O         |
| 120        | GND              | GND              | GND              |
| 121        | I/O              | I/O              | I/O              |
| 122        | I/O              | I/O              | I/O              |
| 123        | I/O              | I/O              | I/O              |
| 124        | NC               | I/O              | I/O              |
| 125        | GND              | GND              | GND              |
| 126        | I/O              | I/O              | I/O              |
| 127        | I/O              | I/O              | I/O              |
| 128        | I/O              | I/O              | I/O              |
| 129        | NC               | I/O              | I/O              |
| 130        | GND              | GND              | GND              |
| 131        | I/O              | I/O              | I/O              |

### Table 57 • TQ176

| TQ176      |                  |                  |                  |
|------------|------------------|------------------|------------------|
| Pin Number | A42MX09 Function | A42MX16 Function | A42MX24 Function |
| 121        | NC               | NC               | I/O              |
| 122        | I/O              | I/O              | I/O              |
| 123        | I/O              | I/O              | I/O              |
| 124        | NC               | I/O              | I/O              |
| 125        | NC               | I/O              | I/O              |
| 126        | NC               | NC               | I/O              |
| 127        | I/O              | I/O              | I/O              |
| 128        | I/O              | I/O              | I/O              |
| 129        | I/O              | I/O              | I/O              |
| 130        | I/O              | I/O              | I/O              |
| 131        | I/O              | I/O              | I/O              |
| 132        | I/O              | I/O              | I/O              |
| 133        | GND              | GND              | GND              |
| 134        | I/O              | I/O              | I/O              |
| 135        | SDI, I/O         | SDI, I/O         | SDI, I/O         |
| 136        | NC               | I/O              | I/O              |
| 137        | I/O              | I/O              | WD, I/O          |
| 138        | I/O              | I/O              | WD, I/O          |
| 139        | I/O              | I/O              | I/O              |
| 140        | NC               | VCCI             | VCCI             |
| 141        | I/O              | I/O              | I/O              |
| 142        | I/O              | I/O              | I/O              |
| 143        | NC               | I/O              | I/O              |
| 144        | NC               | I/O              | WD, I/O          |
| 145        | NC               | NC               | WD, I/O          |
| 146        | I/O              | I/O              | I/O              |
| 147        | NC               | I/O              | I/O              |
| 148        | I/O              | I/O              | I/O              |
| 149        | I/O              | I/O              | I/O              |
| 150        | I/O              | I/O              | WD, I/O          |
| 151        | NC               | I/O              | WD, I/O          |
| 152        | PRA, I/O         | PRA, I/O         | PRA, I/O         |
| 153        | I/O              | I/O              | I/O              |
| 154        | CLKA, I/O        | CLKA, I/O        | CLKA, I/O        |
| 155        | VCCA             | VCCA             | VCCA             |
| 156        | GND              | GND              | GND              |
| 157        | I/O              | I/O              | I/O              |

| CQ208      |                  |
|------------|------------------|
| Pin Number | A42MX36 Function |
| 74         | I/O              |
| 75         | I/O              |
| 76         | I/O              |
| 77         | I/O              |
| 78         | GND              |
| 79         | VCCA             |
| 80         | VCCI             |
| 81         | I/O              |
| 82         | I/O              |
| 83         | I/O              |
| 84         | I/O              |
| 85         | WD, I/O          |
| 86         | WD, I/O          |
| 87         | I/O              |
| 88         | I/O              |
| 89         | I/O              |
| 90         | I/O              |
| 91         | QCLKB, I/O       |
| 92         | I/O              |
| 93         | WD, I/O          |
| 94         | WD, I/O          |
| 95         | I/O              |
| 96         | I/O              |
| 97         | I/O              |
| 98         | VCCI             |
| 99         | I/O              |
| 100        | WD, I/O          |
| 101        | WD, I/O          |
| 102        | I/O              |
| 103        | TDO, I/O         |
| 104        | I/O              |
| 105        | GND              |
| 106        | VCCA             |
| 107        | I/O              |
| 108        | I/O              |
| 109        | I/O              |
| 110        | I/O              |

| CQ208      |                  |
|------------|------------------|
| Pin Number | A42MX36 Function |
| 111        | I/O              |
| 112        | I/O              |
| 113        | I/O              |
| 114        | I/O              |
| 115        | I/O              |
| 116        | I/O              |
| 117        | I/O              |
| 118        | I/O              |
| 119        | I/O              |
| 120        | I/O              |
| 121        | I/O              |
| 122        | I/O              |
| 123        | I/O              |
| 124        | I/O              |
| 125        | I/O              |
| 126        | GND              |
| 127        | I/O              |
| 128        | TCK, I/O         |
| 29         | LP               |
| 130        | VCCA             |
| 131        | GND              |
| 132        | VCCI             |
| 133        | VCCA             |
| 134        | I/O              |
| 135        | I/O              |
| 136        | VCCA             |
| 137        | I/O              |
| 138        | I/O              |
| 139        | I/O              |
| 140        | I/O              |
| 141        | I/O              |
| 142        |                  |
| 143        |                  |
|            | 1/0              |
| 145        | 1/0              |
| 146        |                  |
| 147        | 1/0              |
| 14/        | 1/0              |

| CQ256      |                  |
|------------|------------------|
| Pin Number | A42MX36 Function |
| 22         | I/O              |
| 23         | I/O              |
| 24         | I/O              |
| 25         | I/O              |
| 26         | VCCA             |
| 27         | I/O              |
| 28         | I/O              |
| 29         | VCCA             |
| 30         | VCCI             |
| 31         | GND              |
| 32         | VCCA             |
| 33         | LP               |
| 34         | TCK, I/O         |
| 35         | I/O              |
| 36         | GND              |
| 37         | I/O              |
| 38         | I/O              |
| 39         | I/O              |
| 40         | I/O              |
| 41         | I/O              |
| 42         | I/O              |
| 43         | I/O              |
| 44         | I/O              |
| 45         | I/O              |
| 46         | I/O              |
| 47         | I/O              |
| 48         | GND              |
| 49         | I/O              |
| 50         | I/O              |
| 51         | I/O              |
| 52         | I/O              |
| 53         | I/O              |
| 54         | I/O              |
| 55         | I/O              |
| 56         | I/O              |
| 57         | I/O              |
| 58         | I/O              |

| CQ256      |                  |  |
|------------|------------------|--|
| Pin Number | A42MX36 Function |  |
| 133        | I/O              |  |
| 134        | I/O              |  |
| 135        | I/O              |  |
| 136        | I/O              |  |
| 137        | I/O              |  |
| 138        | I/O              |  |
| 139        | GND              |  |
| 140        | I/O              |  |
| 141        | I/O              |  |
| 142        | I/O              |  |
| 143        | I/O              |  |
| 144        | I/O              |  |
| 145        | I/O              |  |
| 146        | I/O              |  |
| 147        | I/O              |  |
| 148        | I/O              |  |
| 149        | I/O              |  |
| 150        | I/O              |  |
| 151        | I/O              |  |
| 152        | I/O              |  |
| 153        | I/O              |  |
| 154        | I/O              |  |
| 155        | VCCA             |  |
| 156        | I/O              |  |
| 157        | I/O              |  |
| 158        | VCCA             |  |
| 159        | VCCI             |  |
| 160        | GND              |  |
| 161        | I/O              |  |
| 162        | I/O              |  |
| 163        | I/O              |  |
| 164        | I/O              |  |
| 165        | GND              |  |
| 166        | I/O              |  |
| 167        | I/O              |  |
| 168        | I/O              |  |
| 169        | I/O              |  |

| Table 62 • CQ172 |       |
|------------------|-------|
| 138              | I/O   |
| 139              | I/O   |
| 140              | I/O   |
| 141              | GND   |
| 142              | I/O   |
| 143              | I/O   |
| 144              | I/O   |
| 145              | I/O   |
| 146              | I/O   |
| 147              | I/O   |
| 148              | PROBA |
| 149              | I/O   |
| 150              | CLKA  |
| 151              | VCC   |
| 152              | GND   |
| 153              | I/O   |
| 154              | CLKB  |
| 155              | I/O   |
| 156              | PROBB |
| 157              | I/O   |
| 158              | I/O   |
| 159              | I/O   |
| 160              | I/O   |
| 161              | GND   |
| 162              | I/O   |
| 163              | I/O   |
| 164              | I/O   |
| 165              | I/O   |
| 166              | VCCI  |
| 167              | I/O   |
| 168              | I/O   |
| 169              | I/O   |
| 170              | I/O   |
| 171              | DCLK  |