# E·XFL



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                   |
|--------------------------------|--------------------------------------------------------------------------|
| Number of LABs/CLBs            | -                                                                        |
| Number of Logic Elements/Cells | -                                                                        |
| Total RAM Bits                 | 2560                                                                     |
| Number of I/O                  | 176                                                                      |
| Number of Gates                | 54000                                                                    |
| Voltage - Supply               | 3V ~ 3.6V, 4.5V ~ 5.5V                                                   |
| Mounting Type                  | Surface Mount                                                            |
| Operating Temperature          | -55°C ~ 125°C (TC)                                                       |
| Package / Case                 | 208-BFCQFP with Tie Bar                                                  |
| Supplier Device Package        | 208-CQFP (75x75)                                                         |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/a42mx36-cq208m |
|                                |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 3.3.7 Low Power Mode

42MX devices have been designed with a Low Power Mode. This feature, activated with setting the special LP pin to HIGH for a period longer than 800 ns, is particularly useful for battery-operated systems where battery life is a primary concern. In this mode, the core of the device is turned off and the device consumes minimal power with low standby current. In addition, all input buffers are turned off, and all outputs and bidirectional buffers are tristated. Since the core of the device is turned off, the states of the registers are lost. The device must be re-initialized when exiting Low Power Mode. I/Os can be driven during LP mode, and clock pins should be driven HIGH or LOW and should not float to avoid drawing current. To exit LP mode, the LP pin must be pulled LOW for over 200 µs to allow for charge pumps to power up, and device initialization will begin.

## 3.4 **Power Dissipation**

The general power consumption of MX devices is made up of static and dynamic power and can be expressed with the following equation.

## 3.4.1 General Power Equation

P = [ICCstandby + ICCactive]\*VCCI + IOL\*VOL\*N + IOH\*(VCCI - VOH)\*M

EQ 1

#### where:

- ICCstandby is the current flowing when no inputs or outputs are changing.
- ICCactive is the current flowing due to CMOS switching.
- IOL, IOH are TTL sink/source currents.
- VOL, VOH are TTL level output voltages.
- N equals the number of outputs driving TTL loads to VOL.
- M equals the number of outputs driving TTL loads to VOH.

Accurate values for N and M are difficult to determine because they depend on the family type, on design details, and on the system I/O. The power can be divided into two components: static and active.

## 3.4.2 Static Power Component

The static power due to standby current is typically a small component of the overall power consumption. Standby power is calculated for commercial, worst-case conditions. The static power dissipation by TTL loads depends on the number of outputs driving, and on the DC load current. For instance, a 32-bit bus sinking 4mA at 0.33V will generate 42mW with all outputs driving LOW, and 140mW with all outputs driving HIGH. The actual dissipation will average somewhere in between, as I/Os switch states with time.

## 3.4.3 Active Power Component

Power dissipation in CMOS devices is usually dominated by the dynamic power dissipation. Dynamic power consumption is frequency-dependent and is a function of the logic and the external I/O. Active power dissipation results from charging internal chip capacitances of the interconnect, unprogrammed antifuses, module inputs, and module outputs, plus external capacitances due to PC board traces and load device inputs. An additional component of the active power dissipation is the totem pole current in the CMOS transistor pairs. The net effect can be associated with an equivalent capacitance that can be combined with frequency and voltage to represent active power dissipation.

The power dissipated by a CMOS circuit can be expressed by the equation:

$$Power(\mu W) = C_{EO}^* VCCA2^* F(1)$$

where:

C<sub>EQ</sub> = Equivalent capacitance expressed in picofarads (pF)

EQ 2

| Device Type | r1 routed_Clk1 | r2 routed_Clk2 |
|-------------|----------------|----------------|
| A40MX02     | 41.4           | N/A            |
| A40MX04     | 68.6           | N/A            |
| A42MX09     | 118            | 118            |
| A42MX16     | 165            | 165            |
| A42MX24     | 185            | 185            |
| A42MX36     | 220            | 220            |

Fixed Capacitance Values for MX FPGAs (pF)

 $f_{a2}$  = Average second routed array clock rate in MHz)

Table 7 •

## 3.4.6 Test Circuitry and Silicon Explorer II Probe

MX devices contain probing circuitry that provides built-in access to every node in a design, via the use of Silicon Explorer II. Silicon Explorer II is an integrated hardware and software solution that, in conjunction with the Designer software, allow users to examine any of the internal nets of the device while it is operating in a prototyping or a production system. The user can probe into an MX device without changing the placement and routing of the design and without using any additional resources. Silicon Explorer II's noninvasive method does not alter timing or loading effects, thus shortening the debug cycle and providing a true representation of the device under actual functional situations.

Silicon Explorer II samples data at 100 MHz (asynchronous) or 66 MHz (synchronous). Silicon Explorer II attaches to a PC's standard COM port, turning the PC into a fully functional 18-channel logic analyzer. Silicon Explorer II allows designers to complete the design verification process at their desks and reduces verification time from several hours per cycle to a few seconds.

Silicon Explorer II is used to control the MODE, DCLK, SDI and SDO pins in MX devices to select the desired nets for debugging. The user simply assigns the selected internal nets in the Silicon Explorer II software to the PRA/PRB output pins for observation. Probing functionality is activated when the MODE pin is held HIGH.

Figure 12, page 16 illustrates the interconnection between Silicon Explorer II and 40MX devices, while Figure 13, page 17 illustrates the interconnection between Silicon Explorer II and 42MX devices

To allow for probing capabilities, the security fuses must not be programmed. (See User Security, page 12 for the security fuses of 40MX and 42MX devices). Table 8, page 17 summarizes the possible device configurations for probing.

PRA and PRB pins are dual-purpose pins. When the "Reserve Probe Pin" is checked in the Designer software, PRA and PRB pins are reserved as dedicated outputs for probing. If PRA and PRB pins are required as user I/Os to achieve successful layout and "Reserve Probe Pin" is checked, the layout tool will override the option and place user I/Os on PRA and PRB pins.

#### Figure 12 • Silicon Explorer II Setup with 40MX



**Note:** \*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Devices should not be operated outside the recommended operating conditions.

| Table 14 • | Recommended | Operating | Conditions |
|------------|-------------|-----------|------------|
|------------|-------------|-----------|------------|

| Parameter          | Commercial   | Industrial | Military    | Units |
|--------------------|--------------|------------|-------------|-------|
| Temperature Range* | 0 to +70     | -40 to +85 | -55 to +125 | °C    |
| VCC (40MX)         | 4.75 to 5.25 | 4.5 to 5.5 | 4.5 to 5.5  | V     |
| VCCA (42MX)        | 4.75 to 5.25 | 4.5 to 5.5 | 4.5 to 5.5  | V     |
| VCCI (42MX)        | 4.75 to 5.25 | 4.5 to 5.5 | 4.5 to 5.5  | V     |

**Note:** \* Ambient temperature (T<sub>A</sub>) is used for commercial and industrial grades; case temperature (T<sub>C</sub>) is used for military grades.

## 3.7.1 5 V TTL Electrical Specifications

The following tables show 5 V TTL electrical specifications.

#### Table 15 • 5V TTL Electrical Specifications

|                                        |                     | Commercial |               | Comr             | nercial -F    | Industrial |               | Military |               |        |
|----------------------------------------|---------------------|------------|---------------|------------------|---------------|------------|---------------|----------|---------------|--------|
| Symbol                                 | Parameter           | Min.       | Max.          | Min.             | Max.          | Min.       | Max.          | Min.     | Max.          | Units  |
| VOH <sup>1</sup>                       | IOH = -10 mA        | 2.4        |               | 2.4              |               |            |               |          |               | V      |
|                                        | IOH = -4 mA         |            |               |                  |               | 3.7        |               | 3.7      |               | V      |
| VOL <sup>1</sup>                       | IOL = 10 mA         |            | 0.5           |                  | 0.5           |            |               |          |               | V      |
|                                        | IOL = 6 mA          |            |               |                  |               |            | 0.4           |          | 0.4           | V      |
| VIL                                    |                     | -0.3       | 0.8           | -0.3             | 0.8           | -0.3       | 0.8           | -0.3     | 0.8           | V      |
| VIH (40MX)                             |                     | 2.0        | VCC + 0.3     | 2.0              | VCC + 0.3     | 2.0        | VCC + 0.3     | 2.0      | VCC + 0.3     | V      |
| VIH (42MX) <sup>2</sup>                |                     | 2.0        | VCCI +<br>0.3 | 2.0              | VCCI +<br>0.3 | 2.0        | VCCI +<br>0.3 | 2.0      | VCCI + 0.3    | V      |
| IIL                                    | VIN = 0.5 V         |            | -10           |                  | -10           |            | -10           |          | -10           | μA     |
| IIH                                    | VIN = 2.7 V         |            | -10           |                  | -10           |            | -10           |          | -10           | μA     |
| Input Transition Time, $T_R$ and $T_F$ |                     |            | 500           |                  | 500           |            | 500           |          | 500           | ns     |
| C <sub>IO</sub> I/O<br>Capacitance     |                     |            | 10            |                  | 10            |            | 10            |          | 10            | pF     |
| Standby Current, ICC <sup>3</sup>      | A40MX02,<br>A40MX04 |            | 3             |                  | 25            |            | 10            |          | 25            | mA     |
|                                        | A42MX09             |            | 5             |                  | 25            |            | 25            |          | 25            | mA     |
|                                        | A42MX16             |            | 6             |                  | 25            |            | 25            |          | 25            | mA     |
|                                        | A42MX24,<br>A42MX36 |            | 20            |                  | 25            |            | 25            |          | 25            | mA     |
| Low power mode<br>Standby Current      | 42MX devices only   |            | 0.5           |                  | ICC - 5.0     |            | ICC - 5.0     |          | ICC – 5.0     | mA     |
| IIO, I/O source sink current           | Can be derived      | d from     | the IBIS mod  | <i>del</i> (http | o://www.micr  | rosemi     | .com/soc/te   | chdocs   | s/models/ibis | .html) |

1. Only one output tested at a time. VCC/VCCI = min

2. VIH(Min) is 2.4V for A42MX36 family. This applies only to VCCI of 5V and is not applicable to VCCI of 3.3V

#### Figure 22 • AC Test Loads







t<sub>INYH</sub>

Figure 24 • Module Delays



t<sub>INYL</sub>





### Figure 33 • 42MX SRAM Asynchronous Read Operation—Type 2 (Write Address Controlled)

## 3.10.7 Predictable Performance: Tight Delay Distributions

Propagation delay between logic modules depends on the resistive and capacitive loading of the routing tracks, the interconnect elements, and the module inputs being driven. Propagation delay increases as the length of routing tracks, the number of interconnect elements, or the number of inputs increases.

From a design perspective, the propagation delay can be statistically correlated or modeled by the fanout (number of loads) driven by a module. Higher fanout usually requires some paths to have longer routing tracks.

The MX FPGAs deliver a tight fanout delay distribution, which is achieved in two ways: by decreasing the delay of the interconnect elements and by decreasing the number of interconnect elements per path.

Microsemi's patented antifuse offers a very low resistive/capacitive interconnect. The antifuses, fabricated in 0.45  $\mu$ m lithography, offer nominal levels of 100  $\Omega$  resistance and 7.0 fF capacitance per antifuse.

MX fanout distribution is also tight due to the low number of antifuses required for each interconnect path. The proprietary architecture limits the number of antifuses per path to a maximum of four, with 90 percent of interconnects using only two antifuses.

## 3.11 Timing Characteristics

Device timing characteristics fall into three categories: family-dependent, device-dependent, and designdependent. The input and output buffer characteristics are common to all MX devices. Internal routing delays are device-dependent; actual delays are not determined until after place-and-route of the user's design is complete. Delay values may then be determined by using the Designer software utility or by performing simulation with post-layout delays.

## 3.11.1 Critical Nets and Typical Nets

Propagation delays are expressed only for typical nets, which are used for initial design performance evaluation. Critical net delays can then be applied to the most timing critical paths. Critical nets are determined by net property assignment in Microsemi's Designer software prior to placement and routing. Up to 6% of the nets in a design may be designated as critical.

## 3.11.2 Long Tracks

Some nets in the design use long tracks, which are special routing resources that span multiple rows, columns, or modules. Long tracks employ three and sometimes four antifuse connections, which increase capacitance and resistance, resulting in longer net delays for macros connected to long tracks. Typically, up to 6 percent of nets in a fully utilized device require long tracks. Long tracks add

|              | Temperat | Temperature |      |      |      |      |       |  |  |  |  |  |  |
|--------------|----------|-------------|------|------|------|------|-------|--|--|--|--|--|--|
| 40MX Voltage | –55°C    | -40°C       | 0°C  | 25°C | 70°C | 85°C | 125°C |  |  |  |  |  |  |
| 3.60         | 0.83     | 0.85        | 0.92 | 0.96 | 1.14 | 1.25 | 1.53  |  |  |  |  |  |  |

#### Table 31 • 40MX Temperature and Voltage Derating Factors (Normalized to TJ = 25°C, VCC = 3.3 V)

#### *Figure 37* • 40MX Junction Temperature and Voltage Derating Curves (Normalized to T<sub>J</sub> = 25°C, VCC = 3.3 V)



Voltage (V)

Note: This derating factor applies to all routing and propagation delays

## 3.11.5 PCI System Timing Specification

The following tables list the critical PCI timing parameters and the corresponding timing parameters for the MX PCI-compliant devices.

## 3.11.6 PCI Models

Microsemi provides synthesizable VHDL and Verilog-HDL models for a PCI Target interface, a PCI Target and Target+DMA Master interface. Contact the Microsemi sales representative for more details.

#### Table 32 • Clock Specification for 33 MHz PCI

|                   |                | PCI  | A42MX | 24   | A42MX |      |      |       |
|-------------------|----------------|------|-------|------|-------|------|------|-------|
| Symbol            | Parameter      | Min. | Max.  | Min. | Max.  | Min. | Max. | Units |
| t <sub>CYC</sub>  | CLK Cycle Time | 30   | -     | 4.0  | -     | 4.0  | -    | ns    |
| t <sub>HIGH</sub> | CLK High Time  | 11   | -     | 1.9  | -     | 1.9  | -    | ns    |
| t <sub>LOW</sub>  | CLK Low Time   | 11   | -     | 1.9  | -     | 1.9  | -    | ns    |

#### Table 33 • Timing Parameters for 33 MHz PCI

|                       |                                        | PCI            |      |      | IX24             | A42MX36 |                  |       |  |
|-----------------------|----------------------------------------|----------------|------|------|------------------|---------|------------------|-------|--|
| Symbol                | Parameter                              | Min.           | Max. | Min. | Max.             | Min.    | Max.             | Units |  |
| t <sub>VAL</sub>      | CLK to Signal Valid—Bused Signals      | 2              | 11   | 2.0  | 9.0              | 2.0     | 9.0              | ns    |  |
| t <sub>VAL(PTP)</sub> | CLK to Signal Valid—Point-to-Point     | 2 <sup>2</sup> | 12   | 2.0  | 9.0              | 2.0     | 9.0              | ns    |  |
| t <sub>ON</sub>       | Float to Active                        | 2              | _    | 2.0  | 4.0              | 2.0     | 4.0              | ns    |  |
| t <sub>OFF</sub>      | Active to Float                        | _              | 28   | -    | 8.3 <sup>1</sup> | -       | 8.3 <sup>1</sup> | ns    |  |
| t <sub>SU</sub>       | Input Set-Up Time to CLK—Bused Signals | 7              | _    | 1.5  | -                | 1.5     | -                | ns    |  |

|                   |                                                          | –3 S | peed | –2 S | peed | –1 S | peed | Std S | Speed | –F S | peed |       |
|-------------------|----------------------------------------------------------|------|------|------|------|------|------|-------|-------|------|------|-------|
| Parame            | ter / Description                                        | Min. | Max. | Min. | Max. | Min. | Max. | Min.  | Max.  | Min. | Max. | Units |
| TTL Ou            | tput Module Timing <sup>5</sup>                          |      |      |      |      |      |      |       |       |      |      |       |
| t <sub>DLH</sub>  | Data-to-Pad HIGH                                         |      | 3.4  |      | 3.8  |      | 4.3  |       | 5.1   |      | 7.1  | ns    |
| t <sub>DHL</sub>  | Data-to-Pad LOW                                          |      | 4.0  |      | 4.5  |      | 5.1  |       | 6.1   |      | 8.3  | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to HIGH                                     |      | 3.7  |      | 4.1  |      | 4.6  |       | 5.5   |      | 7.6  | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to LOW                                      |      | 4.1  |      | 4.5  |      | 5.1  |       | 6.1   |      | 8.5  | ns    |
| t <sub>ENHZ</sub> | Enable Pad HIGH to Z                                     |      | 6.9  |      | 7.6  |      | 8.6  |       | 10.2  |      | 14.2 | ns    |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z                                      |      | 7.5  |      | 8.3  |      | 9.4  |       | 11.1  |      | 15.5 | ns    |
| t <sub>GLH</sub>  | G-to-Pad HIGH                                            |      | 5.8  |      | 6.5  |      | 7.3  |       | 8.6   |      | 12.0 | ns    |
| t <sub>GHL</sub>  | G-to-Pad LOW                                             |      | 5.8  |      | 6.5  |      | 7.3  |       | 8.6   |      | 12.0 | ns    |
| t <sub>LSU</sub>  | I/O Latch Set-Up                                         | 0.7  |      | 0.8  |      | 0.9  |      | 1.0   |       | 1.4  |      | ns    |
| t <sub>LH</sub>   | I/O Latch Hold                                           | 0.0  |      | 0.0  |      | 0.0  |      | 0.0   |       | 0.0  |      | ns    |
| t <sub>LCO</sub>  | I/O Latch Clock-to-Out<br>(Pad-to-Pad), 64 Clock Loading |      | 8.7  |      | 9.7  |      | 10.9 |       | 12.9  |      | 18.0 | ns    |
| t <sub>ACO</sub>  | Array Clock-to-Out<br>(Pad-to-Pad),64 Clock Loading      |      | 12.2 |      | 13.5 |      | 15.4 |       | 18.1  |      | 25.3 | ns    |
| d <sub>TLH</sub>  | Capacity Loading, LOW to HIGH                            |      | 0.00 |      | 0.00 |      | 0.00 |       | 0.10  |      | 0.01 | ns/pF |
| d <sub>THL</sub>  | Capacity Loading, HIGH to LOW                            |      | 0.09 |      | 0.10 |      | 0.10 |       | 0.10  |      | 0.10 | ns/pF |

# Table 39 • A42MX09 Timing Characteristics (Nominal 3.3 V Operation) (continued) (Worst-Case Commercial Conditions, VCCA = 3.0 V, T<sub>J</sub> = 70°C)

|                   |                                                |                     | -3 Speed   |      | -2 Speed   |      | -1 Speed    |      | Std Speed    |      | –F Speed     |      |          |
|-------------------|------------------------------------------------|---------------------|------------|------|------------|------|-------------|------|--------------|------|--------------|------|----------|
| Paramet           | ter / Description                              |                     | Min.       | Max. | Min.       | Max. | Min.        | Max. | Min.         | Max. | Min.         | Max. | Units    |
| TTL Out           | put Module Timing <sup>5</sup> (con            | tinued)             |            |      |            |      |             |      |              |      |              |      |          |
| t <sub>LH</sub>   | I/O Latch Output Hold                          |                     | 0.0        |      | 0.0        |      | 0.0         |      | 0.0          |      | 0.0          |      | ns       |
| t <sub>LCO</sub>  | I/O Latch Clock-to-Out<br>(Pad-to-Pad) 32 I/O  |                     |            | 7.7  |            | 8.5  |             | 9.6  |              | 11.3 |              | 15.9 | ns       |
| t <sub>ACO</sub>  | Array Latch Clock-to-Ou<br>(Pad-to-Pad) 32 I/O | ut                  |            | 14.8 |            | 16.5 |             | 18.7 |              | 22.0 |              | 30.8 | ns       |
| d <sub>TLH</sub>  | Capacitive Loading, LO                         | W to HIGH           |            | 0.05 |            | 0.05 |             | 0.06 |              | 0.07 |              | 0.10 | ns/pF    |
| d <sub>THL</sub>  | Capacitive Loading, HIC                        | GH to LOW           |            | 0.04 |            | 0.04 |             | 0.05 |              | 0.06 |              | 0.08 | ns/pF    |
| CMOS              | Dutput Module Timing <sup>5</sup>              |                     |            |      |            |      |             |      |              |      |              |      |          |
| t <sub>DLH</sub>  | Data-to-Pad HIGH                               |                     |            | 4.8  |            | 5.3  |             | 5.5  |              | 6.4  |              | 9.0  | ns       |
| t <sub>DHL</sub>  | Data-to-Pad LOW                                |                     |            | 3.5  |            | 3.9  |             | 4.1  |              | 4.9  |              | 6.8  | ns       |
| t <sub>ENZH</sub> | Enable Pad Z to HIGH                           |                     |            | 3.6  |            | 4.0  |             | 4.5  |              | 5.3  |              | 7.4  | ns       |
| t <sub>ENZL</sub> | Enable Pad Z to LOW                            |                     |            | 3.4  |            | 4.0  |             | 5.0  |              | 5.8  |              | 8.2  | ns       |
| t <sub>ENHZ</sub> | Enable Pad HIGH to Z                           |                     |            | 7.2  |            | 8.0  |             | 9.0  |              | 10.7 |              | 14.9 | ns       |
| t <sub>ENLZ</sub> | Enable Pad LOW to Z                            |                     |            | 6.7  |            | 7.5  |             | 8.5  |              | 9.9  |              | 13.9 | ns       |
| t <sub>GLH</sub>  | G-to-Pad HIGH                                  |                     |            | 6.8  |            | 7.6  |             | 8.6  |              | 10.1 |              | 14.2 | ns       |
| t <sub>GHL</sub>  | G-to-Pad LOW                                   |                     |            | 6.8  |            | 7.6  |             | 8.6  |              | 10.1 |              | 14.2 | ns       |
| t <sub>LSU</sub>  | I/O Latch Set-Up                               |                     | 0.7        |      | 0.7        |      | 0.8         |      | 1.0          |      | 1.4          |      | ns       |
| t <sub>LH</sub>   | I/O Latch Hold                                 |                     | 0.0        |      | 0.0        |      | 0.0         |      | 0.0          |      | 0.0          |      | ns       |
| t <sub>LCO</sub>  | I/O Latch Clock-to-Out<br>(Pad-to-Pad) 32 I/O  |                     |            | 7.7  |            | 8.5  |             | 9.6  |              | 11.3 |              | 15.9 | ns       |
| t <sub>ACO</sub>  | Array Latch Clock-to-Ou<br>(Pad-to-Pad) 32 I/O | ut                  |            | 14.8 |            | 16.5 |             | 18.7 |              | 22.0 |              | 30.8 | ns       |
| d <sub>TLH</sub>  | Capacitive Loading, LO                         | W to HIGH           |            | 0.05 |            | 0.05 |             | 0.06 |              | 0.07 |              | 0.10 | ns/pF    |
| d <sub>THL</sub>  | Capacitive Loading, HIC                        | GH to LOW           |            | 0.04 |            | 0.04 |             | 0.05 |              | 0.06 |              | 0.08 | ns/pF    |
| t <sub>HEXT</sub> | Input Latch External<br>Hold                   | FO = 32<br>FO = 486 | 3.9<br>4.6 |      | 4.3<br>5.2 |      | 4.9<br>5.8  |      | 5.7<br>6.9   |      | 8.1<br>9.6   |      | ns<br>ns |
| t <sub>P</sub>    | Minimum Period<br>(1/f <sub>MAX</sub> )        | FO = 32<br>FO = 486 | 7.8<br>8.6 |      | 8.7<br>9.5 |      | 9.5<br>10.4 |      | 10.8<br>11.9 |      | 18.2<br>19.9 |      | ns<br>ns |

## Table 43 •A42MX24 Timing Characteristics (Nominal 3.3 V Operation) (continued) (Worst-Case Commercial<br/>Conditions, VCCA = 3.0 V, T<sub>J</sub> = 70°C)

1. For dual-module macros, use  $t_{PD1} + t_{RD1} + t_{PDn}$ ,  $t_{CO} + t_{RD1} + t_{PDn}$ , or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual performance.

3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the Timer utility.

4. Set-up and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time.

5. Delays based on 35 pF loading.

## 4 Package Pin Assignments

The following figures and tables give the details of the package pin assignments.

Figure 38 • PL44



## Table 47 • PL44

| PL44       |                  |                  |
|------------|------------------|------------------|
| Pin Number | A40MX02 Function | A40MX04 Function |
| 1          | I/O              | I/O              |
| 2          | I/O              | I/O              |
| 3          | VCC              | VCC              |
| 4          | I/O              | I/O              |
| 5          | I/O              | I/O              |
| 6          | I/O              | I/O              |
| 7          | I/O              | I/O              |
| 8          | I/O              | I/O              |
| 9          | I/O              | I/O              |
| 10         | GND              | GND              |
| 11         | I/O              | I/O              |
| 12         | I/O              | I/O              |
| 13         | I/O              | I/O              |
| 14         | VCC              | VCC              |
| 15         | I/O              | I/O              |
| 16         | VCC              | VCC              |
| 17         | I/O              | I/O              |
| 18         | I/O              | I/O              |
| 19         | I/O              | I/O              |
| 20         | I/O              | I/O              |
|            |                  |                  |

### Table 50 • PQ 100

| PQ100      |                  |                  |                  |                  |
|------------|------------------|------------------|------------------|------------------|
| Pin Number | A40MX02 Function | A40MX04 Function | A42MX09 Function | A42MX16 Function |
| 93         | VCC              | VCC              | I/O              | I/O              |
| 94         | VCC              | VCC              | PRB, I/O         | PRB, I/O         |
| 95         | NC               | I/O              | I/O              | I/O              |
| 96         | NC               | I/O              | GND              | GND              |
| 97         | NC               | I/O              | I/O              | I/O              |
| 98         | SDI, I/O         | SDI, I/O         | I/O              | I/O              |
| 99         | DCLK, I/O        | DCLK, I/O        | I/O              | I/O              |
| 100        | PRA, I/O         | PRA, I/O         | I/O              | I/O              |

| PQ144      |                  |  |
|------------|------------------|--|
| Pin Number | A42MX09 Function |  |
| 117        | GNDI             |  |
| 118        | NC               |  |
| 119        | I/O              |  |
| 120        | I/O              |  |
| 121        | I/O              |  |
| 122        | I/O              |  |
| 123        | PROBA            |  |
| 124        | I/O              |  |
| 125        | CLKA             |  |
| 126        | VCC              |  |
| 127        | VCCI             |  |
| 128        | NC               |  |
| 129        | I/O              |  |
| 130        | CLKB             |  |
| 131        | I/O              |  |
| 132        | PROBB            |  |
| 133        | I/O              |  |
| 134        | I/O              |  |
| 135        | I/O              |  |
| 136        | GND              |  |
| 137        | GNDI             |  |
| 138        | NC               |  |
| 139        | I/O              |  |
| 140        | I/O              |  |
| 141        | I/O              |  |
| 142        | I/O              |  |
| 143        | I/O              |  |
| 144        | DCLK             |  |

#### Table 51 • PQ144

#### Table 53 • PQ208

| PQ208      |                  |                  |                  |
|------------|------------------|------------------|------------------|
| Pin Number | A42MX16 Function | A42MX24 Function | A42MX36 Function |
| 21         | I/O              | I/O              | I/O              |
| 22         | GND              | GND              | GND              |
| 23         | I/O              | I/O              | I/O              |
| 24         | I/O              | I/O              | I/O              |
| 25         | I/O              | I/O              | I/O              |
| 26         | I/O              | I/O              | I/O              |
| 27         | GND              | GND              | GND              |
| 28         | VCCI             | VCCI             | VCCI             |
| 29         | VCCA             | VCCA             | VCCA             |
| 30         | I/O              | I/O              | I/O              |
| 31         | I/O              | I/O              | I/O              |
| 32         | VCCA             | VCCA             | VCCA             |
| 33         | I/O              | I/O              | I/O              |
| 34         | I/O              | I/O              | I/O              |
| 35         | I/O              | I/O              | I/O              |
| 36         | I/O              | I/O              | I/O              |
| 37         | I/O              | I/O              | I/O              |
| 38         | I/O              | I/O              | I/O              |
| 39         | I/O              | I/O              | I/O              |
| 40         | I/O              | I/O              | I/O              |
| 41         | NC               | I/O              | I/O              |
| 42         | NC               | I/O              | I/O              |
| 43         | NC               | I/O              | I/O              |
| 44         | I/O              | I/O              | I/O              |
| 45         | I/O              | I/O              | I/O              |
| 46         | I/O              | I/O              | I/O              |
| 47         | I/O              | I/O              | I/O              |
| 48         | I/O              | I/O              | I/O              |
| 49         | I/O              | I/O              | I/O              |
| 50         | NC               | I/O              | I/O              |
| 51         | NC               | I/O              | I/O              |
| 52         | GND              | GND              | GND              |
| 53         | GND              | GND              | GND              |
| 54         | I/O              | TMS, I/O         | TMS, I/O         |
| 55         | I/O              | TDI, I/O         | TDI, I/O         |
| 56         | I/O              | I/O              | I/O              |
| 57         | I/O              | WD, I/O          | WD, I/O          |

| Table 54 • | PQ240 |  |
|------------|-------|--|
|            |       |  |

| PQ240      |                  |  |
|------------|------------------|--|
| Pin Number | A42MX36 Function |  |
| 237        | GND              |  |
| 238        | MODE             |  |
| 239        | VCCA             |  |
| 240        | GND              |  |

## Figure 46 • VQ80



Table 55 • VQ80

| VQ80       |                     |                     |
|------------|---------------------|---------------------|
| Pin Number | A40MX02<br>Function | A40MX04<br>Function |
| 1          | I/O                 | I/O                 |
| 2          | NC                  | I/O                 |
| 3          | NC                  | I/O                 |
| 4          | NC                  | I/O                 |
| 5          | I/O                 | I/O                 |
| 6          | I/O                 | I/O                 |
| 7          | GND                 | GND                 |
| 8          | I/O                 | I/O                 |
| 9          | I/O                 | I/O                 |
| 10         | I/O                 | I/O                 |
| 11         | I/O                 | I/O                 |
| 12         | I/O                 | I/O                 |
|            |                     |                     |

| VQ100      |                     |                     |
|------------|---------------------|---------------------|
| Pin Number | A42MX09<br>Function | A42MX16<br>Function |
| 57         | I/O                 | I/O                 |
| 58         | I/O                 | I/O                 |
| 59         | I/O                 | I/O                 |
| 60         | I/O                 | I/O                 |
| 61         | I/O                 | I/O                 |
| 62         | LP                  | LP                  |
| 63         | VCCA                | VCCA                |
| 64         | VCCI                | VCCI                |
| 65         | VCCA                | VCCA                |
| 66         | I/O                 | I/O                 |
| 67         | I/O                 | I/O                 |
| 68         | I/O                 | I/O                 |
| 69         | I/O                 | I/O                 |
| 70         | GND                 | GND                 |
| 71         | I/O                 | I/O                 |
| 72         | I/O                 | I/O                 |
| 73         | I/O                 | I/O                 |
| 74         | I/O                 | I/O                 |
| 75         | I/O                 | I/O                 |
| 76         | I/O                 | I/O                 |
| 7          | SDI, I/O            | SDI, I/O            |
| 78         | I/O                 | I/O                 |
| 79         | I/O                 | I/O                 |
| 30         | I/O                 | I/O                 |
| 31         | I/O                 | I/O                 |
| 32         | GND                 | GND                 |
| 83         | I/O                 | I/O                 |
| 34         | I/O                 | I/O                 |
| 35         | PRA, I/O            | PRA, I/O            |
| 36         | I/O                 | I/O                 |
| 37         | CLKA, I/O           | CLKA, I/C           |
| 38         | VCCA                | VCCA                |
| 39         | I/O                 | I/O                 |
| 90         | CLKB, I/O           | CLKB, I/O           |
| 91         | I/O                 | I/O                 |
| 92         | PRB, I/O            | PRB, I/O            |

| Table 58 • CQ2 | 08               |
|----------------|------------------|
| CQ208          |                  |
| Pin Number     | A42MX36 Function |
| 37             | I/O              |
| 38             | I/O              |
| 39             | I/O              |
| 40             | I/O              |
| 41             | I/O              |
| 12             | I/O              |
| 43             | I/O              |
| 14             | I/O              |
| 15             | I/O              |
| 46             | I/O              |
| 47             | I/O              |
| 48             | I/O              |
| 19             | I/O              |
| 50             | I/O              |
| 51             | I/O              |
| 52             | GND              |
| 53             | GND              |
| 54             | TMS. I/O         |
| 55             | TDI. I/O         |
| 56             | I/O              |
| 57             | WD. I/O          |
| 58             | WD. I/O          |
| 59             | 1/0              |
| 50             | VCCI             |
| \$1            |                  |
| 32             | 1/O              |
| 33             |                  |
| 34             |                  |
| 55<br>55       |                  |
| 36             |                  |
| 50<br>67       |                  |
|                |                  |
| 20             | 1/0              |
| 20             |                  |
|                |                  |
| /1             | WD, I/O          |
| (2             | 1/0              |
| 73             | I/O              |

| CQ208      |                  |
|------------|------------------|
| Pin Number | A42MX36 Function |
| 111        | I/O              |
| 112        | I/O              |
| 113        | I/O              |
| 114        | I/O              |
| 115        | I/O              |
| 116        | I/O              |
| 117        | I/O              |
| 118        | I/O              |
| 119        | I/O              |
| 120        | I/O              |
| 121        | I/O              |
| 122        | I/O              |
| 123        | I/O              |
| 124        | I/O              |
| 125        | I/O              |
| 126        | GND              |
| 127        | I/O              |
| 128        | TCK, I/O         |
| 129        | LP               |
| 130        | VCCA             |
| 131        | GND              |
| 132        | VCCI             |
| 133        | VCCA             |
| 134        | I/O              |
| 135        | I/O              |
| 136        | VCCA             |
| 137        | I/O              |
| 138        | I/O              |
| 139        | I/O              |
| 140        | I/O              |
| 141        | I/O              |
| 142        | I/O              |
| 143        | I/O              |
| 144        | I/O              |
| 145        | I/O              |
| 146        |                  |
| 147        |                  |
| 147        | I/O              |

| CQ256      |                  |
|------------|------------------|
| Pin Number | A42MX36 Function |
| 96         | VCCA             |
| 97         | GND              |
| 98         | GND              |
| 99         | I/O              |
| 100        | I/O              |
| 101        | I/O              |
| 102        | I/O              |
| 103        | I/O              |
| 104        | I/O              |
| 105        | WD, I/O          |
| 106        | WD, I/O          |
| 107        | I/O              |
| 108        | I/O              |
| 109        | WD, I/O          |
| 110        | WD, I/O          |
| 111        | I/O              |
| 112        | QCLKA, I/O       |
| 113        | I/O              |
| 114        | GND              |
| 115        | I/O              |
| 116        | I/O              |
| 117        | I/O              |
| 118        | I/O              |
| 119        | VCCI             |
| 120        | I/O              |
| 121        | WD, I/O          |
| 122        | WD, I/O          |
| 123        | I/O              |
| 124        | I/O              |
| 125        | I/O              |
| 126        | I/O              |
| 127        | GND              |
| 128        | NC               |
| 129        | NC               |
| 130        | NC               |
| 131        | GND              |
| 132        | I/O              |
|            |                  |

| Table 60 • BG272 |                  |
|------------------|------------------|
| BG272            |                  |
| Pin Number       | A42MX36 Function |
| A6               | I/O              |
| A7               | WD, I/O          |
| A8               | WD, I/O          |
| A9               | I/O              |
| A10              | I/O              |
| A11              | CLKA             |
| A12              | I/O              |
| A13              | I/O              |
| A14              | I/O              |
| A15              | I/O              |
| A16              | WD, I/O          |
| A17              | I/O              |
| A18              | I/O              |
| A19              | GND              |
| A20              | GND              |
| B1               | GND              |
| B2               | GND              |
| B3               | DCLK, I/O        |
| B4               | I/O              |
| B5               | I/O              |
| B6               | I/O              |
| B7               | WD, I/O          |
| B8               | I/O              |
| B9               | PRB, I/O         |
| B10              | I/O              |
| B11              | I/O              |
| B12              | WD, I/O          |
| B13              | I/O              |
| B14              | I/O              |
| B15              | WD, I/O          |
| B16              | I/O              |
| B17              | WD, I/O          |
| B18              | I/O              |
| B19              | GND              |
| B20              | GND              |
| C1               | I/O              |
| C2               | MODE             |

| Table 60 • BG272 |                  |
|------------------|------------------|
| BG272            |                  |
| Pin Number       | A42MX36 Function |
| D20              | I/O              |
| E1               | I/O              |
| E2               | I/O              |
| E3               | I/O              |
| E4               | VCCA             |
| E17              | VCCI             |
| E18              | I/O              |
| E19              | I/O              |
| E20              | I/O              |
| F1               | I/O              |
| F2               | I/O              |
| F3               | I/O              |
| F4               | VCCI             |
| F17              | I/O              |
| F18              | I/O              |
| F19              | I/O              |
| F20              | I/O              |
| G1               | I/O              |
| G2               | I/O              |
| G3               | I/O              |
| G4               | VCCI             |
| G17              | VCCI             |
| G18              | I/O              |
| G19              | I/O              |
| G20              | I/O              |
| H1               | I/O              |
| H2               | I/O              |
| H3               | I/O              |
| H4               | VCCA             |
| H17              | I/O              |
| H18              | I/O              |
| H19              | I/O              |
| H20              | I/O              |
| J1               | I/O              |
| J2               | I/O              |
| J3               | I/O              |
| J4               | VCCI             |

| PG132      |                  |
|------------|------------------|
| Pin Number | A42MX09 Function |
| N10        | I/O              |
| M10        | I/O              |
| N11        | I/O              |
| L10        | I/O              |
| M11        | I/O              |
| N12        | SDO              |
| M12        | I/O              |
| L11        | I/O              |
| N13        | I/O              |
| M13        | I/O              |
| K11        | I/O              |
| L12        | I/O              |
| L13        | I/O              |
| K13        | I/O              |
| H10        | I/O              |
| J12        | I/O              |
| J13        | I/O              |
| H11        | I/O              |
| H12        | I/O              |
| H13        | VKS              |
| G13        | VPP              |