



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

| Details                        |                                                                       |
|--------------------------------|-----------------------------------------------------------------------|
| Product Status                 | Obsolete                                                              |
| Programmable Type              | EE PLD                                                                |
| Pelay Time tpd(1) Max          | 7.5 ns                                                                |
| oltage Supply - Internal       | 4.75V ~ 5.25V                                                         |
| umber of Logic Elements/Blocks | -                                                                     |
| umber of Macrocells            | 10                                                                    |
| umber of Gates                 | -                                                                     |
| ımber of I/O                   | 10                                                                    |
| perating Temperature           | 0°C ~ 70°C (TA)                                                       |
| ounting Type                   | Surface Mount                                                         |
| ckage / Case                   | 24-SOIC (0.295", 7.50mm Width)                                        |
| upplier Device Package         | 24-S0                                                                 |
| urchase URL                    | https://www.e-xfl.com/product-detail/microchip-technology/atf750c-7sc |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### 2. Pin Configurations

| Pin | Function               |
|-----|------------------------|
| CLK | Clock                  |
| IN  | Logic Inputs           |
| I/O | Bi-directional Buffers |
| GND | Ground                 |
| VCC | +5V Supply             |

### 2.1 DIP/SOIC/TSSOP 2.2 PLCC/LCC





Note: For PLCC, pins 1, 8, 15, and 22 can be left unconnected. For superior performance, connect VCC to pin 1 and GND to pins 8, 15, and 22.

## 3. Description

The ATF750C(L)s are twice as powerful as most other 24-pin programmable logic devices. Increased product terms, sum terms, flip-flops and output logic configurations

translate into more usable gates. High-speed logic and uniform predictable delays guarantee fast in-system performance. The ATF750C(L) is a high-performance CMOS (electrically-erasable) complex programmable logic device (CPLD) that utilizes Atmel's proven electrically-erasable technology.

Each of the ATF750C(L)'s 22 logic pins can be used as an input. Ten of these can be used as inputs, outputs or bi-directional I/O pins. Each flip-flop is individually configurable as either D- or T-type. Each flip-flop output is fed back into the array independently. This allows burying of all the sum terms and flip-flops.

There are 171 total product terms available. There are two sum terms per output, providing added flexibility. A variable format is used to assign between four to eight product terms per sum term. Much more logic can be replaced by this device than by any other 24-pin PLD. With 20 sum terms and flip-flops, complex state machines are easily implemented with logic to spare.

Product terms provide individual clocks and asynchronous resets for each flip-flop. Each flip-flop may also be individually configured to have direct input pin controlled clocking. Each output has its own enable product term. One product term provides a common synchronous preset for all flip-flops. Register preload functions are provided to simplify testing. All registers automatically reset upon power-up.

The ATF750CL is a low-power device with speeds as fast as 15 ns. The ATF750CL provides the optimum low-power CPLD solution. This device significantly reduces total system power, thereby allowing battery-powered operations.

## 4. Absolute Maximum Ratings\*

| Temperature Under Bias                                          | -55°C to +125°C                |
|-----------------------------------------------------------------|--------------------------------|
| Storage Temperature                                             | 65°C to +150°C                 |
| Voltage on Any Pin with Respect to Ground                       | 2.0V to +7.0V <sup>(1)</sup>   |
| Voltage on Input Pins with Respect to Ground During Programming | 2.0V to +14.0V <sup>(1)</sup>  |
| Programming Voltage with Respect to Ground                      | n2.0V to +14.0V <sup>(1)</sup> |

\*NOTICE:

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note:

Minimum voltage is -0.6V DC, which may undershoot to -2.0V for pulses of less than 20 ns.
 Maximum output pin voltage is V<sub>CC</sub> + 0.75V DC, which may overshoot to 7.0V for pulses of less than 20 ns.

## 5. DC and AC Operating Conditions

All members of the family are specified to operate in either one of two voltage ranges. Parameters are specified as noted to be either 2.7V to 3.6V,  $5V \pm 5\%$  or  $5V \pm 10\%$ .

| 5V Operation                    | Commercial -7.5, -10, -15 | Industrial<br>-10, -15 | Military                 |
|---------------------------------|---------------------------|------------------------|--------------------------|
| Operating Temperature (Ambient) | 0°C - 70°C                | -40°C - +85°C          | -55°C - +125°C<br>(case) |
| V <sub>CC</sub> Power Supply    | 5V ± 5%                   | 5V ± 10%               | 5V ± 10%                 |



### 9. Bus-friendly Pin-keeper Input and I/Os

All input and I/O pins on the ATF750C(L) have programmable "pin-keeper" circuits. If activated, when any pin is driven high or low and then subsequently left floating, it will stay at that previous high or low level.

This circuitry prevents unused input and I/O lines from floating to intermediate voltage levels, which causes unnecessary power consumption and system noise. The keeper circuits eliminate the need for external pull-up resistors and eliminate their DC power consumption.

Enabling or disabling of the pin-keeper circuits is controlled by the device type chosen in the logic compiler device selection menu. Please refer to the software compiler table for more details. Once the pin-keeper circuits are disabled, normal termination procedures are required for unused inputs and I/Os.

### 10. Input Diagram



## 11. I/O Diagram



## 15. AC Waveforms, Product Term Clock<sup>(1)</sup>



Note: 1. Timing measurement reference is 1.5V. Input AC driving levels are 0.0V and 3.0V, unless otherwise specified.

# 16. AC Characteristics, Product Term Clock<sup>(1)</sup>

|                 |                                                          | -   | 7   |     | 10  | C/CL-15 |       |       |
|-----------------|----------------------------------------------------------|-----|-----|-----|-----|---------|-------|-------|
| Symbol          | Parameter                                                | Min | Max | Min | Max | Min     | Max   | Units |
| t <sub>PD</sub> | Input or Feedback to Non-registered Output               |     | 7.5 |     | 10  |         | 15    | ns    |
| t <sub>EA</sub> | Input to Output Enable                                   |     | 7.5 |     | 10  |         | 15    | ns    |
| t <sub>ER</sub> | Input to Output Disable                                  |     | 7.5 |     | 10  |         | 15    | ns    |
| t <sub>co</sub> | Clock to Output                                          | 3   | 7.5 | 4   | 10  | 5       | 12    | ns    |
| t <sub>CF</sub> | Clock to Feedback                                        | 1   | 5   | 4   | 7.5 | 5       | 9     | ns    |
| t <sub>S</sub>  | Input Setup Time                                         | 3   |     | 4   |     | 8/12    |       | ns    |
| t <sub>SF</sub> | Feedback Setup Time                                      | 3   |     | 4   |     | 7       |       | ns    |
| t <sub>H</sub>  | Hold Time                                                | 1   |     | 2   |     | 5       |       | ns    |
| t <sub>P</sub>  | Clock Period                                             | 7   |     | 11  |     | 14      |       | ns    |
| t <sub>W</sub>  | Clock Width                                              | 3.5 |     | 5.5 |     | 7       |       | ns    |
|                 | External Feedback 1/(t <sub>S</sub> + t <sub>CO</sub> )  |     | 95  |     | 71  |         | 50/41 | MHz   |
| $f_{MAX}$       | Internal Feedback 1/(t <sub>SF</sub> + t <sub>CF</sub> ) |     | 125 |     | 86  |         | 62    | MHz   |
|                 | No Feedback 1/(t <sub>P</sub> )                          |     | 142 |     | 90  |         | 71    | MHz   |
| t <sub>AW</sub> | Asynchronous Reset Width                                 | 5   |     | 10  |     | 15      |       | ns    |
| t <sub>AR</sub> | Asynchronous Reset Recovery Time                         | 3   |     | 10  |     | 15      |       | ns    |
| t <sub>AP</sub> | Asynchronous Reset to Registered Output Reset            |     | 8   |     | 12  |         | 15    | ns    |
| t <sub>SP</sub> | Setup Time, Synchronous Preset                           | 4   |     | 7   |     | 8       |       | ns    |

Note: 1. See ordering information for valid part numbers.





# 17. AC Waveforms, Input Pin $Clock^{(1)}$



Note: 1. Timing measurement reference is 1.5V. Input AC driving levels are 0.0V and 3.0V, unless otherwise specified.

## 18. AC Characteristics, Input Pin Clock

|                  |                                                            |     | -7  |     | 10  | C/CL-15 |       |       |
|------------------|------------------------------------------------------------|-----|-----|-----|-----|---------|-------|-------|
| Symbol           | Parameter                                                  | Min | Max | Min | Max | Min     | Max   | Units |
| t <sub>PD</sub>  | Input or Feedback to Non-registered Output                 |     | 7.5 |     | 10  |         | 15    | ns    |
| t <sub>EA</sub>  | Input to Output Enable                                     |     | 7.5 |     | 10  |         | 15    | ns    |
| t <sub>ER</sub>  | Input to Output Disable                                    |     | 7.5 |     | 10  |         | 15    | ns    |
| t <sub>cos</sub> | Clock to Output                                            | 0   | 6.5 | 0   | 7   | 0       | 10    | ns    |
| t <sub>CFS</sub> | Clock to Feedback                                          | 0   | 3.5 | 0   | 5   | 0       | 5.5   | ns    |
| t <sub>SS</sub>  | Input Setup Time                                           | 4   |     | 5   |     | 8/12.5  |       | ns    |
| t <sub>SFS</sub> | Feedback Setup Time                                        | 4   |     | 5   |     | 7       |       | ns    |
| t <sub>HS</sub>  | Hold Time                                                  | 0   |     | 0   |     | 0       |       | ns    |
| t <sub>PS</sub>  | Clock Period                                               | 7   |     | 10  |     | 12      |       | ns    |
| t <sub>WS</sub>  | Clock Width                                                | 3.5 |     | 5   |     | 6       |       | ns    |
|                  | External Feedback 1/(t <sub>SS</sub> + t <sub>COS</sub> )  |     | 95  |     | 83  |         | 55/44 | MHz   |
| $f_{MAXS}$       | Internal Feedback 1/(t <sub>SFS</sub> + t <sub>CFS</sub> ) |     | 133 |     | 100 |         | 80    | MHz   |
|                  | No Feedback 1/(t <sub>PS</sub> )                           |     | 142 |     | 100 |         | 83    | MHz   |
| t <sub>AW</sub>  | Asynchronous Reset Width                                   | 5   |     | 10  |     | 15      |       | ns    |
| t <sub>ARS</sub> | Asynchronous Reset Recovery Time                           | 5   |     | 10  |     | 15      |       | ns    |
| t <sub>AP</sub>  | Asynchronous Reset to Registered Output Reset              |     | 8   |     | 10  |         | 15    | ns    |
| t <sub>SPS</sub> | Setup Time, Synchronous Preset                             | 5   |     | 5/9 |     | 11      |       | ns    |



## 20. Functional Logic Diagram ATF750C, Lower Half



### 21. Power-up Reset

The registers in the ATF750C(L)s are designed to reset during power-up. At a point delayed slightly from  $V_{CC}$  crossing  $V_{RST}$ , all registers will be reset to the low state. The output state will depend on the polarity of the output buffer.

This feature is critical for state machine initialization. However, due to the asynchronous nature of reset and the uncertainty of how  $V_{CC}$  actually rises in the system, the following conditions are required:

- 1. The V<sub>CC</sub> rise must be monotonic,
- 2. After reset occurs, all input and feedback setup times must be met before driving the clock terms or pin high, and
- 3. The clock pin, or signals from which clock terms are derived, must remain stable during  $t_{\text{PB}}$ .



| Parameter        | Description            | Тур | Max  | Units |
|------------------|------------------------|-----|------|-------|
| t <sub>PR</sub>  | Power-up Reset Time    | 600 | 1000 | ns    |
| V <sub>RST</sub> | Power-up Reset Voltage | 2.0 | 4.5  | ٧     |

## 22. Pin Capacitance

 $f = 1 \text{ MHz}, T = 25^{\circ}C^{(1)}$ 

|                  | Тур | Max | Units | Conditions            |
|------------------|-----|-----|-------|-----------------------|
| C <sub>IN</sub>  | 5   | 8   | pF    | $V_{IN} = 0V$         |
| C <sub>OUT</sub> | 6   | 8   | pF    | V <sub>OUT</sub> = 0V |

Note: 1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested.



### 23. Using the ATF750C's Many Advanced Features

The ATF750C(L)'s advanced flexibility packs more usable gates into 24 pins than any other logic device. The ATF750C(L)s start with the popular 22V10 architecture, and add several enhanced features:

#### Selectable D- and T-type Registers

Each ATF750C(L) flip-flop can be individually configured as either D- or T-type. Using the T-type configuration, JK and SR flip-flops are also easily created. These options allow more efficient product term usage.

#### Selectable Asynchronous Clocks

Each of the ATF750C(L)'s flip-flops may be clocked by its own clock product term or directly from Pin 1 (SMD Lead 2). This removes the constraint that all registers must use the same clock. Buried state machines, counters and registers can all coexist in one device while running on separate clocks. Individual flip-flop clock source selection further allows mixing higher performance pin clocking and flexible product term clocking within one design.

#### • A Full Bank of Ten More Registers

The ATF750C(L) provides two flip-flops per output logic cell for a total of 20. Each register has its own sum term, its own reset term and its own clock term.

#### Independent I/O Pin and Feedback Paths

Each I/O pin on the ATF750C(L) has a dedicated input path. Each of the 20 registers has its own feedback terms into the array as well. This feature, combined with individual product terms for each I/O's output enable, facilitates true bi-directional I/O design.

### 24. Synchronous Preset and Asynchronous Reset

One synchronous preset line is provided for all 20 registers in the ATF750C(L). The appropriate input signals to cause the internal clocks to go to a high state must be received during a synchronous preset. Appropriate setup and hold times must be met, as shown in the switching waveform diagram.

An individual asynchronous reset line is provided for each of the 20 flip-flops. Both master and slave halves of the flip-flops are reset when the input signals received force the internal resets high.

## 25. Software Support

All family members of the ATF750C(L) can be designed with Atmel®-WinCUPL.

Additionally, the ATF750C may be programmed to perform the ATV750(L) functional subset (no T-type flip-flops, pin clocking or D/T2 feedback) using the ATV750 JEDEC file. In this case, the ATF750C becomes a direct replacement or speed upgrade for the ATV750. The ATF750C is a direct replacement for the ATV750(L) and the ATV750B(L).



## 29. Preload of Registered Outputs

The ATF750C(L)'s registers are provided with circuitry to allow loading of each register asynchronously with either a high or a low. This feature will simplify testing since any state can be forced into the registers to control test sequencing. A  $V_{IH}$  level on the I/O pin will force the register high; a  $V_{IL}$  will force it low, independent of the output polarity. The PRELOAD state is entered by placing a 10.25V to 10.75V signal on pin 8 on DIPs, and lead 10 on SMDs. When the clock term is pulsed high, the data on the I/O pins is placed into the register chosen by the select pin



| Level Forced on Registered<br>Output Pin during Preload Cycle | Select Pin<br>State | Register #0 State<br>after Cycle | Register #1 State after Cycle |
|---------------------------------------------------------------|---------------------|----------------------------------|-------------------------------|
| V <sub>IH</sub>                                               | Low                 | High                             | X                             |
| V <sub>IL</sub>                                               | Low                 | Low                              | X                             |
| V <sub>IH</sub>                                               | High                | X                                | High                          |
| $V_{IL}$                                                      | High                | X                                | Low                           |





# ATF750CL SUPPLY CURRENT VS. SUPPLY VOLTAGE (T<sub>A</sub> = 25°C)



### SUPPLY CURRENT VS. FREQUENCY



## SUPPLY CURRENT VS. FREQUENCY



# ATF750C/CL OUTPUT SOURCE CURRENT VS. SUPPLY VOLTAGE (V<sub>OH</sub> = 2.4V)



# ATF750C/CL OUTPUT SOURCE CURRENT VS. OUTPUT VOLTAGE ( $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ )





 $\label{eq:atf750C/CL} \begin{tabular}{ll} ATF750C/CL OUTPUT SINK CURRENT \\ VS. SUPPLY VOLTAGE (V_{OL} = 0.5V) \end{tabular}$ 







ATF750C/CL OUTPUT SINK CURRENT



## ATF750C/CL INPUT CURRENT VS. INPUT VOLTAGE



# ATF750C/CL INPUT CURRENT VS. INPUT VOLTAGE $(V_{CC}=5V,T_A=25^{\circ}C)$



# ATF750C/CL INPUT CLAMP CURRENT VS. INPUT VOLTAGE ( $V_{CC} = 5V, T_A = 35^{\circ}C$ )



## 30. ATF750C(L) Military Ordering Information

| t <sub>PD</sub> (ns) | t <sub>cos</sub><br>(ns) | Ext.<br>f <sub>MAXS</sub><br>(MHz) | Ordering Code                                                              | Package                    | Operation Range                      |
|----------------------|--------------------------|------------------------------------|----------------------------------------------------------------------------|----------------------------|--------------------------------------|
| 10                   | 7                        | 83                                 | ATF750C-10GM/883<br>ATF750C-10NM/883<br>5962-0720101MLA<br>5962-0720101M3A | 24D3<br>28L<br>24D3<br>28L | Military/883<br>- (-55° C to 125° C) |
| 15                   | 10                       | 55                                 | ATF750C-15GM/883<br>ATF750C-15NM/883<br>5962-0720102MLA<br>5962-0720102M3A | 24D3<br>28L<br>24D3<br>28L | Class B, Fully Compliant             |

Note: 1. Special order only: TSSOP package requires special thermal management.

# 31. ATF750C(L) Green Package Options (Pb/Halide-free/RoHS Compliant)

| t <sub>PD</sub> (ns) | t <sub>cos</sub><br>(ns) | Ext.<br>f <sub>MAXS</sub><br>(MHz) | Ordering Code                                                    | Package                   | Operation Range                 |
|----------------------|--------------------------|------------------------------------|------------------------------------------------------------------|---------------------------|---------------------------------|
| 7.5                  | 6.5                      | 95                                 | ATF750C-7JX<br>ATF750C-7PX<br>ATF750C-7SX                        | 28J<br>24P3<br>24S        | Commercial<br>(0°C to 70°C)     |
| 10                   | 7                        | 83                                 | ATF750C-10JU<br>ATF750C-10PU<br>ATF750C-10SU<br>ATF750C-10XU     | 28J<br>24P3<br>24S<br>24X | Industrial<br>(-40° C to 85° C) |
| 15                   | 10                       | 44                                 | ATF750CL-15JU<br>ATF750CL-15PU<br>ATF750CL-15SU<br>ATF750CL-15XU | 28J<br>24P3<br>24S<br>24X | Industrial<br>(-40° C to 85° C) |

## 32. Using "C" Product for Industrial

To use commercial product for industrial ranges, down-grade one speed grade from the Industrial to the Commercial device (7 ns "X" = 10 ns "U") and de-rate power by 30%.

|                    | Package Type                                                            |  |  |
|--------------------|-------------------------------------------------------------------------|--|--|
| 24D3               | 24-lead, 0.300" Wide, Non-windowed Ceramic Dual Inline Package (CerDIP) |  |  |
| 28J                | 28-lead, Plastic J-leaded Chip Carrier (PLCC)                           |  |  |
| 28L                | 28-pad, Non-Windowed Ceramic Leadless Chip Carrier (LCC)                |  |  |
| 24P3               | 24-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                |  |  |
| 24S                | 24-lead, 0.300" Wide, Plastic Gull Wing Small Outline (SOIC)            |  |  |
| 24X <sup>(1)</sup> | 24-lead, 0.173" Wide, Thin Shrink Small Outline (TSSOP)                 |  |  |

Note: 1. Special order only: TSSOP package requires special thermal management.





## 33. Packaging Information

#### 33.1 24D3 - CerDIP

Dimensions in Millimeters and (Inches). Controlling dimension: Inches. MIL-STD 1835 D-9 Config A (Glass Sealed) 32.51(1.280) 31.50(1.240) PIN 7.87(0.310) 7.24(0.285) 27.94(1.100) REF 5.08(0.200) 0.127(0.005) MIN MAX **SEATING** PLANE 1.52(0.060) 5.08(0.200) 0.38(0.015) 3.18(0.125) 0.66(0.026) 1.65(0.065) 0.36(0.014) 1.14(0.045) 2.45(0.100)BSC 8.13(0.320) 7.37(0.290) 0°~ 15° REF 0.46(0.018) 0.20(0.008) 10.20(0.400) MAX 10/21/03 DRAWING NO. TITLE REV. 2325 Orchard Parkway 24D3, 24-lead, 0.300" Wide. Non-windowed, Ceramic 24D3 В San Jose, CA 95131 Dual Inline Package (Cerdip)

#### 33.2 28J - PLCC





## **COMMON DIMENSIONS**

(Unit of Measure = mm)

| SYMBOL | MIN    | NOM       | MAX    | NOTE   |
|--------|--------|-----------|--------|--------|
| Α      | 4.191  | -         | 4.572  |        |
| A1     | 2.286  | _         | 3.048  |        |
| A2     | 0.508  | _         | _      |        |
| D      | 12.319 | -         | 12.573 |        |
| D1     | 11.430 | _         | 11.582 | Note 2 |
| Е      | 12.319 | _         | 12.573 |        |
| E1     | 11.430 | _         | 11.582 | Note 2 |
| D2/E2  | 9.906  | _         | 10.922 |        |
| В      | 0.660  | -         | 0.813  |        |
| B1     | 0.330  | _         | 0.533  |        |
| е      |        | 1.270 TYF | )      |        |

Notes:

- 1. This package conforms to JEDEC reference MS-018, Variation AB.
- 2. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is .010"(0.254 mm) per side. Dimension D1 and E1 include mold mismatch and are measured at the extreme material condition at the upper or lower parting line.
- 3. Lead coplanarity is 0.004" (0.102 mm) maximum.

10/04/01

|                                            | TITLE                                              | DRAWING NO. | REV. |
|--------------------------------------------|----------------------------------------------------|-------------|------|
| 2325 Orchard Parkway<br>San Jose, CA 95131 | 28J, 28-lead, Plastic J-leaded Chip Carrier (PLCC) | 28J         | В    |





#### 33.3 28L - LCC



#### 33.4 24P3 - PDIP







Notes:

- 1. This package conforms to JEDEC reference MS-001, Variation AF.
- Dimensions D and E1 do not include mold Flash or Protrusion. Mold Flash or Protrusion shall not exceed 0.25 mm (0.010").

#### **COMMON DIMENSIONS**

(Unit of Measure = mm)

| SYMBOL | MIN    | NOM     | MAX    | NOTE   |
|--------|--------|---------|--------|--------|
| Α      | _      | _       | 5.334  |        |
| A1     | 0.381  |         | _      |        |
| D      | 31.623 | _       | 32.131 | Note 2 |
| E      | 7.620  | _       | 8.255  |        |
| E1     | 6.096  | _       | 7.112  | Note 2 |
| В      | 0.356  | _       | 0.559  |        |
| B1     | 1.270  | -       | 1.651  |        |
| L      | 2.921  | _       | 3.810  |        |
| С      | 0.203  | -       | 0.356  |        |
| eB     | _      | _       | 10.922 |        |
| eC     | 0.000  | _       | 1.524  |        |
| е      |        | 2.540 T | YP     |        |

6/1/04

| 4 |   |          |
|---|---|----------|
| 4 | m |          |
|   |   |          |
|   |   |          |
|   |   | <b>-</b> |
|   |   |          |

2325 Orchard Parkway San Jose, CA 95131 **TITLE 24P3**, 24-lead (0.300"/7.62 mm Wide) Plastic Dual Inline Package (PDIP)

DRAWING NO. REV. 24P3 D





#### 33.5 24S - SOIC



#### 33.6 24X - TSSOP







# 34. Revision History

| Revision Level – Release Date | History                                                                                                      |  |
|-------------------------------|--------------------------------------------------------------------------------------------------------------|--|
| K – July 2007                 | Added military-grade devices.  Added fully-green RoHS-compliant devices in select speed grades and packages. |  |
| L – November 2008             | Removed commercial grade leaded package options.                                                             |  |



#### Headquarters

Atmel Corporation

2325 Orchard Parkway San Jose, CA 95131 USA

Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### International

Atmel Asia

Unit 1-5 & 16, 19/F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon Hong Kong

Tel: (852) 2245-6100 Fax: (852) 2722-1369 Atmel Europe

France

Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-Yvelines Cedex

Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11

Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan

Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Product Contact**

Web Site

www.atmel.com

**Technical Support** pld@atmel.com

Sales Contact

www.atmel.com/contacts

Literature Requests
www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© 2008 Atmel Corporation. All rights reserved. Atmel logo and combinations thereof, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.