# E·XFL

### NXP USA Inc. - MC56F82738VLH Datasheet



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | 56800EX                                                               |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 100MHz                                                                |
| Connectivity               | CANbus, I <sup>2</sup> C, SCI, SPI                                    |
| Peripherals                | DMA, POR, PWM, WDT                                                    |
| Number of I/O              | 54                                                                    |
| Program Memory Size        | 48KB (24K × 16)                                                       |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 4K x 16                                                               |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                                           |
| Data Converters            | A/D 16x12b; D/A 2x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 64-LQFP                                                               |
| Supplier Device Package    | 64-LQFP (10x10)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc56f82738vlh |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- System
  - DMA controller
  - Integrated power-on reset (POR) and low-voltage interrupt (LVI) and brown-out reset module
  - Inter-module crossbar connection
  - JTAG/enhanced on-chip emulation (EOnCE) for unobtrusive, real-time debugging
- Operating characteristics
  - Single supply: 3.0 V to 3.6 V
  - 5 V-tolerant I/O (except for RESETB pin which is a 3.3 V pin only)
  - Operation ambient temperature: V temperature option: -40°C to  $105^\circ C$
  - Operation ambient temperature: M temperature option: -40°C to  $125^\circ C$
- 64-pin LQFP, 48-pin LQFP, 32-pin QFN, and 32-pin LQFP packages

### Peripheral highlights

- On-chip low-power 200 kHz oscillator
- System bus (IPBus up to 50 MHz)
- 8 MHz / 400 kHz ROSC
- Support for interrupt triggered when the counter reaches the timeout value

# **1.6.13 External Watchdog Monitor (EWM)**

- Monitors external circuit as well as the software flow
- Programmable timeout period
- Interrupt capability prior to timeout
- Independent output (EWM\_OUT\_b) that places external circuit (but not CPU and peripheral) in a safe mode when EWM timeout occurs
- Selectable reference clock source in support of EN60730 and IEC61508
- Wait mode and Stop mode operation is not supported.
- Selectable clock sources:
  - External crystal oscillator/external clock source
  - On-chip low-power 200 kHz oscillator
  - System bus (IPBus up to 50 MHz)
  - 8 MHz / 400 kHz ROSC

### 1.6.14 Power supervisor

- Power-on reset (POR) to reset CPU, peripherals, and JTAG/EOnCE controllers (V<sub>DD</sub> > 2.1 V)
- Brownout reset ( $V_{DD} < 1.9 \text{ V}$ )
- Critical warn low-voltage interrupt (LVI2.0)
- Peripheral low-voltage interrupt (LVI2.7)

# 1.6.15 Phase-locked loop

- Wide programmable output frequency: 200 MHz to 400 MHz
- Input reference clock frequency: 8 MHz to 16 MHz
- Detection of loss of lock and loss of reference clock
- Ability to power down

### Clock sources

enable straightforward generation of efficient and compact code for the DSP and control functions. The instruction set is also efficient for C compilers, to enable rapid development of optimized control applications.

The device's basic architecture appears in Figure 1 and Figure 2. Figure 1 shows how the 56800EX system buses communicate with internal memories, and the IPBus interface and the internal connections among the units of the 56800EX core. Figure 2 shows the peripherals and control blocks connected to the IPBus bridge. See the specific device's Reference Manual for details.



Figure 1. 56800EX basic block diagram

| Signal Name                | 64 LQFP | 48 LQFP | 32 LQFP | Туре                          | State During<br>Reset             | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------------|---------|---------|---------|-------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| тск                        | 1       | 1       | 1       | Input                         | Input, internal pullup enabled    | Test Clock Input — The pin is connected<br>internally to a pullup resistor. A Schmitt-<br>trigger input is used for noise immunity.<br>After reset, the default state is TCK                                                                                                                                                                                                                                                |
| (GPIOD2)                   | -       |         |         | Input/Output                  | -                                 | GPIO Port D2                                                                                                                                                                                                                                                                                                                                                                                                                |
| TMS                        | 63      | 47      | 31      | Input                         | Input, internal<br>pullup enabled | Test Mode Select Input — It is sampled<br>on the rising edge of TCK and has an<br>internal pullup resistor. After reset, the<br>default state is TMS.                                                                                                                                                                                                                                                                       |
|                            |         |         |         |                               |                                   | <b>NOTE:</b> Always tie the TMS pin to $V_{DD}$ through a 2.2 k $\Omega$ resistor if need to keep on-board debug capability. Otherwise, directly tie to $V_{DD}$ .                                                                                                                                                                                                                                                          |
| (GPIOD3)                   |         |         |         | Input/Output                  |                                   | GPIO Port D3                                                                                                                                                                                                                                                                                                                                                                                                                |
| RESET or<br>RESETB         | 2       | 2       | 2       | Input                         | Input, internal<br>pullup enabled | Reset — A direct hardware reset on the processor. When RESET is asserted low, the device is initialized and placed in the reset state. A Schmitt-trigger input is used for noise immunity. The internal reset signal is deasserted synchronous with the internal clocks after a fixed number of internal clocks. After reset, the default state is RESET. Recommended a capacitor of up to 0.1 $\mu$ F for filtering noise. |
| (GPIOD4)                   | -       |         |         | Input/<br>Opendrain<br>Output |                                   | GPIO Port D4 RESET functionality is<br>disabled in this mode and the device can<br>be reset only through POR, COP reset,<br>or software reset.                                                                                                                                                                                                                                                                              |
| GPIOA0                     | 13      | 9       | 6       | Input/Output                  | Input, internal                   | GPIO Port A0                                                                                                                                                                                                                                                                                                                                                                                                                |
| (ANA0&CMPA_IN<br>3)        |         |         |         | Input                         | pullup enabled                    | ANA0 is analog input to channel 0 of<br>ADCA; CMPA_IN3 is positive input 3 of<br>analog comparator A. After reset, the<br>default state is GPIOA0.                                                                                                                                                                                                                                                                          |
| (CMPC_O)                   |         |         |         | Output                        |                                   | Analog comparator C output                                                                                                                                                                                                                                                                                                                                                                                                  |
| GPIOA1                     | 14      | 10      | 7       | Input/Output                  | Input, internal pullup enabled    | GPIO Port A1: After reset, the default state is GPIOA1.                                                                                                                                                                                                                                                                                                                                                                     |
| (ANA1&CMPA_IN<br>0)        |         |         |         | Input                         |                                   | ANA1 is analog input to channel 1 of<br>ADCA; CMPA_IN0 is negative input 0 of<br>analog comparator A. When used as an<br>analog input, the signal goes to ANA1<br>and CMPA_IN0. The ADC control<br>register configures this input as ANA1 or<br>CMPA_IN0.                                                                                                                                                                   |
| GPIOA2                     | 15      | 11      | 8       | Input/Output                  | Input, internal pullup enabled    | GPIO Port A2: After reset, the default state is GPIOA2.                                                                                                                                                                                                                                                                                                                                                                     |
| (ANA2&VREFHA<br>&CMPA_IN1) |         |         |         | Input                         | 1                                 | ANA2 is analog input to channel 2 of ADCA; VREFHA is analog reference                                                                                                                                                                                                                                                                                                                                                       |

Table continues on the next page...

| Signal Name                | 64 LQFP | 48 LQFP | 32 LQFP | Туре         | State During<br>Reset             | Signal Description                                                                                                                                                                                                                         |
|----------------------------|---------|---------|---------|--------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                            |         |         |         |              |                                   | high of ADCA; CMPA_IN1 is negative<br>input 1 of analog comparator A. When<br>used as an analog input, the signal goes<br>to both ANA2, VREFHA, and<br>CMPA_IN1.                                                                           |
| GPIOA3                     | 16      | 12      | _       | Input/Output | Input, internal<br>pullup enabled | GPIO Port A3: After reset, the default state is GPIOA3.                                                                                                                                                                                    |
| (ANA3&VREFLA&<br>CMPA_IN2) |         |         |         | Input        |                                   | ANA3 is analog input to channel 3 of<br>ADCA; VREFLA is analog reference low<br>of ADCA; CMPA_IN2 is negative input 2<br>of analog comparator A.                                                                                           |
| GPIOA4                     | 12      | 8       | _       | Input/Output | Input, internal<br>pullup enabled | GPIO Port A4: After reset, the default state is GPIOA4.                                                                                                                                                                                    |
| (ANA4&CMPD_IN<br>0)        |         |         |         | Input        |                                   | ANA4 is Analog input to channel 4 of<br>ADCA; CMPD_IN0 is input 0 to<br>comparator D.                                                                                                                                                      |
| GPIOA5                     | 11      | _       | _       | Input/Output | Input, internal<br>pullup enabled | GPIO Port A5: After reset, the default state is GPIOA5.                                                                                                                                                                                    |
| (ANA5&CMPD_IN<br>1)        |         |         |         | Input        |                                   | ANA5 is analog input to channel 5 of<br>ADCA; ANC9 is analog input to channel<br>9 of ADCC; CMPD_IN1 is negative input<br>1 of analog comparator D.                                                                                        |
| GPIOA6                     | 10      | _       | _       | Input/Output | Input, internal<br>pullup enabled | GPIO Port A6: After reset, the default state is GPIOA6.                                                                                                                                                                                    |
| (ANA6&CMPD_IN<br>2)        |         |         |         | Input        |                                   | ANA6 is analog input to channel 5 of<br>ADCA; CMPD_IN2 is negative input 2 of<br>analog comparator D.                                                                                                                                      |
| GPIOA7                     | 9       | _       | —       | Input/Output | Input, internal<br>pullup enabled | GPIO Port A7: After reset, the default state is GPIOA7.                                                                                                                                                                                    |
| (ANA7&CMPD_IN<br>3)        |         |         |         | Input        |                                   | ANA7 is analog input to channel 7 of<br>ADCA; CMPD_IN3 is negative input 3 of<br>analog comparator D.                                                                                                                                      |
| GPIOB0                     | 24      | 17      | 11      | Input/Output | Input, internal<br>pullup enabled | GPIO Port B0: After reset, the default state is GPIOB0.                                                                                                                                                                                    |
| (ANB0&CMPB_IN<br>3)        |         |         |         | Input        |                                   | ANB0 is analog input to channel 0 of<br>ADCB; CMPB_IN3 is positive input 3 of<br>analog comparator B. When used as an<br>analog input, the signal goes to ANB0<br>and CMPB_IN3. The ADC control<br>register configures this input as ANB0. |
| GPIOB1                     | 25      | 18      | 12      | Input/Output | Input, internal<br>pullup enabled | GPIO Port B1: After reset, the default state is GPIOB1.                                                                                                                                                                                    |
| (ANB1&CMPB_IN<br>0)        |         |         |         | Input        |                                   | ANB1 is analog input to channel 1 of<br>ADCB; CMPB_IN0 is negative input 0 of<br>analog comparator B. When used as an<br>analog input, the signal goes to ANB1<br>and CMPB_IN0. The ADC control<br>register configures this input as ANB1. |

### Table 2. Signal descriptions (continued)

Table continues on the next page...

### MC56F827xx signal and pin descriptions

| Signal Name | 64 LQFP | 48 LQFP | 32 LQFP | Туре                        | State During<br>Reset             | Signal Description                                                                                                                                               |
|-------------|---------|---------|---------|-----------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPIOE4      | 51      | 39      | 25      | Input/Output                | Input, internal<br>pullup enabled | GPIO Port E4: After reset, the default state is GPIOE4.                                                                                                          |
| (PWMA_2B)   |         |         |         | Input/Output                | -                                 | PWM module A (NanoEdge), submodule<br>2, output B or input capture B                                                                                             |
| (XB_IN2)    |         |         |         | Input                       |                                   | Crossbar module input 2                                                                                                                                          |
| GPIOE5      | 52      | 40      | 26      | Input/Output                | Input, internal<br>pullup enabled | GPIO Port E5: After reset, the default state is GPIOE5.                                                                                                          |
| (PWMA_2A)   |         |         |         | Input/Output                |                                   | PWM module A (NanoEdge), submodule<br>2, output A or input capture A                                                                                             |
| (XB_IN3)    |         |         |         | Input                       |                                   | Crossbar module input 3                                                                                                                                          |
| GPIOE6      | 53      | _       | —       | Input/Output                | Input, internal<br>pullup enabled | GPIO Port E6: After reset, the default state is GPIOE6.                                                                                                          |
| (PWMA_3B)   |         |         |         | Input/Output                |                                   | PWM module A (NanoEdge), submodule<br>3, output B or input capture B                                                                                             |
| (XB_IN4)    |         |         |         | Input                       |                                   | Crossbar module input 4                                                                                                                                          |
| GPIOE7      | 54      | _       | _       | Input/Output                | Input, internal<br>pullup enabled | GPIO Port E7: After reset, the default state is GPIOE7.                                                                                                          |
| (PWMA_3A)   |         |         |         | Input/Output                | -                                 | PWM module A (NanoEdge), submodule<br>3, output A or input capture A                                                                                             |
| (XB_IN5)    |         |         |         | Input                       |                                   | Crossbar module input 5                                                                                                                                          |
| GPIOF0      | 36      | 28      | —       | Input/Output                | Input, internal<br>pullup enabled | GPIO Port F0: After reset, the default state is GPIOF0.                                                                                                          |
| (XB_IN6)    |         |         |         | Input                       |                                   | Crossbar module input 6                                                                                                                                          |
| (SCLK1)     |         |         |         | Input/Output                |                                   | SPI1 serial clock — In master mode,<br>SCLK1 pin is an output, clocking slaved<br>listeners. In slave mode, SCLK1 pin is<br>the data clock input 0.              |
| GPIOF1      | 50      | 38      |         | Input/Output                | Input, internal<br>pullup enabled | GPIO Port F1: After reset, the default state is GPIOF1.                                                                                                          |
| (CLKO1)     |         |         |         | Output                      |                                   | Buffered clock output 1: the clock source<br>is selected by clockout select<br>(CLKOSEL) bits in the clock output<br>select register (CLKOUT) of the SIM.        |
| (XB_IN7)    |         |         |         | Input                       |                                   | Crossbar module input 7                                                                                                                                          |
| (CMPD_O)    |         |         |         | Output                      |                                   | Analog comparator D output                                                                                                                                       |
| GPIOF2      | 39      |         | 19      | Input/Output                | Input, internal<br>pullup enabled | GPIO Port F2: After reset, the default state is GPIOF2.                                                                                                          |
| (SCL0)      |         |         |         | Input/Open-<br>drain Output |                                   | I <sup>2</sup> C0 serial clock                                                                                                                                   |
| (XB_OUT6)   | ]       |         |         | Output                      |                                   | Crossbar module output 6                                                                                                                                         |
| (MISO1)     |         |         |         | Input/Output                |                                   | Master in/slave out for SPI1 —In master<br>mode, MISO1 pin is the data input. In<br>slave mode, MISO1 pin is the data<br>output. The MISO line of a slave device |

 Table 2. Signal descriptions (continued)

Table continues on the next page...

# 5.3.1 Example

This is an example of an attribute:

| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins | _    | 7    | pF   |

# 5.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- *Handling ratings* apply when the chip is not powered.

# 5.4.1 Example

This is an example of an operating rating:

| Symbol          | Description               | Min. | Max. | Unit |
|-----------------|---------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

# 5.5 Result of exceeding a rating



| Characteristic                                                                           | Symbol                       | Notes <sup>1</sup> | Min  | Max   | Unit |
|------------------------------------------------------------------------------------------|------------------------------|--------------------|------|-------|------|
| ADC High Voltage Reference                                                               | V <sub>REFHx</sub>           |                    | -0.3 | 4.0   | V    |
| Voltage difference V <sub>DD</sub> to V <sub>DDA</sub>                                   | ΔV <sub>DD</sub>             |                    | -0.3 | 0.3   | V    |
| Voltage difference V <sub>SS</sub> to V <sub>SSA</sub>                                   | $\Delta V_{SS}$              |                    | -0.3 | 0.3   | V    |
| Digital Input Voltage Range                                                              | V <sub>IN</sub>              | Pin Group 1        | -0.3 | 5.5   | V    |
| RESET Input Voltage Range                                                                | V <sub>IN_RESET</sub>        | Pin Group 2        | -0.3 | 4.0   | V    |
| Oscillator Input Voltage Range                                                           | V <sub>OSC</sub>             | Pin Group 4        | -0.4 | 4.0   | V    |
| Analog Input Voltage Range                                                               | V <sub>INA</sub>             | Pin Group 3        | -0.3 | 4.0   | V    |
| Input clamp current, per pin ( $V_{IN} < V_{SS} - 0.3 V$ ) <sup>, 2</sup> , <sup>3</sup> | V <sub>IC</sub>              |                    | —    | -5.0  | mA   |
| Output clamp current, per pin <sup>4</sup>                                               | V <sub>OC</sub>              |                    | _    | ±20.0 | mA   |
| Contiguous pin DC injection current—regional limit sum of 16 contiguous pins             | I <sub>ICont</sub>           |                    | -25  | 25    | mA   |
| Output Voltage Range (normal push-pull mode)                                             | V <sub>OUT</sub>             | Pin Group 1, 2     | -0.3 | 4.0   | V    |
| Output Voltage Range (open drain mode)                                                   | V <sub>OUTOD</sub>           | Pin Group 1        | -0.3 | 5.5   | V    |
| RESET Output Voltage Range                                                               | V <sub>OUTOD_RE</sub><br>SET | Pin Group 2        | -0.3 | 4.0   | V    |
| DAC Output Voltage Range                                                                 | V <sub>OUT_DAC</sub>         | Pin Group 5        | -0.3 | 4.0   | V    |
| Ambient Temperature                                                                      | T <sub>A</sub>               | V temperature      | -40  | 105   | °C   |
|                                                                                          |                              | M temperature      | -40  | 125   |      |
| Junction Temperature                                                                     | Tj                           | V temperature      | -40  | 115   | °C   |
|                                                                                          |                              | M temperature      | -40  | 135   | °C   |
| Storage Temperature Range (Extended Industrial)                                          | T <sub>STG</sub>             |                    | -55  | 150   | °C   |

### Table 5. Absolute Maximum Ratings ( $V_{SS} = 0 V$ , $V_{SSA} = 0 V$ ) (continued)

#### 1. Default Mode

- Pin Group 1: GPIO, TDI, TDO, TMS, TCK
- Pin Group 2: RESET
- Pin Group 3: ADC and Comparator Analog Inputs
- Pin Group 4: XTAL, EXTAL
- Pin Group 5: DAC analog output
- 2. Continuous clamp current
- All 5 volt tolerant digital I/O pins are internally clamped to V<sub>SS</sub> through a ESD protection diode. There is no diode connection to V<sub>DD</sub>. If V<sub>IN</sub> greater than VDIO\_MIN (= V<sub>SS</sub>-0.3 V) is observed, then there is no need to provide current limiting resistors at the pads. If this limit cannot be observed, then a current limiting resistor is required.
- 4. I/O is configured as push-pull mode.

# 7 General

#### General

# Table 6. Recommended Operating Conditions (V<sub>REFLx</sub>=0V, V<sub>SSA</sub>=0V, V<sub>SS</sub>=0V) (continued)

| Characteristic                                                                                                            | Symbol             | Notes <sup>1</sup> | Min  | Тур | Max                    | Unit |
|---------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|------|-----|------------------------|------|
| Input Voltage Low (digital inputs)                                                                                        | V <sub>IL</sub>    | Pin Groups 1, 2    |      |     | 0.35 x V <sub>DD</sub> | V    |
| Oscillator Input Voltage High                                                                                             | VIHOSC             | Pin Group 4        | 2.0  |     | V <sub>DD</sub> + 0.3  | V    |
| XTAL driven by an external clock source                                                                                   |                    |                    |      |     |                        |      |
| Oscillator Input Voltage Low                                                                                              | V <sub>ILOSC</sub> | Pin Group 4        | -0.3 |     | 0.8                    | V    |
| Output Source Current High (at V <sub>OH</sub> min.)<br>• Programmed for low drive strength                               | I <sub>ОН</sub>    | Pin Group 1        |      |     | -2                     | mA   |
| Programmed for high drive strength                                                                                        |                    | Pin Group 1        | —    |     | -9                     |      |
| Output Source Current Low (at V <sub>OL</sub> max.) <sup>2, 3</sup> <ul> <li>Programmed for low drive strength</li> </ul> | I <sub>OL</sub>    | Pin Groups 1, 2    | _    |     | 2                      | mA   |
| Programmed for high drive strength                                                                                        |                    | Pin Groups 1, 2    | —    |     | 9                      |      |

#### 1. Default Mode

- Pin Group 1: GPIO, TDI, TDO, TMS, TCK
- Pin Group 2: RESET
- Pin Group 3: ADC and Comparator Analog Inputs
- Pin Group 4: XTAL, EXTAL
- Pin Group 5: DAC analog output
- 2. Total IO sink current and total IO source current are limited to 75 mA each
- 3. Contiguous pin DC injection current of regional limit—including sum of negative injection currents or sum of positive injection currents of 16 contiguous pins—is 25 mA.

# 7.3.2 LVD and POR operating requirements

### Table 7. PMC Low-Voltage Detection (LVD) and Power-On Reset (POR) Parameters

| Characteristic                   | Symbol | Min | Тур  | Max | Unit |
|----------------------------------|--------|-----|------|-----|------|
| POR Assert Voltage <sup>1</sup>  | POR    |     | 2.0  |     | V    |
| POR Release Voltage <sup>2</sup> | POR    |     | 2.7  |     | V    |
| LVI_2p7 Threshold Voltage        |        |     | 2.73 |     | V    |
| LVI_2p2 Threshold Voltage        |        |     | 2.23 |     | V    |

1. During 3.3-volt  $V_{DD}$  power supply ramp down

2. During 3.3-volt  $V_{DD}$  power supply ramp up (gated by LVI\_2p7)

# 7.3.3 Voltage and current operating behaviors

The following table provides information about power supply requirements and I/O pin characteristics.

| Mode | Maximum<br>Frequency | Conditions                                                                                                                 | Typio<br>3.3<br>25 | cal at<br>S V,<br>S°C | Maxi<br>at 3<br>10           | mum<br>.6 V,<br>5°C | Maxi<br>at 3<br>12           | mum<br>5.6V,<br>5°C |
|------|----------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------|------------------------------|---------------------|------------------------------|---------------------|
|      |                      |                                                                                                                            | I <sub>DD</sub> 1  | I <sub>DDA</sub>      | I <sub>DD</sub> <sup>1</sup> | I <sub>DDA</sub>    | I <sub>DD</sub> <sup>1</sup> | I <sub>DDA</sub>    |
|      |                      | <ul> <li>All peripheral modules, except COP, disabled and clocks gated off</li> <li>Processor core in stop mode</li> </ul> |                    |                       |                              |                     |                              |                     |

Table 11. Current Consumption (mA)

- 1. No output switching, all ports configured as inputs, all inputs low, no DC loads.
- In all chip LP modes and flash memory VLP modes, the maximum frequency for flash memory operation is 500 kHz due to the fixed frequency ratio of 1:2 between the CPU clock and the flash clock when running with 2 MHz external clock input and CPU running at 1 MHz.

### 7.3.6 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.freescale.com.
- 2. Perform a keyword search for "EMC design."

### 7.3.7 Capacitance attributes

 Table 12.
 Capacitance attributes

| Description        | Symbol           | Min. | Тур. | Max. | Unit |
|--------------------|------------------|------|------|------|------|
| Input capacitance  | C <sub>IN</sub>  | _    | 10   | _    | pF   |
| Output capacitance | C <sub>OUT</sub> | —    | 10   | —    | pF   |

# 7.4 Switching specifications

### 7.4.1 Device clock specifications

Table 13. Device clock specifications

| Symbol              | Description                                                                                                                        | Min.       | Max.       | Unit | Notes |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------|------------|------------|------|-------|
|                     | Normal run mode                                                                                                                    | 9          |            |      |       |
| f <sub>SYSCLK</sub> | <ul><li>Device (system and core) clock frequency</li><li>using relaxation oscillator</li><li>using external clock source</li></ul> | 0.001<br>0 | 100<br>100 | MHz  |       |
| f <sub>BUS</sub>    | Bus clock                                                                                                                          | _          | 50         | MHz  |       |





Figure 8. Relaxation Oscillator Temperature Variation (Typical) After Trim (Preliminary)

# 8.4 Memories and memory interfaces

# 8.4.1 Flash electrical specifications

This section describes the electrical characteristics of the flash memory module.

### 8.4.1.1 Flash timing specifications — program and erase

The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead.

| Table 23. | NVM program/erase | timing specifications |
|-----------|-------------------|-----------------------|
|-----------|-------------------|-----------------------|

| Symbol              | Description                        | Min. | Тур. | Max. | Unit | Notes |
|---------------------|------------------------------------|------|------|------|------|-------|
| t <sub>hvpgm4</sub> | Longword Program high-voltage time |      | 7.5  | 18   | μs   | —     |

Table continues on the next page...

| Symbol                | Description                    | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|--------------------------------|------|------|------|------|-------|
| t <sub>hversscr</sub> | Sector Erase high-voltage time | —    | 13   | 113  | ms   | 1     |
| t <sub>hversall</sub> | Erase All high-voltage time    | —    | 52   | 452  | ms   | 1     |

### Table 23. NVM program/erase timing specifications (continued)

1. Maximum time based on expectations at cycling end-of-life.

### 8.4.1.2 Flash timing specifications — commands Table 24. Flash command timing specifications

| Symbol                | Description                                   | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-----------------------------------------------|------|------|------|------|-------|
| t <sub>rd1sec1k</sub> | Read 1s Section execution time (flash sector) | _    | —    | 60   | μs   | 1     |
| t <sub>pgmchk</sub>   | Program Check execution time                  | _    | —    | 45   | μs   | 1     |
| t <sub>rdrsrc</sub>   | Read Resource execution time                  | —    | —    | 30   | μs   | 1     |
| t <sub>pgm4</sub>     | Program Longword execution time               | _    | 65   | 145  | μs   | —     |
| t <sub>ersscr</sub>   | scr Erase Flash Sector execution time         |      | 14   | 114  | ms   | 2     |
| t <sub>rd1all</sub>   | Read 1s All Blocks execution time             | —    | —    | 0.9  | ms   | 1     |
| t <sub>rdonce</sub>   | Read Once execution time                      | _    | —    | 25   | μs   | 1     |
| t <sub>pgmonce</sub>  | Program Once execution time                   | —    | 65   | —    | μs   | _     |
| t <sub>ersall</sub>   | Erase All Blocks execution time               | —    | 70   | 575  | ms   | 2     |
| t <sub>vfykey</sub>   | Verify Backdoor Access Key execution time     | _    |      | 30   | μs   | 1     |

1. Assumes 25 MHz flash clock frequency.

2. Maximum times for erase parameters based on expectations at cycling end-of-life.

### 8.4.1.3 Flash high voltage current behaviors Table 25. Flash high voltage current behaviors

| Symbol              | Description                                                           | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------------------------------------|------|------|------|------|
| I <sub>DD_PGM</sub> | Average current adder during high voltage flash programming operation |      | 2.5  | 6.0  | mA   |
| I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation       |      | 1.5  | 4.0  | mA   |

### 8.4.1.4 Reliability specifications Table 26. NVM reliability specifications

| Symbol                  | Description                            | Min.    | Typ. <sup>1</sup> | Max. | Unit   | Notes |
|-------------------------|----------------------------------------|---------|-------------------|------|--------|-------|
|                         | Program                                | n Flash |                   |      |        |       |
| t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles | 5       | 50                | —    | years  | —     |
| t <sub>nvmretp1k</sub>  | Data retention after up to 1 K cycles  | 20      | 100               | —    | years  | _     |
| n <sub>nvmcycp</sub>    | Cycling endurance                      | 10 K    | 50 K              | —    | cycles | 2     |

#### System modules

- Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25 °C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619.
- 2. Cycling endurance represents number of program/erase cycles at –40 °C  $\leq$  T<sub>j</sub>  $\leq$  125 °C.

# 8.5 Analog

### 8.5.1 12-bit Cyclic Analog-to-Digital Converter (ADC) Parameters Table 27. 12-bit ADC Electrical Specifications

| Characteristic                               | Symbol                | Min                                        | Тур           | Max            | Unit                |
|----------------------------------------------|-----------------------|--------------------------------------------|---------------|----------------|---------------------|
| Recommended Operating Condition              | าร                    |                                            |               |                | •                   |
| Supply Voltage <sup>1</sup>                  | VDDA                  | 3                                          | 3.3           | 3.6            | V                   |
| VREFH (in external reference mode)           | Vrefhx                | VDDA-0.6                                   |               | VDDA           | V                   |
| ADC Conversion Clock <sup>2</sup>            | f <sub>ADCCLK</sub>   | 0.1                                        |               | 10             | MHz                 |
| Conversion Range <sup>3</sup>                | R <sub>AD</sub>       |                                            |               | Vdeel – Vdeel  | V                   |
| Fully Differential                           |                       | – (V <sub>REFH</sub> – V <sub>REFL</sub> ) |               | VDEEL          |                     |
| Single Ended/Unipolar                        |                       | V <sub>REFL</sub>                          |               |                |                     |
| Input Voltage Range (per input) <sup>4</sup> | V <sub>ADIN</sub>     | VREEL                                      |               | Vreeh          | V                   |
| External Reference                           |                       | 0                                          |               | VDDA           |                     |
| Internal Reference                           |                       | Ŭ                                          |               | • DDA          |                     |
| Timing and Power                             |                       |                                            |               |                |                     |
| Conversion Time <sup>5</sup>                 | t <sub>ADC</sub>      |                                            | 8             |                | ADC Clock<br>Cycles |
| ADC Power-Up Time (from adc_pdn)             | t <sub>ADPU</sub>     |                                            | 13            |                | ADC Clock<br>Cycles |
| ADC RUN Current (per ADC block)              | I <sub>ADRUN</sub>    |                                            | 1.8           |                | mA                  |
| ADC Powerdown Current (adc_pdn enabled)      | I <sub>ADPWRDWN</sub> |                                            | 0.1           |                | μΑ                  |
| V <sub>REFH</sub> Current (in external mode) | I <sub>VREFH</sub>    |                                            | 190           | 225            | μA                  |
| Accuracy (DC or Absolute)                    |                       |                                            |               |                |                     |
| Integral non-Linearity <sup>6</sup>          | INL                   |                                            | +/- 1.5       | +/- 2.2        | LSB <sup>7</sup>    |
| Differential non-Linearity <sup>6</sup>      | DNL                   |                                            | +/- 0.5       | +/- 0.8        | LSB <sup>7</sup>    |
| Monotonicity                                 |                       |                                            | GUARANTE      | ED             |                     |
| Offset <sup>8</sup>                          | V <sub>OFFSET</sub>   |                                            | +/- 8         |                | mV                  |
| Fully Differential                           |                       |                                            | +/- 12        |                |                     |
| Single Ended/Unipolar                        |                       |                                            | .,            |                |                     |
| Gain Error                                   | E <sub>GAIN</sub>     |                                            | 0.996 to1.004 | 0.990 to 1.010 |                     |
| AC Specifications <sup>9</sup>               |                       |                                            |               |                |                     |
| Signal to Noise Ratio                        | SNR                   |                                            | 66            |                | dB                  |
| Total Harmonic Distortion                    | THD                   |                                            | 75            |                | dB                  |

Table continues on the next page...

| Characteristic                                      | Symbol              | Min | Тур  | Max  | Unit  |
|-----------------------------------------------------|---------------------|-----|------|------|-------|
| Spurious Free Dynamic Range                         | SFDR                |     | 77   |      | dB    |
| Signal to Noise plus Distortion                     | SINAD               |     | 66   |      | dB    |
| Effective Number of Bits                            | ENOB                |     | —    |      | bits  |
| Gain = 1x (Fully Differential/Unipolar)             |                     |     | 10.6 |      |       |
| Gain = 2x (Fully Differential/Unipolar)             |                     |     | _    |      |       |
| Gain = 4x (Fully Differential/Unipolar)             |                     |     | 10.3 |      |       |
| Gain = 1x (Single Ended)                            |                     |     | 10.6 |      |       |
| Gain = 2x (Single Ended)                            |                     |     | 10.4 |      |       |
| Gain = 4x (Single Ended)                            |                     |     | 10.2 |      |       |
| Variation across channels <sup>10</sup>             |                     |     | 0.1  |      |       |
| ADC Inputs                                          |                     |     |      | •    |       |
| Input Leakage Current                               | I <sub>IN</sub>     |     | 1    |      | nA    |
| Temperature sensor slope                            | T <sub>SLOPE</sub>  |     | 1.7  |      | mV/°C |
| Temperature sensor voltage at 25 $^\circ\mathrm{C}$ | V <sub>TEMP25</sub> |     | 0.82 |      | V     |
| Disturbance                                         |                     |     |      |      |       |
| Input Injection Current <sup>11</sup>               | I <sub>INJ</sub>    |     |      | +/-3 | mA    |
| Channel to Channel Crosstalk <sup>12</sup>          | ISOXTLK             |     | -82  |      | dB    |
| Memory Crosstalk <sup>13</sup>                      | MEMXTLK             |     | -71  |      | dB    |
| Input Capacitance                                   | C <sub>ADI</sub>    |     | 4.8  |      | pF    |
| Sampling Capacitor                                  |                     |     | -    |      |       |

### Table 27. 12-bit ADC Electrical Specifications (continued)

- 1. The ADC functions up to VDDA = 2.7 V. When VDDA is below 3.0 V, ADC specifications are not guaranteed
- 2. ADC clock duty cycle is  $45\% \sim 55\%$
- 3. Conversion range is defined for x1 gain setting. For x2 and x4 the range is 1/2 and 1/4, respectively.
- 4. In unipolar mode, positive input must be ensured to be always greater than negative input.
- 5. First conversion takes 10 clock cycles.
- 6. INL/DNL is measured from  $V_{IN} = V_{REFL}$  to  $V_{IN} = V_{REFH}$  using Histogram method at x1 gain setting
- 7. Least Significant Bit = 0.806 mV at 3.3 V  $V_{DDA}$ , x1 gain Setting
- 8. Offset measured at 2048 code
- 9. Measured converting a 1 kHz input full scale sine wave
- 10. When code runs from internal RAM
- 11. The current that can be injected into or sourced from an unselected ADC input without affecting the performance of the ADC
- 12. Any off-channel with 50 kHz full-scale input to the channel being sampled with DC input (isolation crosstalk)
- 13. From a previously sampled channel with 50 kHz full-scale input to the channel being sampled with DC input (memory crosstalk).

### 8.5.1.1 Equivalent circuit for ADC inputs

The following figure shows the ADC input circuit during sample and hold. S1 and S2 are always opened/closed at non-overlapping phases, and both S1 and S2 are dependent on the ADC clock frequency. The following equation gives equivalent input impedance when the input is selected.



- 1. Parasitic capacitance due to package, pin-to-pin and pin-to-package base coupling = 1.8pF
- 2. Parasitic capacitance due to the chip bond pad, ESD protection devices and signal routing = 2.04pF
- 3. S1 and S2 switch phases are non-overlapping and depend on the ADC clock frequency



Figure 9. Equivalent circuit for A/D loading

# 8.5.2 12-bit Digital-to-Analog Converter (DAC) parameters Table 28. DAC parameters

| Parameter                                                                     | Conditions/Comments           | Symbol            | Min | Тур   | Max   | Unit             |  |  |
|-------------------------------------------------------------------------------|-------------------------------|-------------------|-----|-------|-------|------------------|--|--|
| DC Specifications                                                             |                               |                   |     |       |       |                  |  |  |
| Resolution                                                                    |                               |                   | 12  | 12    | 12    | bits             |  |  |
| Settling time <sup>1</sup>                                                    | At output load                |                   | —   | 1     |       | μs               |  |  |
|                                                                               | RLD = 3 kΩ                    |                   |     |       |       |                  |  |  |
|                                                                               | CLD = 400 pF                  |                   |     |       |       |                  |  |  |
| Power-up time Time from release of PWRDWN signal until DACOUT signal is valid |                               | t <sub>DAPU</sub> | _   |       | 11    | μs               |  |  |
| Accuracy                                                                      |                               |                   |     |       |       |                  |  |  |
| Integral non-linearity <sup>2</sup>                                           | Range of input digital words: | INL               | _   | +/- 3 | +/- 4 | LSB <sup>3</sup> |  |  |
|                                                                               | <b>—</b>                      |                   |     |       |       |                  |  |  |

Table continues on the next page...

#### System modules

| Symbol             | Description                                                                                                                                                                     | Min.                  | Тур. | Max.            | Unit             |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|-----------------|------------------|
| V <sub>CMPOh</sub> | Output high                                                                                                                                                                     | V <sub>DD</sub> – 0.5 | _    | _               | V                |
| V <sub>CMPOI</sub> | Output low                                                                                                                                                                      | _                     | —    | 0.5             | V                |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN=1, PMODE=1)                                                                                                                              | _                     | 25   | 50              | ns               |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN=1, PMODE=0) <sup>3</sup>                                                                                                                  | _                     | 60   | 200             | ns               |
|                    | Analog comparator initialization delay <sup>4</sup>                                                                                                                             | _                     | 40   | —               | μs               |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)                                                                                                                                               | _                     | 7    | —               | μA               |
|                    | 6-bit DAC reference inputs, Vin1 and Vin2<br>There are two reference input options selectable (via<br>VRSEL control bit). The reference options must fall<br>within this range. |                       | _    | V <sub>DD</sub> | V                |
| INL                | 6-bit DAC integral non-linearity                                                                                                                                                | -0.5                  | —    | 0.5             | LSB <sup>5</sup> |
| DNL                | 6-bit DAC differential non-linearity                                                                                                                                            | -0.3                  | _    | 0.3             | LSB              |

### Table 29. Comparator and 6-bit DAC electrical specifications (continued)

1. Measured with input voltage range limited to 0 to  $V_{\text{DD}}$ 

2. Measured with input voltage range limited to  $0.7 \le Vin \le V_{DD}$ -0.8

3. Input voltage range:  $0.1V_{DD} \le Vin \le 0.9V_{DD}$ , step = ±100mV, across all temperature. Does not include PCB and PAD delay.

4. Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to DACEN, VRSEL, PSEL, MSEL, VOSEL) and the comparator output settling to a stable level.

5.  $1 \text{ LSB} = \text{V}_{\text{reference}}/64$ 

System modules



Figure 10. Typical hysteresis vs. Vin level ( $V_{DD}$  = 3.3 V, PMODE = 0)

| Characteristic               | Symbol            | Min <sup>1</sup> | Max | Unit | See Figure |
|------------------------------|-------------------|------------------|-----|------|------------|
| Timer input period           | P <sub>IN</sub>   | 2T + 6           | —   | ns   | Figure 12  |
| Timer input high/low period  | P <sub>INHL</sub> | 1T + 3           | —   | ns   | Figure 12  |
| Timer output period          | P <sub>OUT</sub>  | 2T-2             | —   | ns   | Figure 12  |
| Timer output high/low period | POUTHL            | 1T-2             | _   | ns   | Figure 12  |

Table 31.Timer timing

1. T = clock cycle. For 100 MHz operation, T = 10 ns.



Figure 12. Timer timing

# 8.7 Communication interfaces

# 8.7.1 Queued Serial Peripheral Interface (SPI) timing

Parameters listed are guaranteed by design.

| Т | able | 32.      | SPI  | timina |
|---|------|----------|------|--------|
|   |      | <b>U</b> | •••• |        |

| Characteristic   | Symbol           | Min | Max | Unit | See Figure |
|------------------|------------------|-----|-----|------|------------|
| Cycle time       | t <sub>C</sub>   | 60  | _   | ns   | Figure 13  |
| Master           |                  | 60  | _   | ns   | Figure 14  |
| Slave            |                  |     |     | _    | Figure 15  |
|                  |                  |     |     |      | Figure 16  |
| Enable lead time | t <sub>ELD</sub> | _   | _   | ns   | Figure 16  |
| Master           |                  | 20  | _   | ns   |            |
| Slave            |                  |     |     |      |            |
| Enable lag time  | t <sub>ELG</sub> | _   | _   | ns   | Figure 16  |
| Master           |                  | 20  | _   | ns   |            |
| Slave            |                  | _   |     |      |            |

Table continues on the next page ...

**Design Considerations** 



Figure 21. Protection Circuit Example

MC56F8xxxx DSC uses the 5V tolerance I/O. When the pin is configured to digital input, it can accept 5V input. Table 5. When the pin is configured to analog input, the internal integrated current injection protection circuit is enabled. The current injection protection circuit performs the same functions as external clamp diode D1 and D2 in Figure 21. As long as the source or sink current for each analog pin is less than 3 mA, then there is no damage to the device. See Table 27.

This situation could happen if diodes D1 or D2 are used for clamping; therefore in this case, the D1 and D2 clamping diodes are not recommended to be used.

### NOTE

In some designs, VDD and VDDA are powered from the same power supply. In this case, above analysis and suggestions are also applicatble.

# 9.3.3 Heavy capacitive load on power supply output:

In some applications, the low cost DC/DC converter may not regulate the output voltage well before it reaches the regulation point, which is roughly around 2.5V to 2.7V. However, the MC56F8xxxx DSC will exit power-on reset at around 2.3V. If the initialization code enables the PLL to run the DSC at full speed right after reset, then the

### Obtaining package dimensions

high current will be pulled by DSC from the supply, which can cause the supply voltage to drop below the operation voltage; see the captured graph (Figure 22). This can cause the DSC fail to start up.



### Figure 22. Supply Voltage Drop

A recommended initialization sequence during power-up is:

- 1. After POR is released, run a few hundred NOP instructions from the internal relaxation oscillator; this gives time for the supply voltage to stabilize.
- 2. Configure the peripherals (except the ADC) to the desired settings; the ADC should stay in low power mode.
- 3. Power up the PLL.
- 4. After the PLL locks, switch the clock from PLL prescale to postscale.
- 5. Configure the ADC.

# 10 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to **freescale.com** and perform a keyword search for the drawing's document number:

| Drawing for package | Document number to be used |  |  |
|---------------------|----------------------------|--|--|
| 32LQFP              | 98ASH70029A                |  |  |
| 32QFN               | 98ASA00473D                |  |  |
| 48-pin LQFP         | 98ASH00962A                |  |  |
| 64-pin LQFP         | 98ASS23234W                |  |  |