Welcome to **E-XFL.COM** #### What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M4 | | Core Size | 32-Bit Single-Core | | Speed | 120MHz | | Connectivity | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, IrDA, SD, SPI, UART/USART, USB, USB OTG | | Peripherals | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT | | Number of I/O | 100 | | Program Memory Size | 1MB (1M x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 128K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V | | Data Converters | A/D 58x16b; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 144-LBGA | | Supplier Device Package | 144-MAPBGA (13x13) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk60fn1m0vmd12 | - · Communication interfaces - Ethernet controller with MII and RMII interface to external PHY and hardware IEEE 1588 capability - USB high-/full-/low-speed On-the-Go controller with ULPI interface - USB full-/low-speed On-the-Go controller with on-chip transceiver - USB Device Charger detect (USBDCD) - Two Controller Area Network (CAN) modules - Three SPI modules - Two I2C modules - Six UART modules - Secure Digital Host Controller (SDHC) - Two I2S modules ## 1 Ordering parts ### 1.1 Determining valid orderable parts Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to freescale.com and perform a part number search for the following device numbers: PK60 and MK60 ### 2 Part identification ### 2.1 Description Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received. ### 2.2 Format Part numbers for this device have the following format: Q K## A M FFF T PP CC N ### 2.3 Fields This table lists the possible values for each field in the part number (not all combinations are valid): | Field | Description | Values | |-------|---------------------------|--------------------------------------------------------------------------------------------| | Q | Qualification status | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> | | K## | Kinetis family | • K60 | | Α | Key attribute | F = Cortex-M4 w/ DSP and FPU | | М | Flash memory type | <ul> <li>N = Program flash only</li> <li>X = Program flash and FlexMemory</li> </ul> | | FFF | Program flash memory size | <ul> <li>512 = 512 KB</li> <li>1M0 = 1 MB</li> </ul> | ## 4.2 Moisture handling ratings | | Symbol | Description | Min. | Max. | Unit | Notes | |---|--------|----------------------------|------|------|------|-------| | Ī | MSL | Moisture sensitivity level | _ | 3 | _ | 1 | Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. ## 4.3 ESD handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------------------------------|-------|-------|------|-------| | V <sub>HBM</sub> | Electrostatic discharge voltage, human body model | -2000 | +2000 | V | 1 | | V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500 | +500 | V | 2 | | I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C | -100 | +100 | mA | 3 | - Determined according to JEDEC Standard JESD22-A114, Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM). - 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components. - 3. Determined according to JEDEC Standard JESD78, IC Latch-Up Test. ## 4.4 Voltage and current operating ratings | Symbol | Description | Min. | Max. | Unit | |----------------------|------------------------------------------------------------------------------------------------|-----------------------|-----------------------|------| | V <sub>DD</sub> | Digital supply voltage1 | -0.3 | 3.8 | V | | I <sub>DD</sub> | Digital supply current | _ | 300 | mA | | V <sub>DIO</sub> | Digital input voltage (except $\overline{\text{RESET}}$ , EXTAL0/XTAL0, and EXTAL1/XTAL1) $^2$ | -0.3 | 5.5 | V | | V <sub>AIO</sub> | Analog³, RESET, EXTAL0/XTAL0, and EXTAL1/XTAL1 input voltage | -0.3 | V <sub>DD</sub> + 0.3 | V | | I <sub>D</sub> | Maximum current single pin limit (applies to all digital pins) | -25 | 25 | mA | | $V_{DDA}$ | Analog supply voltage | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V | | V <sub>USB0_DP</sub> | USB0_DP input voltage | -0.3 | 3.63 | V | | V <sub>USB1_DP</sub> | USB1_DP input voltage | -0.3 | 3.63 | V | | V <sub>USB0_DM</sub> | USB0_DM input voltage | -0.3 | 3.63 | V | | V <sub>USB1_DM</sub> | USB1_DM input voltage | -0.3 | 3.63 | V | | VREGIN | USB regulator input | -0.3 | 6.0 | V | | V <sub>BAT</sub> | RTC battery supply voltage | -0.3 | 3.8 | V | 1. It applies for all port pins. #### Genera ## 5.2.2 LVD and POR operating requirements ### Table 2. LVD and POR operating requirements | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |------------------------------------------|-------------------------------------------------------------------------------|--------------|--------------|--------------|--------|-------| | V <sub>POR</sub> | Falling VDD POR detect voltage | 0.8 | 1.1 | 1.5 | V | | | V <sub>LVDH</sub> | Falling low-voltage detect threshold — high range (LVDV=01) | 2.48 | 2.56 | 2.64 | V | | | V <sub>LVW1H</sub><br>V <sub>LVW2H</sub> | Low-voltage warning thresholds — high range • Level 1 falling (LVWV=00) | 2.62<br>2.72 | 2.70<br>2.80 | 2.78<br>2.88 | V<br>V | 1 | | V <sub>LVW3H</sub> | <ul><li>Level 2 falling (LVWV=01)</li><li>Level 3 falling (LVWV=10)</li></ul> | 2.82 | 2.90 | 2.98 | V | | | V <sub>LVW4H</sub> | Level 4 falling (LVWV=11) | 2.92 | 3.00 | 3.08 | V | | | V <sub>HYSH</sub> | Low-voltage inhibit reset/recover hysteresis — high range | _ | ±80 | _ | mV | | | V <sub>LVDL</sub> | Falling low-voltage detect threshold — low range (LVDV=00) | 1.54 | 1.60 | 1.66 | V | | | V <sub>LVW1L</sub> | Low-voltage warning thresholds — low range | 1.74 | 1.80 | 1.86 | V | 1 | | V <sub>LVW2L</sub> | Level 1 falling (LVWV=00) | 1.84 | 1.90 | 1.96 | V | | | V <sub>LVW3L</sub> | Level 2 falling (LVWV=01) | 1.94 | 2.00 | 2.06 | V | | | V <sub>LVW4L</sub> | <ul><li>Level 3 falling (LVWV=10)</li><li>Level 4 falling (LVWV=11)</li></ul> | 2.04 | 2.10 | 2.16 | V | | | V <sub>HYSL</sub> | Low-voltage inhibit reset/recover hysteresis — low range | _ | ±60 | _ | mV | | | V <sub>BG</sub> | Bandgap voltage reference | 0.97 | 1.00 | 1.03 | V | | | t <sub>LPO</sub> | Internal low power oscillator period | 900 | 1000 | 1100 | μs | | | | factory trimmed | | | | | | 1. Rising thresholds are falling threshold + hysteresis voltage Table 3. VBAT power operating requirements | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|----------------------------------------|------|------|------|------|-------| | V <sub>POR VBAT</sub> | Falling VBAT supply POR detect voltage | 0.8 | 1.1 | 1.5 | V | | ## 5.2.3 Voltage and current operating behaviors Table 4. Voltage and current operating behaviors | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------|-------------------------------------------------------------------------------------|-----------------------|------|------|------|-------| | V <sub>OH</sub> | Output high voltage — high drive strength | | | _ | | | | | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OH} = -9 \text{mA}$ | $V_{DD} - 0.5$ | _ | _ | V | | | | • 1.71 V ≤ V <sub>DD</sub> ≤ 2.7 V, I <sub>OH</sub> = -3mA | V <sub>DD</sub> - 0.5 | _ | | V | | Table continues on the next page... K60 Sub-Family, Rev.6, 09/2015. Figure 4. VLPR mode supply current vs. core frequency 2 1-1-1-4 1-2-2-8 1-1-1-8 4 Core Freq (Mhz) #### **EMC** radiated emissions operating behaviors 5.2.6 1-2-2-4 1-1-1-2 ## Table 7. EMC radiated emissions operating behaviors for 256MAPBGA | Symbol | Description | Frequency band (MHz) | Тур. | Unit | Notes | |------------------|------------------------------------|----------------------|------|------|---------| | V <sub>RE1</sub> | Radiated emissions voltage, band 1 | 0.15–50 | 21 | dΒμV | 1, 2, 3 | | V <sub>RE2</sub> | Radiated emissions voltage, band 2 | 50–150 | 24 | dΒμV | | | V <sub>RE3</sub> | Radiated emissions voltage, band 3 | 150–500 | 29 | dΒμV | | | V <sub>RE4</sub> | Radiated emissions voltage, band 4 | 500-1000 | 28 | dΒμV | | - 1. Determined according to IEC Standard 61967-1, Integrated Circuits Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range. - 2. $V_{DD}$ = 3.3 V, $T_A$ = 25 °C, $f_{OSC}$ = 12 MHz (crystal), $f_{SYS}$ = 72 MHz, $f_{BUS}$ = 72 MHz - 3. Determined according to IEC Standard JESD78, IC Latch-Up Test Figure 7. Test clock input timing Figure 8. Boundary scan (JTAG) timing ### Table 21. Flash command timing specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |--------------------------|--------------------------------------------------------|------|------|------|------|-------| | t <sub>swapx01</sub> | control code 0x01 | _ | 200 | _ | μs | | | t <sub>swapx02</sub> | control code 0x02 | _ | 70 | 150 | μs | | | t <sub>swapx04</sub> | control code 0x04 | _ | 70 | 150 | μs | | | t <sub>swapx08</sub> | control code 0x08 | _ | _ | 30 | μs | | | | Program Partition for EEPROM execution time | | | | | | | t <sub>pgmpart64k</sub> | 64 KB EEPROM backup | _ | 235 | _ | ms | | | t <sub>pgmpart256k</sub> | 256 KB EEPROM backup | _ | 240 | _ | ms | | | | Set FlexRAM Function execution time: | | | | | | | t <sub>setramff</sub> | Control Code 0xFF | _ | 205 | _ | μs | | | t <sub>setram64k</sub> | 64 KB EEPROM backup | _ | 1.6 | 2.5 | ms | | | t <sub>setram128k</sub> | 128 KB EEPROM backup | _ | 2.7 | 3.8 | ms | | | t <sub>setram256k</sub> | • 256 KB EEPROM backup | _ | 4.8 | 6.2 | ms | | | t eewr8bers | Byte-write to erased FlexRAM location execution time | _ | 140 | 225 | μs | 3 | | | Byte-write to FlexRAM execution time: | | | | | | | t <sub>eewr8b64k</sub> | 64 KB EEPROM backup | _ | 400 | 1700 | μs | | | t <sub>eewr8b128k</sub> | 128 KB EEPROM backup | _ | 450 | 1800 | μs | | | t <sub>eewr8b256k</sub> | • 256 KB EEPROM backup | _ | 525 | 2000 | μs | | | t eewr16bers | 16-bit write to erased FlexRAM location execution time | _ | 140 | 225 | μs | | | | 16-bit write to FlexRAM execution time: | | | | | | | t <sub>eewr16b64k</sub> | 64 KB EEPROM backup | _ | 400 | 1700 | μs | | | t <sub>eewr16b128k</sub> | 128 KB EEPROM backup | _ | 450 | 1800 | μs | | | t <sub>eewr16b256k</sub> | • 256 KB EEPROM backup | _ | 525 | 2000 | μs | | | t <sub>eewr32bers</sub> | 32-bit write to erased FlexRAM location execution time | _ | 180 | 275 | μs | | | | 32-bit write to FlexRAM execution time: | | | | | | | t <sub>eewr32b64k</sub> | 64 KB EEPROM backup | _ | 475 | 1850 | μs | | | t <sub>eewr32b128k</sub> | 128 KB EEPROM backup | _ | 525 | 2000 | μs | | | t <sub>eewr32b256k</sub> | 256 KB EEPROM backup | _ | 600 | 2200 | μs | | <sup>1.</sup> Assumes 25MHz or greater flash clock frequency. <sup>2.</sup> Maximum times for erase parameters based on expectations at cycling end-of-life. <sup>3.</sup> For byte-writes to an erased FlexRAM location, the aligned word containing the byte must be erased. Figure 12. EzPort Timing Diagram ### 6.4.3 NFC specifications The NAND flash controller (NFC) implements the interface to standard NAND flash memory devices. This section describes the timing parameters of the NFC. In the following table: - T<sub>H</sub> is the flash clock high time and - T<sub>L</sub> is flash clock low time, which are defined as: $$T_{NFC} = T_L + T_H = \frac{T_{input clock}}{SCALER}$$ The SCALER value is derived from the fractional divider specified in the SIM's CLKDIV4 register: $$SCALER = \frac{SIM\_CLKDIV4[NFCFRAC] + 1}{SIM\_CLKDIV4[NFCDIV] + 1}$$ In case the reciprocal of SCALER is an integer, the duty cycle of NFC clock is 50%, means $T_H = T_L$ . In case the reciprocal of SCALER is not an integer: $$T_L = (1 + SCALER / 2) x \frac{T_{NFC}}{2}$$ Figure 13. Command latch cycle timing Figure 14. Address latch cycle timing Figure 15. Write data latch cycle timing Figure 16. Read data latch cycle timing in non-fast mode Figure 17. Read data latch cycle timing in fast mode ## 6.4.4 Flexbus switching specifications All processor bus timings are synchronous; input setup/hold and output delay are given in respect to the rising edge of a reference clock, FB\_CLK. The FB\_CLK frequency may be the same as the internal system bus frequency or an integer divider of that frequency. The following timing numbers indicate when data is latched or driven onto the external bus, relative to the Flexbus output clock (FB\_CLK). All other timing relationships can be derived from these values. Table 26. Flexbus limited voltage range switching specifications | Num | Description | Min. | Max. | Unit | Notes | |-----|------------------------|------|--------|------|-------| | | Operating voltage | 2.7 | 3.6 | V | | | | Frequency of operation | _ | FB_CLK | MHz | | | FB1 | Clock period | 20 | | ns | | Figure 19. FlexBus write timing diagram ## 6.5 Security and integrity modules There are no specifications necessary for the device's security and integrity modules. ## 6.6 Analog #### Table 28. 16-bit ADC operating conditions | Symbol | Description | Conditions | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |--------|-------------|------------------------------------------------------------|------|-------------------|------|------|-------| | | | Continuous conversions enabled, subsequent conversion time | | | | | | - 1. Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz, unless otherwise stated. Typical values are for reference only, and are not tested in production. - 2. DC potential difference. - This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 8 Ω analog source resistance. The R<sub>AS</sub>/C<sub>AS</sub> time constant should be kept to < 1 ns.</li> - 4. To use the maximum ADC conversion clock frequency, CFG2[ADHSC] must be set and CFG1[ADLPC] must be clear. - 5. For guidelines and examples of conversion rate calculation, download the ADC calculator tool. Figure 20. ADC input impedance equivalency diagram ### 6.6.1.2 16-bit ADC electrical characteristics Table 29. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) | Symbol | Description | Conditions <sup>1</sup> | Min. | Typ. <sup>2</sup> | Max. | Unit | Notes | |----------------------|------------------|-------------------------|-------|-------------------|------|------|-------------------------| | I <sub>DDA_ADC</sub> | Supply current | | 0.215 | _ | 1.7 | mA | 3 | | | ADC asynchronous | • ADLPC = 1, ADHSC = 0 | 1.2 | 2.4 | 3.9 | MHz | t <sub>ADACK</sub> = 1/ | | | clock source | • ADLPC = 1, ADHSC = 1 | 2.4 | 4.0 | 6.1 | MHz | f <sub>ADACK</sub> | ### Table 30. 16-bit ADC with PGA operating conditions | Symbol | Description | Conditions | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |--------|-------------|--------------------------------|------|-------------------|------|------|-------| | | | No ADC hardware averaging | | | | | | | | | Continuous conversions enabled | | | | | | | | | Peripheral clock = 50<br>MHz | | | | | | - 1. Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25°C, f<sub>ADCK</sub> = 6 MHz unless otherwise stated. Typical values are for reference only and are not tested in production. - 2. ADC must be configured to use the internal voltage reference (VREF\_OUT) - 3. PGA reference is internally connected to the VREF\_OUT pin. If the user wishes to drive VREF\_OUT with a voltage other than the output of the VREF module, the VREF module must be disabled. - 4. For single ended configurations the input impedance of the driven input is R<sub>PGAD</sub>/2 - 5. The analog source resistance (R<sub>AS</sub>), external to MCU, should be kept as minimum as possible. Increased R<sub>AS</sub> causes drop in PGA gain without affecting other performances. This is not dependent on ADC clock frequency. - 6. The minimum sampling time is dependent on input signal frequency and ADC mode of operation. A minimum of 1.25µs time should be allowed for F<sub>in</sub>=4 kHz at 16-bit differential mode. Recommended ADC setting is: ADLSMP=1, ADLSTS=2 at 8 MHz ADC clock. - 7. ADC clock = 18 MHz, ADLSMP = 1, ADLST = 00, ADHSC = 1 - 8. ADC clock = 12 MHz, ADLSMP = 1, ADLST = 01, ADHSC = 1 # 6.6.1.4 16-bit ADC with PGA characteristics Table 31. 16-bit ADC with PGA characteristics | Symbol | Description | Conditions | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |----------------------|---------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------|------|------|----------------------------------| | I <sub>DDA_PGA</sub> | Supply current | Low power (ADC_PGA[PGALPb]=0) | _ | 420 | 644 | μΑ | 2 | | I <sub>DC_PGA</sub> | Input DC current | | $\frac{2}{R_{\text{PGAD}}} \left( \frac{1}{R_{\text{PGAD}}} \right)$ | V <sub>REFPGA</sub> ×0.5<br>(Gain+ | | А | 3 | | | | Gain =1, V <sub>REFPGA</sub> =1.2V,<br>V <sub>CM</sub> =0.5V | _ | 1.54 | _ | μΑ | | | | Gain =64, V <sub>REFPGA</sub> =1.2V,<br>V <sub>CM</sub> =0.1V | | _ | 0.57 | _ | μA | | | G | Gain <sup>4</sup> | • PGAG=0 | 0.95 | 1 | 1.05 | | R <sub>AS</sub> < 100Ω | | | | • PGAG=1 | 1.9 | 2 | 2.1 | | | | | | • PGAG=2 | 3.8 | 4 | 4.2 | | | | | | • PGAG=3 | 7.6 | 8 | 8.4 | | | | | | • PGAG=4 | 15.2 | 16 | 16.6 | | | | | | • PGAG=5 | 30.0 | 31.6 | 33.2 | | | | | | • PGAG=6 | 58.8 | 63.3 | 67.8 | | | | BW | Input signal | 16-bit modes | _ | _ | 4 | kHz | | | | bandwidth | • < 16-bit modes | _ | _ | 40 | kHz | | | PSRR | Power supply rejection ratio | Gain=1 | _ | -84 | _ | dB | V <sub>DDA</sub> = 3V<br>±100mV, | Table 31. 16-bit ADC with PGA characteristics (continued) | Symbol | Description | Conditions | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes | |--------|---------------------------------------|-----------------------|------|-------------------|------|------|-------| | | | Gain=1, Average=32 | 11.0 | 14.3 | _ | bits | | | | | • Gain=2, Average=32 | 7.9 | 13.8 | _ | bits | | | | | • Gain=4, Average=32 | 7.3 | 13.1 | _ | bits | | | | | • Gain=8, Average=32 | 6.8 | 12.5 | _ | bits | | | | | • Gain=16, Average=32 | 6.8 | 11.5 | _ | bits | | | | | • Gain=32, Average=32 | 7.5 | 10.6 | _ | bits | | | | | • Gain=64, Average=32 | | | | | | | SINAD | Signal-to-noise plus distortion ratio | See ENOB | 6.02 | × ENOB + | 1.76 | dB | | - 1. Typical values assume $V_{DDA}$ =3.0V, Temp=25°C, $f_{ADCK}$ =6MHz unless otherwise stated. - 2. This current is a PGA module adder, in addition to ADC conversion currents. - 3. Between IN+ and IN-. The PGA draws a DC current from the input terminals. The magnitude of the DC current is a strong function of input common mode voltage (V<sub>CM</sub>) and the PGA gain. - 4. Gain = $2^{PGAG}$ - 5. After changing the PGA gain setting, a minimum of 2 ADC+PGA conversions should be ignored. - 6. Limit the input signal swing so that the PGA does not saturate during operation. Input signal swing is dependent on the PGA reference voltage and gain setting. ### 6.6.2 CMP and 6-bit DAC electrical specifications Table 32. Comparator and 6-bit DAC electrical specifications | Symbol | Description | Min. | Тур. | Max. | Unit | |--------------------|-----------------------------------------------------|-----------------------|------|----------|------| | $V_{DD}$ | Supply voltage | 1.71 | _ | 3.6 | V | | I <sub>DDHS</sub> | Supply current, High-speed mode (EN=1, PMODE=1) | _ | _ | 200 | μΑ | | I <sub>DDLS</sub> | Supply current, low-speed mode (EN=1, PMODE=0) | _ | _ | 20 | μΑ | | V <sub>AIN</sub> | Analog input voltage | V <sub>SS</sub> - 0.3 | _ | $V_{DD}$ | V | | V <sub>AIO</sub> | Analog input offset voltage | _ | _ | 20 | mV | | V <sub>H</sub> | Analog comparator hysteresis <sup>1</sup> | | | | | | | • CR0[HYSTCTR] = 00 | _ | 5 | _ | mV | | | • CR0[HYSTCTR] = 01 | _ | 10 | _ | mV | | | • CR0[HYSTCTR] = 10 | _ | 20 | _ | mV | | | • CR0[HYSTCTR] = 11 | _ | 30 | _ | mV | | V <sub>CMPOh</sub> | Output high | V <sub>DD</sub> - 0.5 | _ | _ | V | | V <sub>CMPOI</sub> | Output low | _ | _ | 0.5 | V | | t <sub>DHS</sub> | Propagation delay, high-speed mode (EN=1, PMODE=1) | 20 | 50 | 200 | ns | | t <sub>DLS</sub> | Propagation delay, low-speed mode (EN=1, PMODE=0) | 80 | 250 | 600 | ns | | | Analog comparator initialization delay <sup>2</sup> | _ | _ | 40 | μs | | I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled) | _ | 7 | _ | μΑ | Table 32. Comparator and 6-bit DAC electrical specifications (continued) | Symbol | Description | Min. | Тур. | Max. | Unit | |--------|--------------------------------------|------|------|------|------------------| | INL | 6-bit DAC integral non-linearity | -0.5 | _ | 0.5 | LSB <sup>3</sup> | | DNL | 6-bit DAC differential non-linearity | -0.3 | _ | 0.3 | LSB | - 1. Typical hysteresis is measured with input voltage range limited to 0.6 to $V_{DD}$ =0.6 V. - 2. Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to CMP\_DACCR[DACEN], CMP\_DACCR[VRSEL], CMP\_DACCR[VOSEL], CMP\_MUXCR[PSEL], and CMP\_MUXCR[MSEL]) and the comparator output settling to a stable level. - 3. 1 LSB = V<sub>reference</sub>/64 Figure 23. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 0) Figure 25. Typical INL error vs. digital code Figure 26. Offset at half scale vs. temperature ## 6.6.4 Voltage reference electrical specifications Table 35. VREF full-range operating requirements | Symbol | Description | Min. Max. | | Unit | Notes | |----------------|-------------------------|------------------------|-------------------------|------|-------| | $V_{DDA}$ | Supply voltage | 1.71 3.6 | | V | | | T <sub>A</sub> | Temperature | Operating t range of t | emperature<br>he device | °C | | | C <sub>L</sub> | Output load capacitance | 1( | 00 | nF | 1, 2 | - 1. C<sub>L</sub> must be connected to VREF\_OUT if the VREF\_OUT functionality is being used for either an internal or external reference - 2. The load capacitance should not exceed $\pm$ -25% of the nominal specified $C_L$ value over the operating temperature range of the device. ### 6.8.5 ULPI timing specifications The ULPI interface is fully compliant with the industry standard UTMI+ Low Pin Interface. Control and data timing requirements for the ULPI pins are given in the following table. These timings apply to synchronous mode only. All timings are measured with respect to the clock as seen at the USB\_CLKIN pin. | Num | Description | Min. | Тур. | Max. | Unit | |-----|-------------------------------------|------|-------|------|------| | | USB_CLKIN<br>operating<br>frequency | _ | 60 | _ | MHz | | | USB_CLKIN duty cycle | _ | 50 | _ | % | | U1 | USB_CLKIN clock period | _ | 16.67 | _ | ns | | U2 | Input setup (control and data) | 5 | | _ | ns | | U3 | Input hold (control and data) | 1 | _ | _ | ns | | U4 | Output valid (control and data) | _ | _ | 9.5 | ns | | U5 | Output hold (control and data) | 1 | _ | _ | ns | Table 43. ULPI timing specifications Figure 29. ULPI timing diagram Figure 38. I2S/SAI timing — master modes Table 54. I2S/SAI slave mode timing in Normal Run, Wait and Stop modes (full voltage range) | Num. | Characteristic | Min. | Max. | Unit | |------|--------------------------------------------------------------------------------|------|------|-------------| | | Operating voltage | 1.71 | 3.6 | V | | S11 | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input) | 80 | _ | ns | | S12 | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input) | 45% | 55% | MCLK period | | S13 | I2S_TX_FS/I2S_RX_FS input setup before I2S_TX_BCLK/I2S_RX_BCLK | 5.8 | _ | ns | | S14 | I2S_TX_FS/I2S_RX_FS input hold after I2S_TX_BCLK/I2S_RX_BCLK | 2 | _ | ns | | S15 | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid • Multiple SAI Synchronous mode | _ | 24 | ns | | | All other modes | _ | 20.6 | | | S16 | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid | 0 | _ | ns | | S17 | I2S_RXD setup before I2S_RX_BCLK | 5.8 | _ | ns | | S18 | I2S_RXD hold after I2S_RX_BCLK | 2 | _ | ns | | S19 | I2S_TX_FS input assertion to I2S_TXD output valid1 | _ | 25 | ns | 1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear Table 58. Pins with active pull control after reset | Pin | Active pull direction after reset | |---------|-----------------------------------| | PTA0 | pulldown | | PTA1 | pullup | | PTA3 | pullup | | PTA4 | pullup | | RESET_b | pullup | ## 8.2 K60 Signal Multiplexing and Pin Assignments The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin. | 144<br>LQFP | 144<br>MAP<br>BGA | Pin Name | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | EzPort | |-------------|-------------------|------------------|------------------|------------------|------------------|-----------|-----------------|------------------|------|----------|-----------------|--------| | _ | L5 | RTC_<br>WAKEUP_B | RTC_<br>WAKEUP_B | RTC_<br>WAKEUP_B | | | | | | | | | | _ | M5 | NC | NC | NC | | | | | | | | | | _ | A10 | NC | NC | NC | | | | | | | | | | _ | B10 | NC | NC | NC | | | | | | | | | | _ | C10 | NC | NC | NC | | | | | | | | | | 1 | D3 | PTE0 | ADC1_SE4a | ADC1_SE4a | PTE0 | SPI1_PCS1 | UART1_TX | SDHC0_D1 | | I2C1_SDA | RTC_<br>CLKOUT | | | 2 | D2 | PTE1/<br>LLWU_P0 | ADC1_SE5a | ADC1_SE5a | PTE1/<br>LLWU_P0 | SPI1_SOUT | UART1_RX | SDHC0_D0 | | I2C1_SCL | SPI1_SIN | | | 3 | D1 | PTE2/<br>LLWU_P1 | ADC1_SE6a | ADC1_SE6a | PTE2/<br>LLWU_P1 | SPI1_SCK | UART1_<br>CTS_b | SDHC0_<br>DCLK | | | | | | 4 | E4 | PTE3 | ADC1_SE7a | ADC1_SE7a | PTE3 | SPI1_SIN | UART1_<br>RTS_b | SDHC0_CMD | | | SPI1_SOUT | | | 5 | E5 | VDD | VDD | VDD | | | | | | | | | | 6 | F6 | VSS | VSS | VSS | | | | | | | | | | 7 | E3 | PTE4/<br>LLWU_P2 | DISABLED | | PTE4/<br>LLWU_P2 | SPI1_PCS0 | UART3_TX | SDHC0_D3 | | | | | | 8 | E2 | PTE5 | DISABLED | | PTE5 | SPI1_PCS2 | UART3_RX | SDHC0_D2 | | FTM3_CH0 | | | | 9 | E1 | PTE6 | DISABLED | | PTE6 | SPI1_PCS3 | UART3_<br>CTS_b | I2S0_MCLK | | FTM3_CH1 | USB_SOF_<br>OUT | | | 10 | F4 | PTE7 | DISABLED | | PTE7 | | UART3_<br>RTS_b | I2S0_RXD0 | | FTM3_CH2 | | | | 11 | F3 | PTE8 | ADC2_SE16 | ADC2_SE16 | PTE8 | 12S0_RXD1 | UART5_TX | I2S0_RX_FS | | FTM3_CH3 | | | | 12 | F2 | PTE9 | ADC2_SE17 | ADC2_SE17 | PTE9 | I2S0_TXD1 | UART5_RX | I2S0_RX_<br>BCLK | | FTM3_CH4 | | |