

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                            |
| Core Size                  | 8-Bit                                                                          |
| Speed                      | 64MHz                                                                          |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                      |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                     |
| Number of I/O              | 53                                                                             |
| Program Memory Size        | 128KB (64K x 16)                                                               |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | 1K x 8                                                                         |
| RAM Size                   | 4K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                                    |
| Data Converters            | A/D 16x12b                                                                     |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 64-TQFP                                                                        |
| Supplier Device Package    | 64-TQFP (10x10)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f67k22t-i-ptrsl |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 1.1.6 EASY MIGRATION

All devices share the same rich set of peripherals except that the devices with 32 Kbytes of program memory (PIC18F65K22 and PIC18F85K22) have two less CCPs and three less timers. This provides a smooth migration path within the device family as applications evolve and grow.

The consistent pinout scheme, used throughout the entire family, also aids in migrating to the next larger device. This is true when moving between the 64-pin members, between the 80-pin members, or even jumping from 64-pin to 80-pin devices.

All of the devices in the family share the same rich set of peripherals, except for those with 32 Kbytes of program memory (PIC18F65K22 and PIC18F85K22). Those devices have two less CCPs and three less timers.

The PIC18F87K22 family is also largely pin compatible with other PIC18 families, such as the PIC18F8720 and PIC18F8722 and the PIC18F85J11. This allows a new dimension to the evolution of applications, allowing developers to select different price points within Microchip's PIC18 portfolio, while maintaining a similar feature set.

#### 1.2 Other Special Features

- **Communications:** The PIC18F87K22 family incorporates a range of serial communication peripherals, including two Enhanced USARTs (EUSART) that support LIN/J2602, and two Master SSP modules, capable of both SPI and  $I^2C^{TM}$  (Master and Slave) modes of operation.
- CCP Modules: PIC18F87K22 family devices incorporate up to seven Capture/Compare/PWM (CCP) modules. Up to six different time bases can be used to perform several different operations at once.
- ECCP Modules: The PIC18F87K22 family has three Enhanced CCP (ECCP) modules to maximize flexibility in control applications:
  - Up to eight different time bases for performing several different operations at once
  - Up to four PWM outputs for each module, for a total of 12 PWMs
  - Other beneficial features, such as polarity selection, programmable dead time, auto-shutdown and restart, and Half-Bridge and Full-Bridge Output modes

- 12-Bit A/D Converter: The PIC18F87K22 family has differential ADC. It incorporates programmable acquisition time, allowing for a channel to be selected and a conversion to be initiated without waiting for a sampling period, and thus, reducing code overhead.
- Charge Time Measurement Unit (CTMU): The CTMU is a flexible analog module that provides accurate differential time measurement between pulse sources, as well as asynchronous pulse generation.
- Together with other on-chip analog modules, the CTMU can precisely measure time, measure capacitance or relative changes in capacitance, or generate output pulses that are independent of the system clock.
- LP Watchdog Timer (WDT): This enhanced version incorporates a 22-bit prescaler, allowing an extended time-out range that is stable across operating voltage and temperature. See Section 31.0 "Electrical Characteristics" for time-out periods.
- Real-Time Clock and Calendar Module (RTCC): The RTCC module is intended for applications requiring that accurate time be maintained for extended periods of time with minimum to no intervention from the CPU.
- The module is a 100-year clock and calendar with automatic leap year detection. The range of the clock is from 00:00:00 (midnight) on January 1, 2000 to 23:59:59 on December 31, 2099.

| Pin Name                                                                                 | Pin Number                                | Pin                  | Buffer                | Description                                                                                                                 |
|------------------------------------------------------------------------------------------|-------------------------------------------|----------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------|
|                                                                                          | QFN/TQFP                                  | Туре                 | Туре                  | Description                                                                                                                 |
|                                                                                          |                                           |                      |                       | PORTE is a bidirectional I/O port.                                                                                          |
| RE0/RD/P2D<br>RE0<br>RD<br>P2D                                                           | 2                                         | I/O<br>I<br>O        | ST<br>TTL             | Digital I/O.<br>Parallel Slave Port read strobe.<br>EECP2 PWM Output D.                                                     |
| RE1/WR/P2C<br>RE1<br>WR<br>P2C                                                           | 1                                         | I/O<br>I<br>O        | ST<br>TTL             | Digital I/O.<br>Parallel Slave Port write strobe.<br>ECCP2 PWM Output C.                                                    |
| RE2/CS/P2B/CCP10<br>RE2<br>CS<br>P2B<br>CCP10 <sup>(3)</sup>                             | 64                                        | I/O<br>I<br>O<br>I/O | ST<br>TTL<br>—<br>S/T | Digital I/O.<br>Parallel Slave Port chip select.<br>ECCP2 PWM Output B.<br>Capture 10 input/Compare 10 output/PWM10 output. |
| RE3/P3C/CCP9/REFO<br>RE3<br>P3C<br>CCP9 <sup>(3,4)</sup><br>REFO                         | 63                                        | I/O<br>O<br>I/O<br>O | ST<br>—<br>S/T<br>—   | Digital I/O.<br>ECCP3 PWM Output C.<br>Capture 9 input/Compare 9 output/PWM9 output.<br>Reference clock out.                |
| RE4/P3B/CCP8<br>RE4<br>P3B<br>CCP8 <sup>(4)</sup>                                        | 62                                        | I/O<br>O<br>I/O      | ST<br>—<br>S/T        | Digital I/O.<br>ECCP3 PWM Output B.<br>Capture 8 input/Compare 8 output/PWM8 output.                                        |
| RE5/P1C/CCP7<br>RE5<br>P1C<br>CCP7 <sup>(4)</sup>                                        | 61                                        | I/O<br>O<br>I/O      | ST<br>—<br>S/T        | Digital I/O.<br>ECCP1 PWM Output C.<br>Capture 7 input/Compare 7 output/PWM7 output.                                        |
| RE6/P1B/CCP6<br>RE6<br>P1B<br>CCP6 <sup>(4</sup>                                         | 60                                        | I/O<br>O<br>I/O      | ST<br>—<br>S/T        | Digital I/O.<br>ECCP1 PWM Output B.<br>Capture 6 input/Compare 6 output/PWM6 output.                                        |
| RE7/ECCP2/P2A<br>RE7<br>ECCP2 <sup>(2)</sup><br>P2A                                      | 59                                        | I/O<br>I/O<br>O      | ST<br>ST              | Digital I/O.<br>Capture 2 input/Compare 2 output/PWM2 output.<br>ECCP2 PWM Output A.                                        |
| Legend: TTL = TTL con<br>ST = Schmitt<br>I = Input<br>P = Power<br>$I^2C = I^2C^{TM}/SI$ | npatible input<br>Trigger input w<br>MBus | ∕ith C№              | 1OS levels            | CMOS= CMOS compatible input or outputAnalog= Analog inputO= OutputOD= Open-Drain (no P diode to VDD)                        |

#### TABLE 1-3: PIC18F6XK22 PINOUT I/O DESCRIPTIONS (CONTINUED)

Note 1: Default assignment for ECCP2 when the CCP2MX Configuration bit is set.

**2:** Alternate assignment for ECCP2 when the CCP2MX Configuration bit is cleared.

3: Not available on PIC18F65K22 and PIC18F85K22 devices.

4: The CC6, CCP7, CCP8 and CCP9 pin placement depends on the setting of the ECCPMX Configuration bit (CONFIG3H<1>).

#### **TABLE 1-4:** PIC18F8XK22 PINOUT I/O DESCRIPTIONS

| Din Nome              | Pin Number       | Pin   | Buffer    | Description                                          |
|-----------------------|------------------|-------|-----------|------------------------------------------------------|
|                       | TQFP             | Туре  | Туре      | Description                                          |
|                       | 9                |       |           | Master Clear (input) or programming voltage (input). |
| MCLR/RG5              |                  |       |           |                                                      |
| RG5                   |                  | I     | ST        | This pin is an active-low Reset to the device.       |
| MCLR                  |                  | I     | ST        | General purpose, input only pin.                     |
| OSC1/CLKI/RA7         | 49               |       |           | Oscillator crystal or external clock input.          |
| OSC1                  |                  | I     | CMOS      | Oscillator crystal input.                            |
| CLKI                  |                  | I     | CMOS      | External clock source input. Always associated       |
|                       |                  |       |           | with pin function, OSC1. (See related OSC1/CLKI,     |
|                       |                  |       |           | OSC2/CLKO pins.)                                     |
| RA7                   |                  | I/O   | TTL       | General purpose I/O pin.                             |
| OSC2/CLKO/RA6         | 50               |       |           | Oscillator crystal or clock output.                  |
| OSC2                  |                  | 0     | _         | Oscillator crystal output. Connects to crystal or    |
|                       |                  |       |           | resonator in Crystal Oscillator mode.                |
| CLKO                  |                  | 0     | _         | In certain oscillator modes, OSC2 pin outputs CLKO,  |
|                       |                  |       |           | which has 1/4 the frequency of OSC1 and denotes the  |
|                       |                  |       |           | instruction cycle rate.                              |
| RA6                   |                  | I/O   | TTL       | General purpose I/O pin.                             |
| Legend: TTL = TTL com | patible input    |       |           | CMOS = CMOS compatible input or output               |
| ST = Schmitt T        | rigger input wit | h CMC | OS levels | Analog = Analog input                                |

- = Input 1
- Ρ = Power
- $I^2C = I^2C^{\text{TM}}/\text{SMBus}$

Note 1: Default assignment for ECCP2 when the CCP2MX Configuration bit is set.

- 2: Alternate assignment for ECCP2 when the CCP2MX Configuration bit is cleared.
- 3: Not available on PIC18F65K22 and PIC18F85K22 devices.
- 4: PSP is available only in Microcontroller mode.
- 5: The CC6, CCP7, CCP8 and CCP9 pin placement depends on the setting of the ECCPMX Configuration bit (CONFIG3H<1>).

0

OD

= Output

= Open-Drain (no P diode to VDD)

## 6.6.3 MAPPING THE ACCESS BANK IN INDEXED LITERAL OFFSET MODE

The use of Indexed Literal Offset Addressing mode effectively changes how the lower part of Access RAM (00h to 5Fh) is mapped. Rather than containing just the contents of the bottom part of Bank 0, this mode maps the contents from Bank 0 and a user-defined "window" that can be located anywhere in the data memory space.

The value of FSR2 establishes the lower boundary of the addresses mapped into the window, while the upper boundary is defined by FSR2 plus 95 (5Fh). Addresses in the Access RAM above 5Fh are mapped as previously described. (See **Section 6.3.2 "Access Bank"**.) An example of Access Bank remapping in this addressing mode is shown in Figure 6-10. Remapping the Access Bank applies *only* to operations using the Indexed Literal Offset mode. Operations that use the BSR (Access RAM bit = 1) will continue to use Direct Addressing as before. Any Indirect or Indexed Addressing operation that explicitly uses any of the indirect file operands (including FSR2) will continue to operate as standard Indirect Addressing. Any instruction that uses the Access Bank, but includes a register address of greater than 05Fh, will use Direct Addressing and the normal Access Bank map.

## 6.6.4 BSR IN INDEXED LITERAL OFFSET MODE

Although the Access Bank is remapped when the extended instruction set is enabled, the operation of the BSR remains unchanged. Direct Addressing, using the BSR to select the data memory bank, operates in the same manner as previously described.

## FIGURE 6-10: REMAPPING THE ACCESS BANK WITH INDEXED LITERAL OFFSET ADDRESSING



#### 8.2 Address and Data Width

The PIC18F87K22 family of devices can be independently configured for different address and data widths on the same memory bus. Both address and data width are set by Configuration bits in the CONFIG3L register. As Configuration bits, this means that these options can only be configured by programming the device and are not controllable in software.

The BW bit selects an 8-bit or 16-bit data bus width. Setting this bit (default) selects a data width of 16 bits.

The ABW<1:0> bits determine both the program memory operating mode and the address bus width. The available options are 20-bit, 16-bit and 12-bit, as well as Microcontroller mode (external bus is disabled). Selecting a 16-bit or 12-bit width makes a corresponding number of high-order lines available for I/O functions. These pins are no longer affected by the setting of the EBDIS bit. For example, selecting a 16-Bit Addressing mode (ABW<1:0> = 01) disables A<19:16> and allows PORTH<3:0> to function without interruptions from the bus. Using the smaller address widths allows users to tailor the memory bus to the size of the external memory space for a particular design while freeing up pins for dedicated I/O operation.

Because the ABW bits have the effect of disabling pins for memory bus operations, it is important to always select an address width at least equal to the data width. If a 12-bit address width is used with a 16-bit data width, the upper four bits of data will not be available on the bus.

All combinations of address and data widths require multiplexing of address and data information on the same lines. The address and data multiplexing, as well as I/O ports made available by the use of smaller address widths, are summarized in Table 8-2.

## 8.2.1 ADDRESS SHIFTING ON THE EXTERNAL BUS

By default, the address presented on the external bus is the value of the PC. In practical terms, this means that addresses in the external memory device, below the top of on-chip memory, are unavailable to the microcontroller. To access these physical locations, the glue logic between the microcontroller and the external memory must somehow translate addresses.

To simplify the interface, the external bus offers an extension of Extended Microcontroller mode that automatically performs address shifting. This feature is controlled by the EASHFT Configuration bit. Setting this bit offsets addresses on the bus by the size of the microcontroller's on-chip program memory and sets the bottom address at 0000h. This allows the device to use the entire range of physical addresses of the external memory.

#### 8.2.2 21-BIT ADDRESSING

As an extension of 20-bit address width operation, the External Memory Bus can also fully address a 2-Mbyte memory space. This is done by using the Bus Address Bit 0 (BA0) control line as the Least Significant bit of the address. The UB and LB control signals may also be used with certain memory devices to select the upper and lower bytes within a 16-bit wide data word.

This addressing mode is available in both 8-Bit and certain 16-Bit Data Width modes. Additional details are provided in Section 8.6.3 "16-Bit Byte Select Mode" and Section 8.7 "8-Bit Data Width Mode".

| Data Width         | Address Width | Multiplexed Data and        | Address Only Lines                                | Ports Available |
|--------------------|---------------|-----------------------------|---------------------------------------------------|-----------------|
|                    |               | Corresponding Ports)        | Ports)                                            | for I/O         |
| 8-bit 12-bit AD<7: |               | AD<11:8><br>(PORTE<3:0>)    | PORTE<7:4>,<br>All of PORTH                       |                 |
|                    | 16-bit        | AD<7:0>                     | AD<15:8><br>(PORTE<7:0>)                          | All of PORTH    |
|                    | 20-bit        |                             | A<19:16>, AD<15:8><br>(PORTH<3:0>,<br>PORTE<7:0>) | _               |
|                    | 16-bit        | AD<15:0>                    | —                                                 | All of PORTH    |
| 16-bit             | 20-bit        | (PORTD<7:0>,<br>PORTE<7:0>) | A<19:16><br>(PORTH<3:0>)                          | _               |

#### TABLE 8-2: ADDRESS AND DATA LINES FOR DIFFERENT ADDRESS AND DATA WIDTHS

| TABLE 9-1: REGISTERS ASSOCIATED WITH DATA EEPROM MEMORY | TABLE 9-1: | <b>REGISTERS ASSOCIATED WITH DATA EEPROM MEMORY</b> |
|---------------------------------------------------------|------------|-----------------------------------------------------|
|---------------------------------------------------------|------------|-----------------------------------------------------|

| Name   | Bit 7    | Bit 6          | Bit 5          | Bit 4         | Bit 3 | Bit 2  | Bit 1         | Bit 0  |
|--------|----------|----------------|----------------|---------------|-------|--------|---------------|--------|
| INTCON | GIE/GIEH | PEIE/GIEL      | TMR0IE         | INT0IE        | RBIE  | TMR0IF | <b>INT0IF</b> | RBIF   |
| EEADRH | EEPROM A | ddress Registe | er High Byte   |               |       |        |               |        |
| EEADR  | EEPROM A | ddress Regist  | er Low Byte    |               |       |        |               |        |
| EEDATA | EEPROM D | ata Register   |                |               |       |        |               |        |
| EECON2 | EEPROM C | ontrol Registe | er 2 (not a ph | ysical regist | er)   |        |               |        |
| EECON1 | EEPGD    | CFGS           | —              | FREE          | WRERR | WREN   | WR            | RD     |
| IPR6   | —        | —              | —              | EEIP          | —     | CMP3IP | CMP2IP        | CMP1IP |
| PIR6   | —        | —              | —              | EEIF          | —     | CMP3IF | CMP2IF        | CMP1IF |
| PIE6   | _        |                | _              | EEIE          | _     | CMP3IE | CMP2IE        | CMP1IE |

Legend: — = unimplemented, read as '0'. Shaded cells are not used during Flash/EEPROM access.

### 12.0 I/O PORTS

Depending on the device selected and features enabled, there are up to nine ports available. Some pins of the I/O ports are multiplexed with an alternate function from the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin.

Each port has three memory mapped registers for its operation:

- TRIS register (Data Direction register)
- PORT register (reads the levels on the pins of the device)
- LAT register (Output Latch register)

Reading the PORT register reads the current status of the pins, whereas writing to the PORT register writes to the Output Latch (LAT) register.

Setting a TRIS bit (= 1) makes the corresponding port pin an input (putting the corresponding output driver in a High-Impedance mode). Clearing a TRIS bit (= 0) makes the corresponding port pin an output (i.e., puts the contents of the corresponding LAT bit on the selected pin).

The Output Latch (LAT register) is useful for read-modify-write operations on the value that the I/O pins are driving. Read-modify-write operations on the LAT register read and write the latched output value for the PORT register.

A simplified model of a generic I/O port, without the interfaces to other peripherals, is shown in Figure 12-1.

FIGURE 12-1: GENERIC I/O PORT OPERATION



#### 12.1 I/O Port Pin Capabilities

When developing an application, the capabilities of the port pins must be considered. Outputs on some pins have higher output drive strength than others. Similarly, some pins can tolerate higher than VDD input levels.

All of the digital ports are 5.5V input tolerant. The analog ports have the same tolerance – having clamping diodes implemented internally.

#### 12.1.1 PIN OUTPUT DRIVE

When used as digital I/O, the output pin drive strengths vary, according to the pins' grouping, to meet the needs for a variety of applications. In general, there are two classes of output pins, in terms of drive capability:

- Outputs designed to drive higher current loads, such as LEDs:
  - PORTA PORTB
  - PORTC
- Outputs with lower drive levels, but capable of driving normal digital circuit loads with a high input impedance. Able to drive LEDs, but only those with smaller current requirements:
  - PORTD PORTE
  - PORTE PORTG
  - PORTH(†) PORTJ(†)
    - † These ports are not available on 64-pin devices.

#### 12.1.2 PULL-UP CONFIGURATION

Four of the I/O ports (PORTB, PORTD, PORTE and PORTJ) implement configurable weak pull-ups on all pins. These are internal pull-ups that allow floating digital input signals to be pulled to a consistent level without the use of external resistors.

The pull-ups are enabled with a single bit for each of the ports: RBPU (INTCON2<7>) for PORTB, and RDPU, REPU and RJPU (PADCFG1<7:5>) for the other ports.

#### 14.4 Timer1 16-Bit Read/Write Mode

Timer1 can be configured for 16-bit reads and writes. When the RD16 control bit (T1CON<1>) is set, the address for TMR1H is mapped to a buffer register for the high byte of Timer1. A read from TMR1L loads the contents of the high byte of Timer1 into the Timer1 High Byte Buffer register. This provides the user with the ability to accurately read all 16 bits of Timer1 without having to determine whether a read of the high byte, followed by a read of the low byte, has become invalid due to a rollover between reads.

A write to the high byte of Timer1 must also take place through the TMR1H Buffer register. The Timer1 high byte is updated with the contents of TMR1H when a write occurs to TMR1L. This allows a user to write all 16 bits at once to both the high and low bytes of Timer1.

The high byte of Timer1 is not directly readable or writable in this mode. All reads and writes must take place through the Timer1 High Byte Buffer register. Writes to TMR1H do not clear the Timer1 prescaler; the prescaler is only cleared on writes to TMR1L.

#### 14.5 SOSC Oscillator

An on-chip crystal oscillator circuit is incorporated between pins, SOSCI (input) and SOSCO (amplifier output). It is enabled by any peripheral that requests it. There are eight ways the SOSC can be enabled: if the SOSC is selected as the source by any of the odd timers, which is done by each respective SOSCEN bit (TxCON<3>), if the SOSC is selected as the RTCC source by the RTCOSC Configuration bit (CONFIG3L<1>), if the SOSC is selected as the CPU clock source by the SCS bits (OSCCON<1:0>) or if the SOSCGO bit is set (OSCCON2<3>). The SOSCGO bit is used to warm up the SOSC so that it is ready before any peripheral requests it. The oscillator is a low-power circuit, rated for 32 kHz crystals. It will continue to run during all power-managed modes. The circuit for a typical low-power oscillator is depicted in Figure 14-2. Table 14-2 provides the capacitor selection for the SOSC oscillator.

The user must provide a software time delay to ensure proper start-up of the SOSC oscillator.

#### FIGURE 14-2:

#### EXTERNAL COMPONENTS FOR THE SOSC LOW-POWER OSCILLATOR



# TABLE 14-2:CAPACITOR SELECTION FOR<br/>THE TIMER<br/>OSCILLATOR<sup>(2,3,4,5)</sup>

| Oscillator<br>Type       | Freq.                                                                                                                                                                          | C1                                                          | C2                                             |  |  |  |  |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------|--|--|--|--|
| LP                       | 32 kHz                                                                                                                                                                         | 12 pF <sup>(1)</sup>                                        | 12 pF <sup>(1)</sup>                           |  |  |  |  |
| Note 1: 1                | Microchip suggests these values as a starting point in validating the oscillator circuit.                                                                                      |                                                             |                                                |  |  |  |  |
| 2:  <br>i                | Higher capacitance increases the stabil-<br>ity of the oscillator, but also increases the<br>start-up time.                                                                    |                                                             |                                                |  |  |  |  |
| 3: 5<br>(<br>;<br>;<br>; | Since each resonator/crystal has its own<br>characteristics, the user should consult<br>the resonator/crystal manufacturer for<br>appropriate values of external<br>components |                                                             |                                                |  |  |  |  |
| 4: (                     | Capacitor valu<br>ance only. Valu<br>of a CL = 10<br>SOSCSEL<1:0                                                                                                               | ues are for o<br>ues listed wou<br>) pF rated o<br>)> = 11. | design guid-<br>Ild be typical<br>crystal when |  |  |  |  |
| 5: I                     | ncorrect capa                                                                                                                                                                  | citance value<br>not meeting                                | may result in the crystal                      |  |  |  |  |

The SOSC crystal oscillator drive level is determined based on the SOSCSEL<1:0> (CONFIG1L<4:3>) Configuration bits. The Higher Drive Level mode, SOSCSEL<1:0> = 11, is intended to drive a wide variety of 32.768 kHz crystals with a variety of Capacitance Load (CL) ratings.

manufacturer's tolerance specification.



| Alarm Mask Setting<br>AMASK<3:0>                                 | Day of the<br>Week | e<br>Month Day | Hours | Minutes Seconds |  |  |  |
|------------------------------------------------------------------|--------------------|----------------|-------|-----------------|--|--|--|
| 0000 – Every half second<br>0001 – Every second                  |                    |                |       | :               |  |  |  |
| 0010 – Every 10 seconds                                          |                    |                |       | :               |  |  |  |
| 0011 – Every minute                                              |                    |                |       | : : : : :       |  |  |  |
| 0100 – Every 10 minutes                                          |                    |                |       | : m : s s       |  |  |  |
| 0101 – Every hour                                                |                    |                |       | : m m : s s     |  |  |  |
| 0110 – Every day                                                 |                    |                | h h   | : m m : s s     |  |  |  |
| 0111 – Every week                                                | d                  |                | hh    | : m m : s s     |  |  |  |
| 1000 – Every month                                               |                    |                | h h   | : m m : s s     |  |  |  |
| 1001 – Every year <sup>(1)</sup>                                 |                    | m m / d d      | hh    | : m m : s s     |  |  |  |
| <b>Note 1:</b> Annually, except when configured for February 29. |                    |                |       |                 |  |  |  |

When ALRMCFG = 00 and the CHIME bit = 0 (ALRMCFG<6>), the repeat function is disabled and only a single alarm will occur. The alarm can be repeated up to 255 times by loading the ALRMRPT register with FFh.

After each alarm is issued, the ALRMRPT register is decremented by one. Once the register has reached '00', the alarm will be issued one last time.

After the alarm is issued a last time, the ALRMEN bit is cleared automatically and the alarm is turned off. Indefinite repetition of the alarm can occur if the CHIME bit = 1.

When CHIME = 1, the alarm is not disabled when the ALRMRPT register reaches '00', but it rolls over to FF and continues counting indefinitely.

#### 18.3.2 ALARM INTERRUPT

At every alarm event, an interrupt is generated. Additionally, an alarm pulse output is provided that operates at half the frequency of the alarm.

The alarm pulse output is completely synchronous with the RTCC clock and can be used as a trigger clock to other peripherals. This output is available on the RTCC pin. The output pulse is a clock with a 50% duty cycle and a frequency half that of the alarm event (see Figure 18-6).

The RTCC pin also can output the seconds clock. The user can select between the alarm pulse, generated by the RTCC module, or the seconds clock output.

The RTSECSEL<1:0> bits (PADCFG1<2:1>) select between these two outputs:

- Alarm pulse RTSECSEL<1:0> = 00
- Seconds clock RTSECSEL<1:0> = 01

#### REGISTER 19-1: CCPxCON: CCPx CONTROL REGISTER (CCP4-CCP10 MODULES)<sup>(1)</sup>

#### bit 3-0 CCPxM<3:0>: CCPx Module Mode Select bits<sup>(2)</sup>

- 0000 = Capture/Compare/PWM disabled (resets CCPx module)
- 0001 = Reserved
- 0010 = Compare mode, toggle output on match (CCPxIF bit is set)
- 0011 = Reserved
- 0100 = Capture mode: every falling edge
- 0101 = Capture mode: every rising edge
- 0110 = Capture mode: every 4th rising edge
- 0111 = Capture mode: every 16th rising edge
- 1000 = Compare mode: initialize CCPx pin low; on compare match, force CCPx pin high (CCPxIF bit is set)
- 1001 = Compare mode: initialize CCPx pin high; on compare match, force CCPx pin low (CCPxIF bit is set)
- 1010 = Compare mode: generate software interrupt on compare match (CCPxIF bit is set, CCPx pin reflects I/O state)
- 1011 = Compare mode: Special Event Trigger; reset timer on CCPx match (CCPxIF bit is set)
- 11xx = PWM mode

**2:** CCPxM<3:0> = 1011 will only reset the timer and not start AN A/D conversion on CCPx match.

#### REGISTER 19-2: CCPTMRS1: CCP TIMER SELECT REGISTER 1

| R/W-0   | R/W-0   | U-0 | R/W-0   | U-0 | R/W-0   | R/W-0   | R/W-0   |
|---------|---------|-----|---------|-----|---------|---------|---------|
| C7TSEL1 | C7TSEL0 | —   | C6TSEL0 | —   | C5TSEL0 | C4TSEL1 | C4TSEL0 |
| bit 7   |         |     |         |     |         |         | bit 0   |

| Legend:      |                                                                                                                          |                                                                                                                                                          |                                |                    |  |  |
|--------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------|--|--|
| R = Readal   | ble bit                                                                                                                  | W = Writable bit                                                                                                                                         | U = Unimplemented bit,         | read as '0'        |  |  |
| -n = Value a | at POR                                                                                                                   | '1' = Bit is set                                                                                                                                         | '0' = Bit is cleared           | x = Bit is unknown |  |  |
| bit 7-6      | C7TSEL<br>00 = CC<br>01 = CC<br>10 = CC<br>11 = CC                                                                       | .<1:0>: CCP7 Timer Selection<br>P7 is based off of TMR1/TMR<br>P7 is based off of TMR5/TMR<br>P7 is based off of TMR5/TMR<br>P7 is based off of TMR5/TMR | n bits<br>R2<br>R4<br>R6<br>R8 |                    |  |  |
| bit 5        | Unimple                                                                                                                  | emented: Read as '0'                                                                                                                                     |                                |                    |  |  |
| bit 4        | C6TSEL<br>0 = CCF<br>1 = CCF                                                                                             | <b>.0:</b> CCP6 Timer Selection bit<br>P6 is based off of TMR1/TMR2<br>P6 is based off of TMR5/TMR2                                                      | 2<br>2                         |                    |  |  |
| bit 3        | Unimple                                                                                                                  | emented: Read as '0'                                                                                                                                     |                                |                    |  |  |
| bit 2        | t 2 <b>C5TSEL0:</b> CCP5 Timer Selection bit<br>0 = CCP5 is based off of TMR1/TMR2<br>1 = CCP5 is based off of TMR5/TMR4 |                                                                                                                                                          |                                |                    |  |  |
| bit 1-0      | C4TSEL<br>00 = CC<br>01 = CC<br>10 = CC<br>11 = Re                                                                       | .<1:0>: CCP4 Timer Selection<br>:P4 is based off of TMR1/TMR<br>:P4 is based off of TMR3/TMR<br>:P4 is based off of TMR3/TMR<br>served; do not use       | n bits<br>R2<br>R4<br>R6       |                    |  |  |

**Note 1:** The CCP9 and CCP10 modules are not available on devices with 32 Kbytes of program memory (PIC18FX5K22).

#### 21.3.1 REGISTERS

Each MSSP module has four registers for SPI mode operation. These are:

- MSSPx Control Register 1 (SSPxCON1)
- MSSPx Status Register (SSPxSTAT)
- Serial Receive/Transmit Buffer Register (SSPxBUF)
- MSSPx Shift Register (SSPxSR) Not directly accessible

SSPxCON1 and SSPxSTAT are the control and status registers in SPI mode operation. The SSPxCON1 register is readable and writable. The lower 6 bits of the SSPxSTAT are read-only. The upper two bits of the SSPxSTAT are read/write.

SSPxSR is the shift register used for shifting data in or out. SSPxBUF is the buffer register to which data bytes are written to or read from.

In receive operations, SSPxSR and SSPxBUF together create a double-buffered receiver. When SSPxSR receives a complete byte, it is transferred to SSPxBUF and the SSPxIF interrupt is set.

During transmission, the SSPxBUF is not double-buffered. A write to SSPxBUF will write to both SSPxBUF and SSPxSR.

#### REGISTER 21-1: SSPxSTAT: MSSPx STATUS REGISTER (SPI MODE)

| R/W-0         | R/W-0                                                                                                                                                                                                             | R-0                                                                                 | R-0                                                    | R-0                                              | R-0              | R-0             | R-0         |  |  |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------|------------------|-----------------|-------------|--|--|
| SMP           | CKE <sup>(1)</sup>                                                                                                                                                                                                | D/A                                                                                 | Р                                                      | S                                                | R/W              | UA              | BF          |  |  |
| bit 7         | 7                                                                                                                                                                                                                 |                                                                                     |                                                        |                                                  |                  |                 |             |  |  |
|               |                                                                                                                                                                                                                   |                                                                                     |                                                        |                                                  |                  |                 |             |  |  |
| Legend:       |                                                                                                                                                                                                                   |                                                                                     |                                                        |                                                  |                  |                 |             |  |  |
| R = Readable  | e bit                                                                                                                                                                                                             | W = Writable                                                                        | oit                                                    | U = Unimplem                                     | nented bit, read | d as '0'        |             |  |  |
| -n = Value at | POR                                                                                                                                                                                                               | '1' = Bit is set                                                                    |                                                        | '0' = Bit is clea                                | ared             | x = Bit is unkr | iown        |  |  |
| bit 7         | SMP: Sample<br>SPI Master m<br>1 = Input data<br>0 = Input data<br>SPI Slave mo<br>SMP must be                                                                                                                    | e bit<br>ode:<br>a is sampled at<br>a is sampled at<br><u>de:</u><br>cleared when a | the end of data<br>the middle of c<br>SPI is used in a | a output time<br>lata output time<br>Slave mode. | 9                |                 |             |  |  |
| bit 6         | <b>CKE:</b> SPI Clock Select bit <sup>(1)</sup><br>1 = Transmit occurs on the transition from active to Idle clock state<br>0 = Transmit occurs on the transition from Idle to active clock state                 |                                                                                     |                                                        |                                                  |                  |                 |             |  |  |
| bit 5         | <b>D/A:</b> Data/Ade<br>Used in I <sup>2</sup> C™                                                                                                                                                                 | dress bit<br>mode only.                                                             |                                                        |                                                  |                  |                 |             |  |  |
| bit 4         | P: Stop bit<br>Used in I <sup>2</sup> C m                                                                                                                                                                         | node only. This                                                                     | bit is cleared w                                       | /hen the MSSP                                    | Px module is di  | sabled; SSPEN   | is cleared. |  |  |
| bit 3         | <b>S:</b> Start bit<br>Used in I <sup>2</sup> C m                                                                                                                                                                 | node only.                                                                          |                                                        |                                                  |                  |                 |             |  |  |
| bit 2         | <b>R/W:</b> Read/W<br>Used in I <sup>2</sup> C m                                                                                                                                                                  | rite Information                                                                    | bit                                                    |                                                  |                  |                 |             |  |  |
| bit 1         | <b>UA:</b> Update A<br>Used in I <sup>2</sup> C m                                                                                                                                                                 | Address bit<br>node only.                                                           |                                                        |                                                  |                  |                 |             |  |  |
| bit 0         | <ul> <li>Used in FC mode only.</li> <li><b>BF:</b> Buffer Full Status bit (Receive mode only)</li> <li>1 = Receive is complete, SSPxBUF is full</li> <li>0 = Receive is not complete, SSPxBUF is empty</li> </ul> |                                                                                     |                                                        |                                                  |                  |                 |             |  |  |

Note 1: Polarity of clock state is set by the CKP bit (SSPxCON1<4>).

### 21.4 I<sup>2</sup>C Mode

The MSSP module in I<sup>2</sup>C mode fully implements all master and slave functions (including general call support), and provides interrupts on Start and Stop bits in hardware to determine a free bus (multi-master function). The MSSP module implements the standard mode specifications, as well as 7-bit and 10-bit addressing.

Two pins are used for data transfer:

- Serial Clock (SCLx) RC3/SCK1/SCL1 or RD6/SCK2/SCL2
- Serial Data (SDAx) RC4/SDI1/SDA1 or RD5/SDI2/SDA2

The user must configure these pins as inputs by setting the associated TRIS bits.



#### 21.4.1 REGISTERS

The MSSP module has seven registers for  ${\rm I}^2{\rm C}$  operation. These are:

- MSSPx Control Register 1 (SSPxCON1)
- MSSPx Control Register 2 (SSPxCON2)
- MSSPx Status Register (SSPxSTAT)
- Serial Receive/Transmit Buffer Register (SSPxBUF)
- MSSPx Shift Register (SSPxSR) Not directly accessible
- MSSPx Address Register (SSPxADD)
- I<sup>2</sup>C Slave Address Mask Register (SSPxMSK)

SSPxCON1, SSPxCON2 and SSPxSTAT are the control and status registers in I<sup>2</sup>C mode operation. The SSPxCON1 and SSPxCON2 registers are readable and writable. The lower 6 bits of the SSPxSTAT are read-only. The upper two bits of the SSPxSTAT are read/write.

SSPxSR is the shift register used for shifting data in or out. SSPxBUF is the buffer register to which data bytes are written to or read from.

SSPxADD contains the slave device address when the MSSP is configured in  $I^2C$  Slave mode. When the MSSP is configured in Master mode, the lower seven bits of SSPxADD act as the Baud Rate Generator reload value.

SSPxMSK holds the slave address mask value when the module is configured for 7-Bit Address Masking mode. While it is a separate register, it shares the same SFR address as SSPxADD; it is only accessible when the SSPM<3:0> bits are specifically set to permit access. Additional details are provided in Section 21.4.3.4 "7-Bit Address Masking Mode".

In receive operations, SSPxSR and SSPxBUF together, create a double-buffered receiver. When SSPxSR receives a complete byte, it is transferred to SSPxBUF and the SSPxIF interrupt is set.

During transmission, the SSPxBUF is not double-buffered. A write to SSPxBUF will write to both SSPxBUF and SSPxSR.

#### 21.4.7.2 Clock Arbitration

Clock arbitration occurs when the master, during any receive, transmit or Repeated Start/Stop condition, deasserts the SCLx pin (SCLx allowed to float high). When the SCLx pin is allowed to float high, the Baud Rate Generator (BRG) is suspended from counting until the SCLx pin is actually sampled high. When the

SCLx pin is sampled high, the Baud Rate Generator is reloaded with the contents of SSPxADD<6:0> and begins counting. This ensures that the SCLx high time will always be at least one BRG rollover count in the event that the clock is held low by an external device (Figure 21-20).





# PIC18F87K22 FAMILY

| Name      | Bit 7       | Bit 6         | Bit 5       | Bit 4          | Bit 3        | Bit 2       | Bit 1         | Bit 0  |
|-----------|-------------|---------------|-------------|----------------|--------------|-------------|---------------|--------|
| INTCON    | GIE/GIEH    | PEIE/GIEL     | TMR0IE      | INT0IE         | RBIE         | TMR0IF      | INT0IF        | RBIF   |
| PIR1      | PSPIF       | ADIF          | RC1IF       | TX1IF          | SSP1IF       | TMR1GIF     | TMR2IF        | TMR1IF |
| PIE1      | PSPIE       | ADIE          | RC1IE       | TX1IE          | SSP1IE       | TMR1GIE     | TMR2IE        | TMR1IE |
| IPR1      | PSPIP       | ADIP          | RC1IP       | TX1IP          | SSP1IP       | TMR1GIP     | TMR2IP        | TMR1IP |
| PIR3      | TMR5GIF     | —             | RC2IF       | TX2IF          | CTMUIF       | CCP2IF      | CCP1IF        | RTCCIF |
| PIE3      | TMR5GIE     | —             | RC2IE       | TX2IE          | CTMUIE       | CCP2IE      | CCP1IE        | RTCCIE |
| IPR3      | TMR5GIP     | —             | RC2IP       | TX2IP          | CTMUIP       | CCP2IP      | CCP1IP        | RTCCIP |
| RCSTA1    | SPEN        | RX9           | SREN        | CREN           | ADDEN        | FERR        | OERR          | RX9D   |
| RCREG1    | EUSART1 R   | eceive Regist | er          |                |              |             |               |        |
| TXSTA1    | CSRC        | TX9           | TXEN        | SYNC           | SENDB        | BRGH        | TRMT          | TX9D   |
| BAUDCON1  | ABDOVF      | RCIDL         | RXDTP       | TXCKP          | BRG16        | —           | WUE           | ABDEN  |
| SPBRGH1   | EUSART1 B   | aud Rate Ger  | erator Regi | ster High By   | te           |             |               |        |
| SPBRG1    | EUSART1 B   | aud Rate Ger  | erator Regi | ster           |              |             |               |        |
| RCSTA2    | SPEN        | RX9           | SREN        | CREN           | ADDEN        | FERR        | OERR          | RX9D   |
| RCREG2    | EUSART2 R   | eceive Regist | er          |                |              |             |               |        |
| TXSTA2    | CSRC        | TX9           | TXEN        | SYNC           | SENDB        | BRGH        | TRMT          | TX9D   |
| BAUDCON2  | ABDOVF      | RCIDL         | RXDTP       | TXCKP          | BRG16        | _           | WUE           | ABDEN  |
| SPBRGH2   | EUSART2 Ba  | aud Rate Ger  | erator Regi | ster High By   | te           |             |               |        |
| SPBRG2    | EUSART2 B   | aud Rate Ger  | erator Regi | ster           |              |             |               |        |
| ODCON3    | U2OD        | U10D          | —           | —              | —            | _           | —             | CTMUDS |
| PMD0      | CCP3MD      | CCP2MD        | CCP1MD      | UART2MD        | UART1MD      | SSP2MD      | SSP1MD        | ADCMD  |
| Logond: - | unimplement | od road as '0 | ' Shaded c  | alle ara not i | end for sync | hronous mas | ter recention |        |

#### **REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER RECEPTION** TABLE 22-8:

Legend: = unimplemented, read as '0'. Shaded cells are not used for synchronous master reception.

#### REGISTER 23-10: ANCON2: A/D PORT CONFIGURATION REGISTER 2

| R/W-1                  | R/W-1                  | R/W-1                  | R/W-1                  | R/W-1   | R/W-1   | R/W-1   | R/W-1   |
|------------------------|------------------------|------------------------|------------------------|---------|---------|---------|---------|
| ANSEL23 <sup>(1)</sup> | ANSEL22 <sup>(1)</sup> | ANSEL21 <sup>(1)</sup> | ANSEL20 <sup>(1)</sup> | ANSEL19 | ANSEL18 | ANSEL17 | ANSEL16 |
| bit 7                  |                        |                        |                        |         |         |         | bit 0   |
|                        |                        |                        |                        |         |         |         |         |
| Legend:                |                        |                        |                        |         |         |         |         |

| Legena.           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | 1 as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

#### bit 7-0 ANSEL<23:16>: Analog Port Configuration bits (AN23 through AN16)<sup>(1)</sup>

- 1 = Pin is configured as an analog channel; digital input is disabled and any inputs read as '0'
   0 = Pin is configured as a digital port
- **Note 1:** AN15 through AN12 and AN23 through AN20 are implemented only on 80-pin devices. For 64-pin devices, the corresponding ANSELx bits are still implemented for these channels, but have no effect.

The analog reference voltage is software-selectable to either the device's positive and negative supply voltage (AVDD and AVSS) or the voltage level on the RA3/AN3/VREF+ and RA2/AN2/VREF- pins. VREF+ has two additional Internal Reference Voltage selections: 2.048V and 4.096V.

The A/D Converter can uniquely operate while the device is in Sleep mode. To operate in Sleep, the A/D conversion clock must be derived from the A/D Converter's internal RC oscillator.

The output of the Sample-and-Hold (S/H) is the input into the converter, which generates the result via successive approximation.

Each port pin associated with the A/D Converter can be configured as an analog input or a digital I/O. The ADRESH and ADRESL registers contain the result of the A/D conversion. When the A/D conversion is complete, the result is loaded into the ADRESH:ADRESL register pair, the GO/DONE bit (ADCON0<1>) is cleared and the A/D Interrupt Flag bit, ADIF (PIR1<6>), is set.

A device Reset forces all registers to their Reset state. This forces the A/D module to be turned off and any conversion in progress is aborted. The value in the ADRESH:ADRESL register pair is not modified for a Power-on Reset. These registers will contain unknown data after a Power-on Reset.

The block diagram of the A/D module is shown in Figure 23-4.

## 27.5 Measuring Capacitance with the CTMU

There are two ways to measure capacitance with the CTMU. The absolute method measures the actual capacitance value. The relative method only measures for any change in the capacitance.

#### 27.5.1 ABSOLUTE CAPACITANCE MEASUREMENT

For absolute capacitance measurements, both the current and capacitance calibration steps found in **Section 27.4 "Calibrating the CTMU Module"** should be followed.

To perform these measurements:

- 1. Initialize the A/D Converter.
- 2. Initialize the CTMU.
- 3. Set EDG1STAT.
- 4. Wait for a fixed delay, T.
- 5. Clear EDG1STAT.
- 6. Perform an A/D conversion.
- 7. Calculate the total capacitance, CTOTAL = (I \* T)/V, where:
  - I is known from the current source measurement step (Section 27.4.1 "Current Source Calibration")
  - · T is a fixed delay
  - V is measured by performing an A/D conversion
- 8. Subtract the stray and A/D capacitance (COFFSET from Section 27.4.2 "Capacitance Calibration") from CTOTAL to determine the measured capacitance.

#### 27.5.2 RELATIVE CHARGE MEASUREMENT

Not all applications require precise capacitance measurements. When detecting a valid press of a capacitance-based switch, only a relative change of capacitance needs to be detected.

In such an application, when the switch is open (or not touched), the total capacitance is the capacitance of the combination of the board traces, the A/D Converter and other elements. A larger voltage will be measured by the A/D Converter. When the switch is closed (or touched), the total capacitance is larger due to the addition of the capacitance of the human body to the above listed capacitances and a smaller voltage will be measured by the A/D Converter.

To detect capacitance changes simply:

- 1. Initialize the A/D Converter and the CTMU.
- 2. Set EDG1STAT.
- 3. Wait for a fixed delay.
- 4. Clear EDG1STAT.
- 5. Perform an A/D conversion.

The voltage measured by performing the A/D conversion is an indication of the relative capacitance. In this case, no calibration of the current source or circuit capacitance measurement is needed. (For a sample software routine for a capacitive touch switch, see Example 27-4.)

#### 31.1 DC Characteristics: Supply Voltage PIC18F87K22 Family (Industrial/Extended)

| PIC18F87K22 Family<br>(Industrial/Extended) |        |                                                                                                                                                                   |                              |                          |                              |        |                                                       |
|---------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------------------|------------------------------|--------|-------------------------------------------------------|
| Param<br>No.                                | Symbol | Characteristic                                                                                                                                                    | Min                          | Тур                      | Мах                          | Units  | Conditions                                            |
| D001                                        | Vdd    | Supply Voltage                                                                                                                                                    | 1.8<br>1.8                   |                          | 3.6<br>5.5                   | V<br>V | ENVREG tied to Vss<br>ENVREG tied to VDD              |
| D001C                                       | AVdd   | Analog Supply Voltage                                                                                                                                             | Vdd - 0.3                    |                          | VDD + 0.3                    | V      |                                                       |
| D001D                                       | AVss   | Analog Ground Potential                                                                                                                                           | Vss – 0.3                    | _                        | Vss + 0.3                    | V      |                                                       |
| D002                                        | Vdr    | RAM Data Retention<br>Voltage <sup>(1)</sup>                                                                                                                      | 1.5                          | _                        | —                            | V      |                                                       |
| D003                                        | VPOR   | VDD Start Voltage<br>to Ensure Internal<br>Power-on Reset Signal                                                                                                  | _                            |                          | 0.7                          | V      | See Section 5.3 "Power-on<br>Reset (POR)" for details |
| D004                                        | Svdd   | <b>VDD Rise Rate</b><br>to Ensure Internal<br>Power-on Reset Signal                                                                                               | 0.05                         | _                        | _                            | V/ms   | See Section 5.3 "Power-on<br>Reset (POR)" for details |
| D005                                        | Bvdd   | Brown-out Reset<br>Voltage (High/Medium/<br>Low-Power mode) <sup>(2)</sup><br>BORV<1:0> = 11 <sup>(3)</sup><br>BORV<1:0> = 10<br>BORV<1:0> = 01<br>BORV<1:0> = 00 | 1.69<br>1.88<br>2.53<br>2.82 | 1.8<br>2.0<br>2.7<br>3.0 | 1.91<br>2.12<br>2.86<br>3.18 |        |                                                       |

Note 1: This is the limit to which VDD can be lowered in Sleep mode, or during a device Reset, without losing RAM data.

**2:** The following values are taken in HP-BOR mode.

3: The device will operate normally until Brown-out Reset occurs, even though VDD may be below VDDMIN.

#### 31.2 DC Characteristics: Power-Down and Supply Current PIC18F87K22 Family (Industrial/Extended)

| PIC18F87K22 Family<br>(Industrial/Extended) |                                         |      |      |       |            |                           |  |  |  |  |
|---------------------------------------------|-----------------------------------------|------|------|-------|------------|---------------------------|--|--|--|--|
| Param<br>No.                                | Device                                  | Тур  | Max  | Units | Conditions |                           |  |  |  |  |
|                                             | Power-Down Current (IPD) <sup>(1)</sup> |      |      |       |            |                           |  |  |  |  |
|                                             | All devices                             | 10   | 500  | nA    | -40°C      |                           |  |  |  |  |
|                                             |                                         | 20   | 500  | nA    | +25°C      | VDD = 1.8V <sup>(4)</sup> |  |  |  |  |
|                                             |                                         | 120  | 600  | nA    | +60°C      | (Sleep mode)              |  |  |  |  |
|                                             |                                         | 630  | 1800 | nA    | +85°C      | Regulator Disabled        |  |  |  |  |
|                                             |                                         | 4    | 9    | μA    | +125°C     |                           |  |  |  |  |
|                                             | All devices                             | 50   | 700  | nA    | -40°C      |                           |  |  |  |  |
|                                             |                                         | 60   | 700  | nA    | +25°C      | VDD = 3.3V <sup>(4)</sup> |  |  |  |  |
|                                             |                                         | 170  | 800  | nA    | +60°C      | (Sleep mode)              |  |  |  |  |
|                                             |                                         | 700  | 2700 | nA    | +85°C      | Regulator Disabled        |  |  |  |  |
|                                             |                                         | 5    | 11   | μA    | +125°C     |                           |  |  |  |  |
|                                             | All devices                             | 350  | 1300 | nA    | -40°C      |                           |  |  |  |  |
|                                             |                                         | 400  | 1400 | nA    | +25°C      | VDD = 5V <sup>(5)</sup>   |  |  |  |  |
|                                             |                                         | 550  | 1500 | nA    | +60°C      | (Sleep mode)              |  |  |  |  |
|                                             |                                         | 1350 | 4000 | nA    | +85°C      | Regulator Enabled         |  |  |  |  |
|                                             |                                         | 6    | 12   | μA    | +125°C     | 7                         |  |  |  |  |

**Note 1:** The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in a high-impedance state and tied to VDD or Vss, and all features that add delta current are disabled (such as WDT, SOSC oscillator, BOR, etc.).

2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption.

The test conditions for all IDD measurements in Active Operation mode are:

OSC1 = External square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD;

- MCLR = VDD; WDT enabled/disabled as specified.
- **3:** Standard, low-cost 32 kHz crystals have an operating temperature range of -10°C to +70°C. Extended temperature crystals are available at a much higher cost.

4: Voltage regulator disabled (ENVREG = 0, tied to Vss, RETEN (CONFIG1L<0>) = 1).

- 5: Voltage regulator enabled (ENVREG = 1, tied to VDD, SRETEN (WDTCON<4>) = 1 and RETEN (CONFIG1L<0>) = 0).
- 6: 48 MHz, maximum frequency at +125°C.

#### 31.5 AC (Timing) Characteristics

#### 31.5.1 TIMING PARAMETER SYMBOLOGY

The timing parameter symbols have been created following one of the following formats:

| 1. TppS2ppS                | 3                               | 3. TCC:ST | (I <sup>2</sup> C specifications only) |
|----------------------------|---------------------------------|-----------|----------------------------------------|
| 2. TppS                    |                                 | 4. Ts     | (I <sup>2</sup> C specifications only) |
| Т                          |                                 |           |                                        |
| F                          | Frequency                       | Т         | Time                                   |
| Lowercase le               | etters (pp) and their meanings: |           |                                        |
| рр                         |                                 |           |                                        |
| сс                         | CCP1                            | osc       | OSC1                                   |
| ck                         | CLKO                            | rd        | RD                                     |
| cs                         | CS                              | rw        | RD or WR                               |
| di                         | SDI                             | SC        | SCK                                    |
| do                         | SDO                             | SS        | SS                                     |
| dt                         | Data in                         | tO        | TOCKI                                  |
| io                         | I/O port                        | t1        | T1CKI                                  |
| mc                         | MCLR                            | wr        | WR                                     |
| Uppercase le               | etters and their meanings:      |           |                                        |
| S                          |                                 |           |                                        |
| F                          | Fall                            | Р         | Period                                 |
| Н                          | High                            | R         | Rise                                   |
| I                          | Invalid (High-impedance)        | V         | Valid                                  |
| L                          | Low                             | Z         | High-impedance                         |
| I <sup>2</sup> C only      |                                 |           |                                        |
| AA                         | output access                   | High      | High                                   |
| BUF                        | Bus free                        | Low       | Low                                    |
| TCC:ST (I <sup>2</sup> C s | specifications only)            |           |                                        |
| CC                         |                                 |           |                                        |
| HD                         | Hold                            | SU        | Setup                                  |
| ST                         |                                 |           |                                        |
| DAT                        | DATA input hold                 | STO       | Stop condition                         |
| STA                        | Start condition                 |           |                                        |

## PIC18F87K22 FAMILY

| Operation                                   |        | 296  |
|---------------------------------------------|--------|------|
| Read/Write Bit Information (R/W Bit)        | . 296, | 299  |
| Registers                                   |        | 291  |
| Serial Clock (RC3/SCKx/SCLx)                |        | 299  |
| Slave Mode                                  |        | 296  |
| Address Masking Modes                       |        |      |
| 5-Bit                                       |        | 297  |
| 7-Bit                                       |        | 298  |
| Addressing                                  |        | 296  |
| Reception                                   |        | 299  |
| Transmission                                |        | 299  |
| Sleep Operation                             |        | 321  |
| Stop Condition Timing                       | ·····  | 320  |
| ID Locations                                | . 403, | 429  |
|                                             |        | 452  |
|                                             |        | 453  |
|                                             |        | 429  |
| In-Circuit Serial Programming (ICSP)        | . 403, | 429  |
| Indexed Literal Offset Addressing           |        | 470  |
| and Standard PIC18 Instructions             |        | 478  |
| Indexed Literal Offset Mode                 |        | 4/8  |
| Indirect Addressing                         |        | 106  |
| INFSNZ                                      | ······ | 453  |
| Initialization Conditions for All Registers | 79     | 08-1 |
| Cleaking Cabore                             |        | 92   |
|                                             |        | 92   |
| Flow/Pipelining                             |        | 92   |
|                                             |        | 431  |
|                                             |        | 437  |
| ADDWF                                       |        | 437  |
|                                             |        | 4/9  |
|                                             |        | 438  |
|                                             |        | 438  |
|                                             |        | 439  |
|                                             |        | 439  |
|                                             |        | 440  |
|                                             |        | 440  |
| DNC                                         |        | 441  |
| BNOV                                        |        | 441  |
| BNOV                                        |        | 112  |
| BOV                                         |        | 115  |
| BRA                                         |        | 443  |
| BSF                                         |        | 443  |
| BSF (Indexed Literal Offset Mode)           |        | 479  |
| BTESC                                       |        | 444  |
| BTESS                                       |        | 444  |
| BTG                                         |        | 445  |
| B7                                          |        | 446  |
| CALL                                        |        | 446  |
| CLRE                                        |        | 447  |
| CLRWDT                                      |        | 447  |
| COMF                                        |        | 448  |
| CPFSEQ                                      |        | 448  |
| CPFSGT                                      |        | 449  |
| CPFSLT                                      |        | 449  |
| DAW                                         |        | 450  |
| DCFSNZ                                      |        | 451  |
| DECF                                        |        | 450  |
| DECFSZ                                      |        | 451  |
|                                             |        |      |

| Extended Instructions                     | 473                                 |
|-------------------------------------------|-------------------------------------|
| Considerations when Enabling              | 478                                 |
| Syntax                                    | 473                                 |
| Use with MPLAB IDE Tools                  | 480                                 |
| General Format                            | 433                                 |
| GOTO                                      | 452                                 |
|                                           | 452                                 |
| INCESZ                                    | 453                                 |
|                                           | 453                                 |
|                                           | 454                                 |
|                                           | 404                                 |
|                                           | 400                                 |
| MOVE                                      | 455                                 |
| MOVIT                                     | 450                                 |
| MOVLB                                     | 450                                 |
| MOV/WE                                    | 457                                 |
| MULT 1 W/                                 | 458                                 |
| MULWE                                     | 458                                 |
| NEGE                                      | 450                                 |
|                                           | 459                                 |
| NOF<br>Oncode Field Descriptions          | 439                                 |
|                                           | 460                                 |
|                                           | 400                                 |
| PCALL                                     | 400                                 |
| DESET                                     | 401                                 |
|                                           | 401                                 |
|                                           | 402                                 |
|                                           | 402                                 |
|                                           | 403                                 |
|                                           | 403                                 |
|                                           | 404                                 |
|                                           | 404                                 |
|                                           | 400                                 |
| SETF (Indexed Literal Offact Mode)        | 405                                 |
|                                           | 419                                 |
| SLEEP                                     | 400                                 |
|                                           | 431                                 |
|                                           | 400                                 |
|                                           | 407                                 |
|                                           | 407                                 |
|                                           | 400                                 |
|                                           | 408                                 |
|                                           | 409                                 |
| 1 DLW1                                    | 470                                 |
| 131F32                                    | 471                                 |
|                                           | 471                                 |
|                                           | 472                                 |
|                                           | 170                                 |
| RDIF DIL                                  | 172                                 |
| Internal Oscillator Block                 | 50                                  |
| Adjustment                                | 52                                  |
|                                           | ::::::::::::::::::::::::::::::::::: |
|                                           | oz                                  |
| Fraguanay Drift                           | E0                                  |
|                                           | ວຽ<br>ເວ                            |
|                                           | ::<br>50                            |
| INTEL WOULS                               | 52                                  |
|                                           | 440                                 |
| Internal Voltage Degulator Specifications | 419                                 |
| Internal Voltage Regulator Specifications | 500                                 |
| Internet Address                          | 04 <i>1</i>                         |