



Welcome to **E-XFL.COM** 

### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

## **Applications of Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

| Details                         |                                                                          |
|---------------------------------|--------------------------------------------------------------------------|
| Product Status                  | Obsolete                                                                 |
| Core Processor                  | MPC8xx                                                                   |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                           |
| Speed                           | 66MHz                                                                    |
| Co-Processors/DSP               | Communications; CPM                                                      |
| RAM Controllers                 | DRAM                                                                     |
| Graphics Acceleration           | No                                                                       |
| Display & Interface Controllers | -                                                                        |
| Ethernet                        | 10Mbps (1)                                                               |
| SATA                            | -                                                                        |
| USB                             | USB 1.x (1)                                                              |
| Voltage - I/O                   | 3.3V                                                                     |
| Operating Temperature           | -40°C ~ 95°C (TA)                                                        |
| Security Features               | -                                                                        |
| Package / Case                  | 256-BBGA                                                                 |
| Supplier Device Package         | 256-PBGA (23x23)                                                         |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc850srcvr66bu |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### **Features**

- 2-Kbyte instruction cache and 1-Kbyte data cache (Harvard architecture)
  - Caches are two-way, set-associative
  - Physically addressed
  - Cache blocks can be updated with a 4-word line burst
  - Least-recently used (LRU) replacement algorithm
  - Lockable one-line granularity
- Memory management units (MMUs) with 8-entry translation lookaside buffers (TLBs) and fully-associative instruction and data TLBs
- MMUs support multiple page sizes of 4 Kbytes, 16 Kbytes, 256 Kbytes, 512 Kbytes, and
   8 Mbytes; 16 virtual address spaces and eight protection groups
- Advanced on-chip emulation debug mode
- Data bus dynamic bus sizing for 8, 16, and 32-bit buses
  - Supports traditional 68000 big-endian, traditional x86 little-endian and modified little-endian memory systems
  - Twenty-six external address lines
- Completely static design (0–80 MHz operation)
- System integration unit (SIU)
  - Hardware bus monitor
  - Spurious interrupt monitor
  - Software watchdog
  - Periodic interrupt timer
  - Low-power stop mode
  - Clock synthesizer
  - Decrementer, time base, and real-time clock (RTC) from the PowerPC architecture
  - Reset controller
  - IEEE 1149.1 test access port (JTAG)
- Memory controller (eight banks)
  - Glueless interface to DRAM single in-line memory modules (SIMMs), synchronous DRAM (SDRAM), static random-access memory (SRAM), electrically programmable read-only memory (EPROM), flash EPROM, etc.
  - Memory controller programmable to support most size and speed memory interfaces
  - Boot chip-select available at reset (options for 8, 16, or 32-bit memory)
  - Variable block sizes, 32 Kbytes to 256 Mbytes
  - Selectable write protection
  - On-chip bus arbiter supports one external bus master
  - Special features for burst mode support
- General-purpose timers
  - Four 16-bit timers or two 32-bit timers

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



- Gate mode can enable/disable counting
- Interrupt can be masked on reference match and event capture

### Interrupts

- Eight external interrupt request (IRQ) lines
- Twelve port pins with interrupt capability
- Fifteen internal interrupt sources
- Programmable priority among SCCs and USB
- Programmable highest-priority request
- Single socket PCMCIA-ATA interface
  - Master (socket) interface, release 2.1 compliant
  - Single PCMCIA socket
  - Supports eight memory or I/O windows
- Communications processor module (CPM)
  - 32-bit, Harvard architecture, scalar RISC communications processor (CP)
  - Protocol-specific command sets (for example, GRACEFUL STOP TRANSMIT stops transmission
    after the current frame is finished or immediately if no frame is being sent and CLOSE RXBD
    closes the receive buffer descriptor)
  - Supports continuous mode transmission and reception on all serial channels
  - Up to 8 Kbytes of dual-port RAM
  - Twenty serial DMA (SDMA) channels for the serial controllers, including eight for the four USB endpoints
  - Three parallel I/O registers with open-drain capability
- Four independent baud-rate generators (BRGs)
  - Can be connected to any SCC, SMC, or USB
  - Allow changes during operation
  - Autobaud support option
- Two SCCs (serial communications controllers)
  - Ethernet/IEEE 802.3, supporting full 10-Mbps operation
  - HDLC/SDLC<sup>TM</sup> (all channels supported at 2 Mbps)
  - HDLC bus (implements an HDLC-based local area network (LAN))
  - Asynchronous HDLC to support PPP (point-to-point protocol)
  - AppleTalk<sup>®</sup>
  - Universal asynchronous receiver transmitter (UART)
  - Synchronous UART
  - Serial infrared (IrDA)
  - Totally transparent (bit streams)
  - Totally transparent (frame based with optional cyclic redundancy check (CRC))

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



#### **Bus Signal Timing**

 $\theta_{1A}$  = Package thermal resistance, junction to ambient, °C/W

$$P_D = P_{INT} + P_{I/O}$$

$$P_{INT} = I_{DD} \times V_{DD}$$
, watts—chip internal power

P<sub>I/O</sub> = Power dissipation on input and output pins—user determined

For most applications  $P_{I/O} < 0.3 \bullet P_{INT}$  and can be neglected. If  $P_{I/O}$  is neglected, an approximate relationship between  $P_D$  and  $T_I$  is:

$$P_D = K \div (T_1 + 273^{\circ}C)(2)$$

Solving equations (1) and (2) for K gives:

$$K = P_D \cdot (T_A + 273^{\circ}C) + \theta_{JA} \cdot P_D^2(3)$$

where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $P_D$  and  $P_D$  can be obtained by solving equations (1) and (2) iteratively for any value of  $P_D$ .

## 5.1 Layout Practices

Each  $V_{CC}$  pin on the MPC850 should be provided with a low-impedance path to the board's supply. Each GND pin should likewise be provided with a low-impedance path to ground. The power supply pins drive distinct groups of logic on chip. The  $V_{CC}$  power supply should be bypassed to ground using at least four 0.1  $\mu$ F by-pass capacitors located as close as possible to the four sides of the package. The capacitor leads and associated printed circuit traces connecting to chip  $V_{CC}$  and GND should be kept to less than half an inch per capacitor lead. A four-layer board is recommended, employing two inner layers as  $V_{CC}$  and GND planes.

All output pins on the MPC850 have fast rise and fall times. Printed circuit (PC) trace interconnection length should be minimized in order to minimize undershoot and reflections caused by these fast output switching times. This recommendation particularly applies to the address and data busses. Maximum PC trace lengths of six inches are recommended. Capacitance calculations should consider all device loads as well as parasitic capacitances due to the PC traces. Attention to proper PCB layout and bypassing becomes especially critical in systems with higher capacitive loads because these loads create higher transient currents in the  $V_{\rm CC}$  and GND circuits. Pull up all unused inputs or signals that will be inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins.

# 6 Bus Signal Timing

Table 6 provides the bus operation timing for the MPC850 at 50 MHz, 66 MHz, and 80 MHz. Timing information for other bus speeds can be interpolated by equation using the MPC850 Electrical Specifications Spreadsheet found at http://www.mot.com/netcomm.

The maximum bus speed supported by the MPC850 is 50 MHz. Higher-speed parts must be operated in half-speed bus mode (for example, an MPC850 used at 66 MHz must be configured for a 33 MHz bus).

The timing for the MPC850 bus shown assumes a 50-pF load. This timing can be derated by 1 ns per 10 pF. Derating calculations can also be performed using the MPC850 Electrical Specifications Spreadsheet.

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2

## **Bus Signal Timing**

Table 6. Bus Operation Timing <sup>1</sup> (continued)

| Num  | Characteristic                                                                                      | 50 [  | ИНz   | 66 MHz |       | 80 MHz |       | FEACT | Cap Load           | Hait |
|------|-----------------------------------------------------------------------------------------------------|-------|-------|--------|-------|--------|-------|-------|--------------------|------|
| Num  | Characteristic                                                                                      | Min   | Max   | Min    | Max   | Min    | Max   | FFACT | (default<br>50 pF) | Unit |
| В9   | CLKOUT to A[6–31] RD/WR,<br>BURST, D[0–31], DP[0–3],<br>TSIZ[0–1], REG, RSV, AT[0–3],<br>PTR high-Z | 5.00  | 11.75 | 7.58   | 14.33 | 6.25   | 13.00 | 0.250 | 50.00              | ns   |
| B11  | CLKOUT to TS, BB assertion                                                                          | 5.00  | 11.00 | 7.58   | 13.58 | 6.25   | 12.25 | 0.250 | 50.00              | ns   |
| B11a | CLKOUT to TA, BI assertion,<br>(When driven by the memory<br>controller or PCMCIA interface)        | 2.50  | 9.25  | 2.50   | 9.25  | 2.50   | 9.25  | _     | 50.00              | ns   |
| B12  | CLKOUT to TS, BB negation                                                                           | 5.00  | 11.75 | 7.58   | 14.33 | 6.25   | 13.00 | 0.250 | 50.00              | ns   |
| B12a | CLKOUT to TA, BI negation<br>(when driven by the memory<br>controller or PCMCIA interface)          | 2.50  | 11.00 | 2.50   | 11.00 | 2.50   | 11.00 | _     | 50.00              | ns   |
| B13  | CLKOUT to TS, BB high-Z                                                                             | 5.00  | 19.00 | 7.58   | 21.58 | 6.25   | 20.25 | 0.250 | 50.00              | ns   |
| B13a | CLKOUT to TA, BI high-Z,<br>(when driven by the memory<br>controller or PCMCIA interface)           | 2.50  | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | _     | 50.00              | ns   |
| B14  | CLKOUT to TEA assertion                                                                             | 2.50  | 10.00 | 2.50   | 10.00 | 2.50   | 10.00 | _     | 50.00              | ns   |
| B15  | CLKOUT to TEA high-Z                                                                                | 2.50  | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | _     | 50.00              | ns   |
| B16  | TA, BI valid to CLKOUT(setup time) 5                                                                | 9.75  | _     | 9.75   | _     | 9.75   | _     | _     | 50.00              | ns   |
| B16a | TEA, KR, RETRY, valid to CLKOUT (setup time) 5                                                      | 10.00 | _     | 10.00  | _     | 10.00  | _     | _     | 50.00              | ns   |
| B16b | BB, BG, BR valid to CLKOUT (setup time) 6                                                           | 8.50  | _     | 8.50   | _     | 8.50   | _     | _     | 50.00              | ns   |
| B17  | CLKOUT to TA, TEA, BI, BB, BG, BR valid (Hold time).5                                               | 1.00  | _     | 1.00   | _     | 1.00   |       | _     | 50.00              | ns   |
| B17a | CLKOUT to KR, RETRY, except TEA valid (hold time)                                                   | 2.00  | _     | 2.00   | _     | 2.00   | _     | _     | 50.00              | ns   |
| B18  | D[0–31], DP[0–3] valid to CLKOUT rising edge (setup time) <sup>7</sup>                              | 6.00  | _     | 6.00   | _     | 6.00   | _     | _     | 50.00              | ns   |
| B19  | CLKOUT rising edge to D[0–31], DP[0–3] valid (hold time) <sup>7</sup>                               | 1.00  | _     | 1.00   | _     | 1.00   | _     | _     | 50.00              | ns   |
| B20  | D[0-31], DP[0-3] valid to<br>CLKOUT falling edge (setup<br>time) <sup>8</sup>                       | 4.00  | _     | 4.00   | _     | 4.00   | _     | _     | 50.00              | ns   |
| B21  | CLKOUT falling edge to D[0-31], DP[0-3] valid (hold time) <sup>8</sup>                              | 2.00  | _     | 2.00   | _     | 2.00   | _     | _     | _                  | _    |

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



Table 6. Bus Operation Timing <sup>1</sup> (continued)

| Nive | Chavastavistis                                                                                                                                                                | 50 I  | ИНz | 66 1  | ИHz | 80 1  | ИНz | FEACT | Cap Load           | Unit |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|-----|-------|-----|-------|--------------------|------|
| Num  | Characteristic                                                                                                                                                                | Min   | Max | Min   | Max | Min   | Max | FFACT | (default<br>50 pF) | Unit |
| B29h | WE[0-3] negated to D[0-31],<br>DP[0-3] high-Z GPCM write<br>access TRLX = 0, CSNT = 1,<br>EBDF = 1                                                                            | 25.00 | _   | 39.00 | _   | 31.00 | _   | 1.375 | 50.00              | ns   |
| B29i | CS negated to D[0-31], DP[0-3] high-Z GPCM write access, TRLX = 1, CSNT = 1, ACS = 10 or ACS = 11, EBDF =                                                                     | 25.00 |     | 39.00 |     | 31.00 |     | 1.375 | 50.00              | ns   |
| B30  | CS, WE[0-3] negated to A[6-31] invalid GPCM write access 9                                                                                                                    | 3.00  | _   | 6.00  | _   | 4.00  | _   | 0.250 | 50.00              | ns   |
| B30a | WE[0-3] negated to A[6-31] invalid GPCM write access, TRLX = 0, CSNT = 1, CS negated to A[6-31] invalid GPCM write access TRLX = 0, CSNT =1, ACS = 10 or ACS = 11, EBDF = 0   | 8.00  | _   | 13.00 | _   | 11.00 | _   | 0.500 | 50.00              | ns   |
| B30b | WE[0-3] negated to A[6-31] invalid GPCM write access, TRLX = 1, CSNT = 1. CS negated to A[6-31] Invalid GPCM write access TRLX = 1, CSNT = 1, ACS = 10 or ACS = 11, EBDF = 0  | 28.00 |     | 43.00 | _   | 36.00 | _   | 1.500 | 50.00              | ns   |
| B30c | WE[0-3] negated to A[6-31] invalid GPCM write access, TRLX = 0, CSNT = 1. CS negated to A[6-31] invalid GPCM write access, TRLX = 0, CSNT = 1, ACS = 10 or ACS = 11, EBDF = 1 | 5.00  | ı   | 8.00  | 1   | 6.00  | 1   | 0.375 | 50.00              | ns   |
| B30d | WE[0-3] negated to A[6-31] invalid GPCM write access TRLX = 1, CSNT =1, CS negated to A[6-31] invalid GPCM write access TRLX = 1, CSNT = 1, ACS = 10 or ACS = 11, EBDF = 1    | 25.00 |     | 39.00 | _   | 31.00 | _   | 1.375 | 50.00              | ns   |



Figure 13 through Figure 15 provide the timing for the external bus write controlled by various GPCM factors.



Figure 13. External Bus Write Timing (GPCM Controlled—TRLX = 0, CSNT = 0)



## **Bus Signal Timing**



Figure 14. External Bus Write Timing (GPCM Controlled—TRLX = 0, CSNT = 1)



Figure 17 provides the timing for the asynchronous asserted UPWAIT signal controlled by the UPM.



Figure 17. Asynchronous UPWAIT Asserted Detection in UPM Handled Cycles Timing

Figure 18 provides the timing for the asynchronous negated UPWAIT signal controlled by the UPM.



Figure 18. Asynchronous UPWAIT Negated Detection in UPM Handled Cycles Timing



Figure 24 provides the PCMCIA access cycle timing for the external bus read.



Figure 24. PCMCIA Access Cycles Timing External Bus Read



Table 9 shows the PCMCIA port timing for the MPC850.

**Table 9. PCMCIA Port Timing** 

| Num | Characteristic                           | 50 MHz |       | 66 MHz |       | 80 MHz |       | Unit  |
|-----|------------------------------------------|--------|-------|--------|-------|--------|-------|-------|
| Num | Gilai acteristic                         | Min    | Max   | Min    | Max   | Min    | Max   | Oiiit |
| P57 | CLKOUT to OPx valid                      | _      | 19.00 | _      | 19.00 | _      | 19.00 | ns    |
| P58 | HRESET negated to OPx drive <sup>1</sup> | 18.00  | _     | 26.00  | _     | 22.00  | _     | ns    |
| P59 | IP_Xx valid to CLKOUT rising edge        | 5.00   | _     | 5.00   | _     | 5.00   | _     | ns    |
| P60 | CLKOUT rising edge to IP_Xx invalid      | 1.00   | _     | 1.00   | _     | 1.00   | _     | ns    |

OP2 and OP3 only.

Figure 27 provides the PCMCIA output port timing for the MPC850.



Figure 27. PCMCIA Output Port Timing

Figure 28 provides the PCMCIA output port timing for the MPC850.



Figure 28. PCMCIA Input Port Timing



## IEEE 1149.1 Electrical Specifications



Figure 34. JTAG Test Clock Input Timing



Figure 35. JTAG Test Access Port Timing Diagram



Figure 36. JTAG TRST Timing Diagram





Figure 40. SDACK Timing Diagram—Peripheral Write, TA Sampled Low at the Falling Edge of the Clock

#### **CPM Electrical Characteristics**



Figure 41. SDACK Timing Diagram—Peripheral Write, TA Sampled High at the Falling Edge of the Clock



Figure 42. SDACK Timing Diagram—Peripheral Read

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



## 8.3 Baud Rate Generator AC Electrical Specifications

Table 15 provides the baud rate generator timings as shown in Figure 43.

**Table 15. Baud Rate Generator Timing** 

| Num | Characteristic          | All Frequ | Unit  |       |
|-----|-------------------------|-----------|-------|-------|
| Num | Characteristic          | Min       | Max   | Ollit |
| 50  | BRGO rise and fall time | _         | 10.00 | ns    |
| 51  | BRGO duty cycle         | 40.00     | 60.00 | %     |
| 52  | BRGO cycle              | 40.00     | _     | ns    |



Figure 43. Baud Rate Generator Timing Diagram

## 8.4 Timer AC Electrical Specifications

Table 16 provides the baud rate generator timings as shown in Figure 44.

Table 16. Timer Timing

| Num   | Characteristic               | All Frequ | Unit  |       |
|-------|------------------------------|-----------|-------|-------|
| Nulli | Characteristic               | Min       | Max   | Ollit |
| 61    | TIN/TGATE rise and fall time | 10.00     |       | ns    |
| 62    | TIN/TGATE low time           | 1.00      | _     | clk   |
| 63    | TIN/TGATE high time          | 2.00      | _     | clk   |
| 64    | TIN/TGATE cycle time         | 3.00      | _     | clk   |
| 65    | CLKO high to TOUT valid      | 3.00      | 25.00 | ns    |





Figure 49. IDL Timing

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2

**CPM Electrical Characteristics** 

# 8.6 SCC in NMSI Mode Electrical Specifications

Table 18 provides the NMSI external clock timing.

**Table 18. NMSI External Clock Timing** 

| Num | Characteristic                                                        | All Frequencie | Unit  |      |
|-----|-----------------------------------------------------------------------|----------------|-------|------|
| Num | Characteristic                                                        | Min            | Max   | Unit |
| 100 | RCLKx and TCLKx frequency $^1$ (x = 2, 3 for all specs in this table) | 1/SYNCCLK      | _     | ns   |
| 101 | RCLKx and TCLKx width low                                             | 1/SYNCCLK +5   | _     | ns   |
| 102 | RCLKx and TCLKx rise/fall time                                        | _              | 15.00 | ns   |
| 103 | TXDx active delay (from TCLKx falling edge)                           | 0.00           | 50.00 | ns   |
| 104 | RTSx active/inactive delay (from TCLKx falling edge)                  | 0.00           | 50.00 | ns   |
| 105 | CTSx setup time to TCLKx rising edge                                  | 5.00           | _     | ns   |
| 106 | RXDx setup time to RCLKx rising edge                                  | 5.00           | _     | ns   |
| 107 | RXDx hold time from RCLKx rising edge <sup>2</sup>                    | 5.00           | _     | ns   |
| 108 | CDx setup time to RCLKx rising edge                                   | 5.00           | _     | ns   |

<sup>&</sup>lt;sup>1</sup> The ratios SyncCLK/RCLKx and SyncCLK/TCLKx must be greater than or equal to 2.25/1.

Table 19 provides the NMSI internal clock timing.

**Table 19. NMSI Internal Clock Timing** 

| Nive | Characteristic                                                        |       | All Frequencies |      |  |  |
|------|-----------------------------------------------------------------------|-------|-----------------|------|--|--|
| Num  | Characteristic                                                        | Min   | Max             | Unit |  |  |
| 100  | RCLKx and TCLKx frequency $^1$ (x = 2, 3 for all specs in this table) | 0.00  | SYNCCLK/3       | MHz  |  |  |
| 102  | RCLKx and TCLKx rise/fall time                                        | _     | _               | ns   |  |  |
| 103  | TXDx active delay (from TCLKx falling edge)                           | 0.00  | 30.00           | ns   |  |  |
| 104  | RTSx active/inactive delay (from TCLKx falling edge)                  | 0.00  | 30.00           | ns   |  |  |
| 105  | CTSx setup time to TCLKx rising edge                                  | 40.00 | _               | ns   |  |  |
| 106  | RXDx setup time to RCLKx rising edge                                  | 40.00 | _               | ns   |  |  |
| 107  | RXDx hold time from RCLKx rising edge <sup>2</sup>                    | 0.00  | _               | ns   |  |  |
| 108  | CDx setup time to RCLKx rising edge                                   | 40.00 | _               | ns   |  |  |

The ratios SyncCLK/RCLKx and SyncCLK/TCLK1x must be greater or equal to 3/1.

<sup>&</sup>lt;sup>2</sup> Also applies to  $\overline{\text{CD}}$  and  $\overline{\text{CTS}}$  hold time when they are used as an external sync signal.

<sup>&</sup>lt;sup>2</sup> Also applies to  $\overline{\text{CD}}$  and  $\overline{\text{CTS}}$  hold time when they are used as an external sync signals.



### **CPM Electrical Characteristics**



Figure 59. SPI Slave (CP = 0) Timing Diagram



# 9 Mechanical Data and Ordering Information

Table 26 provides information on the MPC850 derivative devices.

Table 26. MPC850 Family Derivatives

| Device    | Ethernet Support | Number of SCCs <sup>1</sup> | 32-Channel HDLC<br>Support | 64-Channel HDLC<br>Support <sup>2</sup> |
|-----------|------------------|-----------------------------|----------------------------|-----------------------------------------|
| MPC850    | N/A              | One                         | N/A                        | N/A                                     |
| MPC850DE  | Yes              | Two                         | N/A                        | N/A                                     |
| MPC850SR  | Yes              | Two                         | N/A                        | Yes                                     |
| MPC850DSL | Yes              | Two                         | No                         | No                                      |

Serial Communication Controller (SCC)

Table 27 identifies the packages and operating frequencies available for the MPC850.

Table 27. MPC850 Package/Frequency/Availability

| Package Type                                     | Frequency (MHz) | Temperature (Tj) | Order Number                                                            |
|--------------------------------------------------|-----------------|------------------|-------------------------------------------------------------------------|
| 256-Lead Plastic Ball Grid Array (ZT suffix)     | 50              | 0°C to 95°C      | XPC850ZT50BU<br>XPC850DEZT50BU<br>XPC850SRZT50BU<br>XPC850DSLZT50BU     |
|                                                  | 66              | 0°C to 95°C      | XPC850ZT66BU<br>XPC850DEZT66BU<br>XPC850SRZT66BU                        |
|                                                  | 80              | 0°C to 95°C      | XPC850ZT80BU<br>XPC850DEZT80BU<br>XPC850SRZT80BU                        |
| 256-Lead Plastic Ball Grid Array<br>(CZT suffix) | 50              | -40°C to 95°C    | XPC850CZT50BU<br>XPC850DECZT50BU<br>XPC850SRCZT50BU<br>XPC850DSLCZT50BU |
|                                                  | 66              |                  | XPC850CZT66BU<br>XPC850DECZT66BU<br>XPC850SRCZT66BU                     |
|                                                  | 80              |                  | XPC850CZT80B<br>XPC850DECZT80B<br>XPC850SRCZT80B                        |

# 9.1 Pin Assignments and Mechanical Dimensions of the PBGA

The original pin numbering of the MPC850 conformed to a Freescale proprietary pin numbering scheme that has since been replaced by the JEDEC pin numbering standard for this package type. To support

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2

<sup>&</sup>lt;sup>2</sup> 50 MHz version supports 64 time slots on a time division multiplexed line using one SCC



#### **Mechanical Data and Ordering Information**

customers that are currently using the non-JEDEC pin numbering scheme, two sets of pinouts, JEDEC and non-JEDEC, are presented in this document.

Figure 62 shows the non-JEDEC pinout of the PBGA package as viewed from the top surface.



Figure 62. Pin Assignments for the PBGA (Top View)—non-JEDEC Standard

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



**Document Revision History** 

## THIS PAGE INTENTIONALLY LEFT BLANK

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2