



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                                 |
|---------------------------------|--------------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                                   |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                           |
| Speed                           | 50MHz                                                                    |
| Co-Processors/DSP               | -                                                                        |
| RAM Controllers                 | SDRAM                                                                    |
| Graphics Acceleration           | No                                                                       |
| Display & Interface Controllers | -                                                                        |
| Ethernet                        | 10Mbps (1)                                                               |
| SATA                            | -                                                                        |
| USB                             | USB 1.x (1)                                                              |
| Voltage - I/O                   | 3.3V                                                                     |
| Operating Temperature           | -40°C ~ 95°C (TA)                                                        |
| Security Features               | -                                                                        |
| Package / Case                  | 256-BBGA                                                                 |
| Supplier Device Package         | 256-PBGA (23x23)                                                         |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc850deczq50bur2 |
|                                 |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Overview

The CPM of the MPC850 supports up to seven serial channels, as follows:

- One or two serial communications controllers (SCCs). The SCCs support Ethernet, ATM (MPC850SR and MPC850DSL), HDLC and a number of other protocols, along with a transparent mode of operation.
- One USB channel
- Two serial management controllers (SMCs)
- One I<sup>2</sup>C port
- One serial peripheral interface (SPI).

Table 1 shows the functionality supported by the members of the MPC850 family.

| Part      | Number of<br>SCCs<br>Supported | Ethernet<br>Support | ATM Support | USB Support | Multi-channel<br>HDLC<br>Support | Number of<br>PCMCIA Slots<br>Supported |
|-----------|--------------------------------|---------------------|-------------|-------------|----------------------------------|----------------------------------------|
| MPC850    | 1                              | Yes                 | -           | Yes         | -                                | 1                                      |
| MPC850DE  | 2                              | Yes                 | -           | Yes         | -                                | 1                                      |
| MPC850SR  | 2                              | Yes                 | Yes         | Yes         | Yes                              | 1                                      |
| MPC850DSL | 2                              | Yes                 | Yes         | Yes         | No                               | 1                                      |

Table 1. MPC850 Functionality Matrix

Additional documentation may be provided for parts listed in Table 1.





- Interrupt can be masked on reference match and event capture
- Interrupts
  - Eight external interrupt request (IRQ) lines
  - Twelve port pins with interrupt capability
  - Fifteen internal interrupt sources
  - Programmable priority among SCCs and USB
  - Programmable highest-priority request
- Single socket PCMCIA-ATA interface
  - Master (socket) interface, release 2.1 compliant
  - Single PCMCIA socket
  - Supports eight memory or I/O windows
- Communications processor module (CPM)
  - 32-bit, Harvard architecture, scalar RISC communications processor (CP)
  - Protocol-specific command sets (for example, GRACEFUL STOP TRANSMIT stops transmission after the current frame is finished or immediately if no frame is being sent and CLOSE RXBD closes the receive buffer descriptor)
  - Supports continuous mode transmission and reception on all serial channels
  - Up to 8 Kbytes of dual-port RAM
  - Twenty serial DMA (SDMA) channels for the serial controllers, including eight for the four USB endpoints
  - Three parallel I/O registers with open-drain capability
- Four independent baud-rate generators (BRGs)
  - Can be connected to any SCC, SMC, or USB
  - Allow changes during operation
  - Autobaud support option
- Two SCCs (serial communications controllers)
  - Ethernet/IEEE 802.3, supporting full 10-Mbps operation
  - HDLC/SDLC<sup>TM</sup> (all channels supported at 2 Mbps)
  - HDLC bus (implements an HDLC-based local area network (LAN))
  - Asynchronous HDLC to support PPP (point-to-point protocol)
  - AppleTalk<sup>®</sup>
  - Universal asynchronous receiver transmitter (UART)
  - Synchronous UART
  - Serial infrared (IrDA)
  - Totally transparent (bit streams)
  - Totally transparent (frame based with optional cyclic redundancy check (CRC))



Features

- QUICC multichannel controller (QMC) microcode features
  - Up to 64 independent communication channels on a single SCC
  - Arbitrary mapping of 0–31 channels to any of 0–31 TDM time slots
  - Supports either transparent or HDLC protocols for each channel
  - Independent TxBDs/Rx and event/interrupt reporting for each channel
- One universal serial bus controller (USB)
  - Supports host controller and slave modes at 1.5 Mbps and 12 Mbps
- Two serial management controllers (SMCs)
  - UART
  - Transparent
  - General circuit interface (GCI) controller
  - Can be connected to the time-division-multiplexed (TDM) channel
- One serial peripheral interface (SPI)
  - Supports master and slave modes
  - Supports multimaster operation on the same bus
- One I<sup>2</sup>C<sup>®</sup> (interprocessor-integrated circuit) port
  - Supports master and slave modes
  - Supports multimaster environment
- Time slot assigner
  - Allows SCCs and SMCs to run in multiplexed operation
  - Supports T1, CEPT, PCM highway, ISDN basic rate, ISDN primary rate, user-defined
  - 1- or 8-bit resolution
  - Allows independent transmit and receive routing, frame syncs, clocking
  - Allows dynamic changes
  - Can be internally connected to four serial channels (two SCCs and two SMCs)
- Low-power support
  - Full high: all units fully powered at high clock frequency
  - Full low: all units fully powered at low clock frequency
  - Doze: core functional units disabled except time base, decrementer, PLL, memory controller, real-time clock, and CPM in low-power standby
  - Sleep: all units disabled except real-time clock and periodic interrupt timer. PLL is active for fast wake-up
  - Deep sleep: all units disabled including PLL, except the real-time clock and periodic interrupt timer
  - Low-power stop: to provide lower power dissipation



**Bus Signal Timing** 

|      | Characteristic                                                                                                                          | 50 MHz 66 MHz |       |       | 80 MHz |       |       | Cap Load |                    |      |
|------|-----------------------------------------------------------------------------------------------------------------------------------------|---------------|-------|-------|--------|-------|-------|----------|--------------------|------|
| Num  |                                                                                                                                         | Min           | Max   | Min   | Max    | Min   | Max   | FFACT    | (default<br>50 pF) | Unit |
| B31  | CLKOUT falling edge to $\overline{CS}$ valid - as requested by control bit CST4 in the corresponding word in the UPM                    | 1.50          | 6.00  | 1.50  | 6.00   | 1.50  | 6.00  | _        | 50.00              | ns   |
| B31a | CLKOUT falling edge to $\overline{CS}$<br>valid - as requested by control<br>bit CST1 in the corresponding<br>word in the UPM           | 5.00          | 12.00 | 8.00  | 14.00  | 6.00  | 13.00 | 0.250    | 50.00              | ns   |
| B31b | CLKOUT rising edge to $\overline{CS}$ valid<br>- as requested by control bit<br>CST2 in the corresponding<br>word in the UPM            | 1.50          | 8.00  | 1.50  | 8.00   | 1.50  | 8.00  | _        | 50.00              | ns   |
| B31c | CLKOUT rising edge to CS valid<br>- as requested by control bit<br>CST3 in the corresponding<br>word in the UPM                         | 5.00          | 12.00 | 8.00  | 14.00  | 6.00  | 13.00 | 0.250    | 50.00              | ns   |
| B31d | CLKOUT falling edge to $\overline{CS}$<br>valid - as requested by control<br>bit CST1 in the corresponding<br>word in the UPM EBDF = 1  | 9.00          | 14.00 | 13.00 | 18.00  | 11.00 | 16.00 | 0.375    | 50.00              | ns   |
| B32  | CLKOUT falling edge to $\overline{\text{BS}}$<br>valid - as requested by control<br>bit BST4 in the corresponding<br>word in the UPM    | 1.50          | 6.00  | 1.50  | 6.00   | 1.50  | 6.00  | _        | 50.00              | ns   |
| B32a | CLKOUT falling edge to $\overline{BS}$<br>valid - as requested by control<br>bit BST1 in the corresponding<br>word in the UPM, EBDF = 0 | 5.00          | 12.00 | 8.00  | 14.00  | 6.00  | 13.00 | 0.250    | 50.00              | ns   |
| B32b | CLKOUT rising edge to BS valid<br>- as requested by control bit<br>BST2 in the corresponding<br>word in the UPM                         | 1.50          | 8.00  | 1.50  | 8.00   | 1.50  | 8.00  | —        | 50.00              | ns   |
| B32c | CLKOUT rising edge to BS valid<br>- as requested by control bit<br>BST3 in the corresponding<br>word in the UPM                         | 5.00          | 12.00 | 8.00  | 14.00  | 6.00  | 13.00 | 0.250    | 50.00              | ns   |
| B32d | CLKOUT falling edge to $\overline{BS}$<br>valid - as requested by control<br>bit BST1 in the corresponding<br>word in the UPM, EBDF = 1 | 9.00          | 14.00 | 13.00 | 18.00  | 11.00 | 16.00 | 0.375    | 50.00              | ns   |
| B33  | CLKOUT falling edge to GPL<br>valid - as requested by control<br>bit GxT4 in the corresponding<br>word in the UPM                       | 1.50          | 6.00  | 1.50  | 6.00   | 1.50  | 6.00  |          | 50.00              | ns   |

| Table 6. | <b>Bus Operation</b> | Timing | <sup>1</sup> (continued) |
|----------|----------------------|--------|--------------------------|
|----------|----------------------|--------|--------------------------|



|      |                                                                                                                               |               |       |       | , ,<br> |       |       |                      |        |    |
|------|-------------------------------------------------------------------------------------------------------------------------------|---------------|-------|-------|---------|-------|-------|----------------------|--------|----|
| Num  | Characteristic                                                                                                                | 50 MHz 66 MHz |       | MHz   | 80 MHz  |       | FFACT | Cap Load<br>(default | Unit   |    |
|      |                                                                                                                               | Min           | Max   | Min   | Max     | Min   | Мах   | _                    | 50 pF) |    |
| B33a | CLKOUT rising edge to GPL<br>valid - as requested by control<br>bit GxT3 in the corresponding<br>word in the UPM              | 5.00          | 12.00 | 8.00  | 14.00   | 6.00  | 13.00 | 0.250                | 50.00  | ns |
| B34  | A[6–31] and D[0–31] to CS valid<br>- as requested by control bit<br>CST4 in the corresponding<br>word in the UPM              | 3.00          | _     | 6.00  | _       | 4.00  | _     | 0.250                | 50.00  | ns |
| B34a | A[6–31] and D[0–31] to $\overline{CS}$ valid<br>- as requested by control bit<br>CST1 in the corresponding<br>word in the UPM | 8.00          | _     | 13.00 | _       | 11.00 | _     | 0.500                | 50.00  | ns |
| B34b | A[6–31] and D[0–31] to CS valid<br>- as requested by CST2 in the<br>corresponding word in UPM                                 | 13.00         | —     | 21.00 | —       | 17.00 | —     | 0.750                | 50.00  | ns |
| B35  | A[6-31] to $\overline{CS}$ valid - as<br>requested by control bit BST4 in<br>the corresponding word in UPM                    | 3.00          | —     | 6.00  | —       | 4.00  | —     | 0.250                | 50.00  | ns |
| B35a | A[6–31] and D[0–31] to BS valid<br>- as requested by BST1 in the<br>corresponding word in the UPM                             | 8.00          | —     | 13.00 | —       | 11.00 | —     | 0.500                | 50.00  | ns |
| B35b | A[6–31] and D[0–31] to BS valid<br>- as requested by control bit<br>BST2 in the corresponding<br>word in the UPM              | 13.00         | _     | 21.00 | _       | 17.00 | _     | 0.750                | 50.00  | ns |
| B36  | A[6–31] and D[0–31] to GPL<br>valid - as requested by control<br>bit GxT4 in the corresponding<br>word in the UPM             | 3.00          | _     | 6.00  | _       | 4.00  | _     | 0.250                | 50.00  | ns |
| B37  | UPWAIT valid to CLKOUT falling edge 10                                                                                        | 6.00          | —     | 6.00  | —       | 6.00  | —     | —                    | 50.00  | ns |
| B38  | CLKOUT falling edge to<br>UPWAIT valid <sup>10</sup>                                                                          | 1.00          | —     | 1.00  | —       | 1.00  | —     | —                    | 50.00  | ns |
| B39  | AS valid to CLKOUT rising edge                                                                                                | 7.00          | _     | 7.00  | _       | 7.00  | _     | —                    | 50.00  | ns |
| B40  | A[6–31], TSIZ[0–1], RD/WR,<br>BURST, valid to CLKOUT rising<br>edge.                                                          | 7.00          |       | 7.00  |         | 7.00  |       | —                    | 50.00  | ns |
| B41  | TS valid to CLKOUT rising edge (setup time)                                                                                   | 7.00          | _     | 7.00  | —       | 7.00  | —     | _                    | 50.00  | ns |



Figure 6 provides the timing for the synchronous input signals.



### Figure 6. Synchronous Input Signals Timing

Figure 7 provides normal case timing for input data.



Figure 7. Input Data Timing in Normal Case



Figure 13 through Figure 15 provide the timing for the external bus write controlled by various GPCM factors.



Figure 13. External Bus Write Timing (GPCM Controlled—TRLX = 0, CSNT = 0)



**Bus Signal Timing** 



Figure 14. External Bus Write Timing (GPCM Controlled—TRLX = 0, CSNT = 1)



**Bus Signal Timing** 

Figure 16 provides the timing for the external bus controlled by the UPM.



Figure 16. External Bus Timing (UPM Controlled Signals)



Figure 17 provides the timing for the asynchronous asserted UPWAIT signal controlled by the UPM.



Figure 17. Asynchronous UPWAIT Asserted Detection in UPM Handled Cycles Timing

Figure 18 provides the timing for the asynchronous negated UPWAIT signal controlled by the UPM.



Figure 18. Asynchronous UPWAIT Negated Detection in UPM Handled Cycles Timing



IEEE 1149.1 Electrical Specifications



Figure 34. JTAG Test Clock Input Timing



Figure 35. JTAG Test Access Port Timing Diagram



Figure 36. JTAG TRST Timing Diagram





Figure 40. SDACK Timing Diagram—Peripheral Write, TA Sampled Low at the Falling Edge of the Clock





Figure 49. IDL Timing





**CPM Electrical Characteristics** 

## 8.6 SCC in NMSI Mode Electrical Specifications

Table 18 provides the NMSI external clock timing.

| Num | Characteristic                                                          | All Frequencie | Unit    |    |  |
|-----|-------------------------------------------------------------------------|----------------|---------|----|--|
| Num | onaracteristic                                                          | Min            | Min Max |    |  |
| 100 | RCLKx and TCLKx frequency $^{1}$ (x = 2, 3 for all specs in this table) | 1/SYNCCLK      | -       | ns |  |
| 101 | RCLKx and TCLKx width low                                               | 1/SYNCCLK +5   | _       | ns |  |
| 102 | RCLKx and TCLKx rise/fall time                                          | _              | 15.00   | ns |  |
| 103 | TXDx active delay (from TCLKx falling edge)                             | 0.00           | 50.00   | ns |  |
| 104 | RTSx active/inactive delay (from TCLKx falling edge)                    | 0.00           | 50.00   | ns |  |
| 105 | CTSx setup time to TCLKx rising edge                                    | 5.00           |         | ns |  |
| 106 | RXDx setup time to RCLKx rising edge                                    | 5.00           | _       | ns |  |
| 107 | RXDx hold time from RCLKx rising edge <sup>2</sup>                      | 5.00           | _       | ns |  |
| 108 | CDx setup time to RCLKx rising edge                                     | 5.00           | _       | ns |  |

<sup>1</sup> The ratios SyncCLK/RCLKx and SyncCLK/TCLKx must be greater than or equal to 2.25/1.

<sup>2</sup> Also applies to  $\overline{\text{CD}}$  and  $\overline{\text{CTS}}$  hold time when they are used as an external sync signal.

Table 19 provides the NMSI internal clock timing.

Table 19. NMSI Internal Clock Timing

| Num | Characteristic                                                          | All Fr | equencies | Unit |  |
|-----|-------------------------------------------------------------------------|--------|-----------|------|--|
| Num | Characteristic                                                          | Min    |           |      |  |
| 100 | RCLKx and TCLKx frequency $^{1}$ (x = 2, 3 for all specs in this table) | 0.00   | SYNCCLK/3 | MHz  |  |
| 102 | RCLKx and TCLKx rise/fall time                                          |        | —         | ns   |  |
| 103 | TXDx active delay (from TCLKx falling edge)                             | 0.00   | 30.00     | ns   |  |
| 104 | RTSx active/inactive delay (from TCLKx falling edge)                    | 0.00   | 30.00     | ns   |  |
| 105 | CTSx setup time to TCLKx rising edge                                    | 40.00  | —         | ns   |  |
| 106 | RXDx setup time to RCLKx rising edge                                    | 40.00  | —         | ns   |  |
| 107 | RXDx hold time from RCLKx rising edge <sup>2</sup>                      | 0.00   | —         | ns   |  |
| 108 | CDx setup time to RCLKx rising edge                                     | 40.00  | —         | ns   |  |

<sup>1</sup> The ratios SyncCLK/RCLKx and SyncCLK/TCLK1x must be greater or equal to 3/1.

<sup>2</sup> Also applies to  $\overline{\text{CD}}$  and  $\overline{\text{CTS}}$  hold time when they are used as an external sync signals.





## 8.10 SPI Slave AC Electrical Specifications

Table 23 provides the SPI slave timings as shown in Figure 59 and Figure 60.

## Table 23. SPI Slave Timing

| Num | Characteristic                                              | All Frequ | Unit  |                  |
|-----|-------------------------------------------------------------|-----------|-------|------------------|
| Num | Characteristic                                              | Min       | Om    |                  |
| 170 | Slave cycle time                                            | 2         | _     | t <sub>cyc</sub> |
| 171 | Slave enable lead time                                      | 15.00     | _     | ns               |
| 172 | Slave enable lag time                                       | 15.00     | _     | ns               |
| 173 | Slave clock (SPICLK) high or low time                       | 1         | —     | t <sub>cyc</sub> |
| 174 | Slave sequential transfer delay (does not require deselect) | 1         | —     | t <sub>cyc</sub> |
| 175 | Slave data setup time (inputs)                              | 20.00     | —     | ns               |
| 176 | Slave data hold time (inputs)                               | 20.00     | —     | ns               |
| 177 | Slave access time                                           | _         | 50.00 | ns               |
| 178 | Slave SPI MISO disable time                                 | _         | 50.00 | ns               |
| 179 | Slave data valid (after SPICLK edge)                        | _         | 50.00 | ns               |
| 180 | Slave data hold time (outputs)                              | 0.00      | —     | ns               |
| 181 | Rise time (input)                                           | _         | 15.00 | ns               |
| 182 | Fall time (input)                                           |           | 15.00 | ns               |



**CPM Electrical Characteristics** 



Figure 60. SPI Slave (CP = 1) Timing Diagram

## 8.11 I<sup>2</sup>C AC Electrical Specifications

Table 24 provides the  $I^2C$  (SCL < 100 KHz) timings.

| Table 24. | I <sup>2</sup> C Timing | (SCL < 100 KHz) |
|-----------|-------------------------|-----------------|
|-----------|-------------------------|-----------------|

| Num | Characteristic                            | All Frequencies |        | Unit |  |
|-----|-------------------------------------------|-----------------|--------|------|--|
| Num | Characteristic                            | Min             | Unit   |      |  |
| 200 | SCL clock frequency (slave)               | 0.00            | 100.00 | KHz  |  |
| 200 | SCL clock frequency (master) <sup>1</sup> | 1.50            | 100.00 | KHz  |  |
| 202 | Bus free time between transmissions       | 4.70            | _      | μs   |  |
| 203 | Low period of SCL                         | 4.70            | _      | μs   |  |
| 204 | High period of SCL                        | 4.00            |        | μs   |  |
| 205 | Start condition setup time                | 4.70            | _      | μs   |  |
| 206 | Start condition hold time                 | 4.00            |        | μs   |  |
| 207 | Data hold time                            | 0.00            |        | μs   |  |
| 208 | Data setup time                           | 250.00          |        | ns   |  |
| 209 | SDL/SCL rise time                         | _               | 1.00   | μs   |  |



**CPM Electrical Characteristics** 

| Num | Characteristic            | All Frequencies |        | Unit |
|-----|---------------------------|-----------------|--------|------|
|     | onaracteristic            | Min             | Мах    | Onic |
| 210 | SDL/SCL fall time         | _               | 300.00 | ns   |
| 211 | Stop condition setup time | 4.70            | _      | μs   |

Table 24. I<sup>2</sup>C Timing (SCL < 100 KHz) (CONTINUED)

SCL frequency is given by SCL = BRGCLK\_frequency / ((BRG register + 3) \* pre\_scaler \* 2). The ratio SyncClk/(BRGCLK/pre\_scaler) must be greater or equal to 4/1.

Table 25 provides the  $I^2C$  (SCL > 100 KHz) timings.

Table 25.  $I^2C$  Timing (SCL > 100 KHz)

| Num | Characteristic                            | Expression | All Freq        | Unit          |      |
|-----|-------------------------------------------|------------|-----------------|---------------|------|
|     |                                           |            | Min             | Max           | Unit |
| 200 | SCL clock frequency (slave)               | fSCL       | 0               | BRGCLK/48     | Hz   |
| 200 | SCL clock frequency (master) <sup>1</sup> | fSCL       | BRGCLK/16512    | BRGCLK/48     | Hz   |
| 202 | Bus free time between transmissions       |            | 1/(2.2 * fSCL)  | —             | s    |
| 203 | Low period of SCL                         |            | 1/(2.2 * fSCL)  | —             | s    |
| 204 | High period of SCL                        |            | 1/(2.2 * fSCL)  | —             | s    |
| 205 | Start condition setup time                |            | 1/(2.2 * fSCL)  | _             | s    |
| 206 | Start condition hold time                 |            | 1/(2.2 * fSCL)  | _             | s    |
| 207 | Data hold time                            |            | 0               | _             | s    |
| 208 | Data setup time                           |            | 1/(40 * fSCL)   | _             | s    |
| 209 | SDL/SCL rise time                         |            | —               | 1/(10 * fSCL) | s    |
| 210 | SDL/SCL fall time                         |            | —               | 1/(33 * fSCL) | s    |
| 211 | Stop condition setup time                 |            | 1/2(2.2 * fSCL) | _             | S    |

SCL frequency is given by SCL = BrgClk\_frequency / ((BRG register + 3) \* pre\_scaler \* 2). The ratio SyncClk/(Brg\_Clk/pre\_scaler) must be greater or equal to 4/1.

Figure 61 shows the  $I^2C$  bus timing.



Figure 61. I<sup>2</sup>C Bus Timing Diagram



#### Mechanical Data and Ordering Information

customers that are currently using the non-JEDEC pin numbering scheme, two sets of pinouts, JEDEC and non-JEDEC, are presented in this document.

Figure 62 shows the non-JEDEC pinout of the PBGA package as viewed from the top surface.



Figure 62. Pin Assignments for the PBGA (Top View)—non-JEDEC Standard



### Figure 65 shows the JEDEC package dimensions of the PBGA.



NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. DIMENSIONS IN MILLIMETERS.
- DIMENSION & IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER, PARALLEL TO PRIMARY DATUM C.
- 4. PRIMARY DATUM C AND THE SEATING PLANE ARE

|     | MILLIMETERS |       |  |
|-----|-------------|-------|--|
| DIM | MIN         | MAX   |  |
| Α   | 1.91        | 2.35  |  |
| A1  | 0.50        | 0.70  |  |
| A2  | 1.12        | 1.22  |  |
| A3  | 0.29        | 0.43  |  |
| b   | 0.60        | 0.90  |  |
| D   | 23.00 BSC   |       |  |
| D1  | 19.05 REF   |       |  |
| D2  | 19.00       | 20.00 |  |
| Е   | 23.00 BSC   |       |  |
| E1  | 19.05 REF   |       |  |
| E2  | 19.00       | 20.00 |  |
| е   | 1.27 BSC    |       |  |

CASE 1130-01 ISSUE B

Figure 65. Package Dimensions for the Plastic Ball Grid Array (PBGA)—JEDEC Standard



**Document Revision History** 

# **10 Document Revision History**

Table 28 lists significant changes between revisions of this document.

### Table 28. Document Revision History

| Revision | Date    | Change                                                                                                                                                                                           |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | 7/2005  | Added footnote 3 to Table 5 (previously Table 4.5) and deleted IOL limit.                                                                                                                        |
| 1        | 10/2002 | Added MPC850DSL. Corrected Figure 25 on page 34.                                                                                                                                                 |
| 0.2      | 04/2002 | Updated power numbers and added Rev. C                                                                                                                                                           |
| 0.1      | 11/2001 | Removed reference to 5 Volt tolerance capability on peripheral interface pins.<br>Replaced SI and IDL timing diagrams with better images. Updated to new<br>template, added this revision table. |