# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                              |
|---------------------------------|-----------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                                |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                        |
| Speed                           | 66MHz                                                                 |
| Co-Processors/DSP               | Communications; CPM                                                   |
| RAM Controllers                 | DRAM                                                                  |
| Graphics Acceleration           | No                                                                    |
| Display & Interface Controllers | ·                                                                     |
| Ethernet                        | 10Mbps (1)                                                            |
| SATA                            | -                                                                     |
| USB                             | USB 1.x (1)                                                           |
| Voltage - I/O                   | 3.3V                                                                  |
| Operating Temperature           | -40°C ~ 95°C (TA)                                                     |
| Security Features               | -                                                                     |
| Package / Case                  | 256-BBGA                                                              |
| Supplier Device Package         | 256-PBGA (23x23)                                                      |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc850cvr66bu |
|                                 |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Overview

The CPM of the MPC850 supports up to seven serial channels, as follows:

- One or two serial communications controllers (SCCs). The SCCs support Ethernet, ATM (MPC850SR and MPC850DSL), HDLC and a number of other protocols, along with a transparent mode of operation.
- One USB channel
- Two serial management controllers (SMCs)
- One I<sup>2</sup>C port
- One serial peripheral interface (SPI).

Table 1 shows the functionality supported by the members of the MPC850 family.

| Part      | Number of<br>SCCs<br>Supported | Ethernet<br>Support | ATM Support | USB Support | Multi-channel<br>HDLC<br>Support | Number of<br>PCMCIA Slots<br>Supported |
|-----------|--------------------------------|---------------------|-------------|-------------|----------------------------------|----------------------------------------|
| MPC850    | 1                              | Yes                 | -           | Yes         | -                                | 1                                      |
| MPC850DE  | 2                              | Yes                 | -           | Yes         | -                                | 1                                      |
| MPC850SR  | 2                              | Yes                 | Yes         | Yes         | Yes                              | 1                                      |
| MPC850DSL | 2                              | Yes                 | Yes         | Yes         | No                               | 1                                      |

Table 1. MPC850 Functionality Matrix

Additional documentation may be provided for parts listed in Table 1.



Thermal Characteristics

## 4 Thermal Characteristics

Table 3 shows the thermal characteristics for the MPC850.

**Table 3. Thermal Characteristics** 

| Characteristic                                | Symbol          | Value           | Unit |
|-----------------------------------------------|-----------------|-----------------|------|
| Thermal resistance for BGA <sup>1</sup>       | θ <sub>JA</sub> | 40 <sup>2</sup> | °C/W |
|                                               | $\theta_{JA}$   | 31 <sup>3</sup> | °C/W |
|                                               | θ <sub>JA</sub> | 24 <sup>4</sup> | °C/W |
| Thermal Resistance for BGA (junction-to-case) | θJC             | 8               | °C/W |

<sup>1</sup> For more information on the design of thermal vias on multilayer boards and BGA layout considerations in general, refer to AN-1231/D, Plastic Ball Grid Array Application Note available from your local Freescale sales office.

<sup>2</sup> Assumes natural convection and a single layer board (no thermal vias).

<sup>3</sup> Assumes natural convection, a multilayer board with thermal vias<sup>4</sup>, 1 watt MPC850 dissipation, and a board temperature rise of 20°C above ambient.

<sup>4</sup> Assumes natural convection, a multilayer board with thermal vias<sup>4</sup>, 1 watt MPC850 dissipation, and a board temperature rise of 13°C above ambient.

 $\begin{aligned} T_J &= T_A + (P_D \bullet \theta_{JA}) \\ P_D &= (V_{DD} \bullet I_{DD}) + P_{I/O} \\ \text{where:} \end{aligned}$ 

 $P_{I/O}$  is the power dissipation on pins

Table 4 provides power dissipation information.

Table 4. Power Dissipation (P<sub>D</sub>)

| Characteristic              | Frequency (MHz) | Typical <sup>1</sup> | Maximum <sup>2</sup> | Unit |
|-----------------------------|-----------------|----------------------|----------------------|------|
| Power Dissipation           | 33              | TBD                  | 515                  | mW   |
| All Revisions<br>(1:1) Mode | 40              | TBD                  | 590                  | mW   |
|                             | 50              | TBD                  | 725                  | mW   |

<sup>1</sup> Typical power dissipation is measured at 3.3V

<sup>2</sup> Maximum power dissipation is measured at 3.65 V

Table 5 provides the DC electrical characteristics for the MPC850.

## **Table 5. DC Electrical Specifications**

| Characteristic                                                                                | Symbol                       | Min   | Max   | Unit |
|-----------------------------------------------------------------------------------------------|------------------------------|-------|-------|------|
| Operating voltage at 40 MHz or less                                                           | VDDH, VDDL,<br>KAPWR, VDDSYN | 3.0   | 3.6   | V    |
| Operating voltage at 40 MHz or higher                                                         | VDDH, VDDL,<br>KAPWR, VDDSYN | 3.135 | 3.465 | V    |
| Input high voltage (address bus, data bus, EXTAL, EXTCLK, and all bus control/status signals) | VIH                          | 2.0   | 3.6   | V    |
| Input high voltage (all general purpose I/O and peripheral pins)                              | VIH                          | 2.0   | 5.5   | V    |



| Characteristic                                                                                                                                                                                                                                                                                                                                                                                 | Symbol          | Min       | Мах     | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------|---------|------|
| Input low voltage                                                                                                                                                                                                                                                                                                                                                                              | VIL             | GND       | 0.8     | V    |
| EXTAL, EXTCLK input high voltage                                                                                                                                                                                                                                                                                                                                                               | VIHC            | 0.7*(VCC) | VCC+0.3 | V    |
| Input leakage current, Vin = 5.5 V (Except TMS, $\overline{\text{TRST}}$ , DSCK and DSDI pins)                                                                                                                                                                                                                                                                                                 | l <sub>in</sub> | —         | 100     | μA   |
| Input leakage current, Vin = $3.6V$ (Except TMS, TRST, DSCK and DSDI pins)                                                                                                                                                                                                                                                                                                                     | l <sub>in</sub> | —         | 10      | μA   |
| Input leakage current, Vin = 0V (Except TMS, $\overline{\text{TRST}}$ , DSCK and DSDI pins)                                                                                                                                                                                                                                                                                                    | l <sub>in</sub> | —         | 10      | μA   |
| Input capacitance                                                                                                                                                                                                                                                                                                                                                                              | C <sub>in</sub> | —         | 20      | pF   |
| Output high voltage, IOH = -2.0 mA, VDDH = 3.0V<br>except XTAL, XFC, and open-drain pins                                                                                                                                                                                                                                                                                                       | VOH             | 2.4       | _       | V    |
| Output low voltage<br>CLKOUT <sup>3</sup><br>IOL = $3.2 \text{ mA}^{1}$<br>IOL = $5.3 \text{ mA}^{2}$<br>IOL = $7.0 \text{ mA} \text{ PA}[14]/\overline{\text{USBOE}}, \text{ PA}[12]/\text{TXD2}$<br>IOL = $8.9 \text{ mA} \overline{\text{TS}}, \overline{\text{TA}}, \overline{\text{TEA}}, \overline{\text{BI}}, \overline{\text{BB}}, \overline{\text{HRESET}}, \overline{\text{SRESET}}$ | VOL             | _         | 0.5     | V    |

#### Table 5. DC Electrical Specifications (continued)

 A[6:31], TSIZ0/REG, TSIZ1, D[0:31], DP[0:3]/IRQ[3:6], RD/WR, BURST, RSV/IRQ2, IP\_B[0:1]/IWP[0:1]/VFLS[0:1], IP\_B2/IOIS16\_B/AT2, IP\_B3/IWP2/VF2, IP\_B4/LWP0/VF0, IP\_B5/LWP1/VF1, IP\_B6/DSDI/AT0, IP\_B7/PTR/AT3, PA[15]/USBRXD, PA[13]/RXD2, PA[9]/L1TXDA/SMRXD2, PA[8]/L1RXDA/SMTXD2, PA[7]/CLK1/TIN1/L1RCLKA/BRGO1, PA[6]/CLK2/TOUT1/TIN3, PA[5]/CLK3/TIN2/L1TCLKA/BRGO2, PA[4]/CLK4/TOUT2/TIN4, PB[31]/SPISEL, PB[30]/SPICLK/TXD3, PB[29]/SPIMOSI /RXD3, PB[28]/SPIMISO/BRGO3, PB[27]/I2CSDA/BRGO1, PB[26]/I2CSCL/BRGO2, PB[25]/SMTXD1/TXD3, PB[24]/SMRXD1/RXD3, PB[23]/SMSYN1/SDACK1, PB[22]/SMSYN2/SDACK2, PB[19]/L1ST1, PB[18]/RTS2/L1ST2, PB[17]/L1ST3, PB[16]/L1RQa/L1ST4, PC[15]/DREQ0/L1ST5, PC[14]/DREQ1/RTS2/L1ST6, PC[13]/L1ST7/RTS3, PC[12]/L1RQa/L1ST8, PC[11]/USBRXP, PC[10]/TGATE1/USBRXN, PC[9]/CTS2, PC[8]/CD2/TGATE1, PC[7]/USBTXP, PC[6]/USBTXN, PC[5]/CTS3/L1TSYNCA/SDACK1, PC[4]/CD3/L1RSYNCA, PD[15], PD[14], PD[13], PD[12], PD[11], PD[10], PD[9], PD[8], PD[7], PD[6], PD[5], PD[4], PD[3]

- <sup>2</sup> BDIP/GPL\_B5, BR, BG, FRZ/IRQ6, CS[0:5], CS6/CE1\_B, CS7/CE2\_B, WE0/BS\_AB0/IORD, WE1/BS\_AB1/IOWR, WE2/BS\_AB2/PCOE, WE3/BS\_AB3/PCWE, GPL\_A0/GPL\_B0, OE/GPL\_A1/GPL\_B1, GPL\_A[2:3]/GPL\_B[2:3]/CS[2:3], UPWAITA/GPL\_A4/AS, UPWAITB/GPL\_B4, GPL\_A5, ALE\_B/DSCK/AT1, OP2/MODCK1/STS, OP3/MODCK2/DSDO
- 3 The MPC850 IBIS model must be used to accurately model the behavior of the Clkout output driver for the full and half drive setting. Due to the nature of the Clkout output buffer, IOH and IOL for Clkout should be extracted from the IBIS model at any output voltage level.

## 5 **Power Considerations**

The average chip-junction temperature, T<sub>J</sub>, in °C can be obtained from the equation:

$$T_{J} = T_{A} + (P_{D} \bullet \theta_{JA})(1)$$

where

 $T_{A} =$  Ambient temperature, °C



|      | <b>a</b>                                                                                                                | 50 I  | MHz   | 66 I  | MHz   | 80 I  | MHz   |       | Cap Load           |      |
|------|-------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|--------------------|------|
| Num  | Characteristic                                                                                                          | Min   | Max   | Min   | Max   | Min   | Мах   | FFACT | (default<br>50 pF) | Unit |
| B9   | CLKOUT to A[6–31] RD/WR,<br>BURST, D[0–31], DP[0–3],<br>TSIZ[0–1], REG, RSV, AT[0–3],<br>PTR high-Z                     | 5.00  | 11.75 | 7.58  | 14.33 | 6.25  | 13.00 | 0.250 | 50.00              | ns   |
| B11  | CLKOUT to $\overline{TS}$ , $\overline{BB}$ assertion                                                                   | 5.00  | 11.00 | 7.58  | 13.58 | 6.25  | 12.25 | 0.250 | 50.00              | ns   |
| B11a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ assertion,<br>(When driven by the memory<br>controller or PCMCIA interface) | 2.50  | 9.25  | 2.50  | 9.25  | 2.50  | 9.25  | —     | 50.00              | ns   |
| B12  | CLKOUT to $\overline{TS}$ , $\overline{BB}$ negation                                                                    | 5.00  | 11.75 | 7.58  | 14.33 | 6.25  | 13.00 | 0.250 | 50.00              | ns   |
| B12a | CLKOUT to TA, BI negation<br>(when driven by the memory<br>controller or PCMCIA interface)                              | 2.50  | 11.00 | 2.50  | 11.00 | 2.50  | 11.00 | —     | 50.00              | ns   |
| B13  | CLKOUT to $\overline{TS}$ , $\overline{BB}$ high-Z                                                                      | 5.00  | 19.00 | 7.58  | 21.58 | 6.25  | 20.25 | 0.250 | 50.00              | ns   |
| B13a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ high-Z,<br>(when driven by the memory<br>controller or PCMCIA interface)    | 2.50  | 15.00 | 2.50  | 15.00 | 2.50  | 15.00 | —     | 50.00              | ns   |
| B14  | CLKOUT to $\overline{TEA}$ assertion                                                                                    | 2.50  | 10.00 | 2.50  | 10.00 | 2.50  | 10.00 | —     | 50.00              | ns   |
| B15  | CLKOUT to TEA high-Z                                                                                                    | 2.50  | 15.00 | 2.50  | 15.00 | 2.50  | 15.00 | —     | 50.00              | ns   |
| B16  | $\overline{\text{TA}}$ , $\overline{\text{BI}}$ valid to CLKOUT(setup time) <sup>5</sup>                                | 9.75  | —     | 9.75  | —     | 9.75  | —     | —     | 50.00              | ns   |
| B16a | TEA, KR, RETRY, valid to CLKOUT (setup time) <sup>5</sup>                                                               | 10.00 | —     | 10.00 | —     | 10.00 | —     | —     | 50.00              | ns   |
| B16b | $\overline{\text{BB}}, \overline{\text{BG}}, \overline{\text{BR}}$ valid to CLKOUT (setup time) <sup>6</sup>            | 8.50  | _     | 8.50  | —     | 8.50  | —     | _     | 50.00              | ns   |
| B17  | $\frac{\text{CLKOUT to TA, TEA, BI, BB,}}{\text{BG, BR valid (Hold time).}^5}$                                          | 1.00  |       | 1.00  | —     | 1.00  | _     | _     | 50.00              | ns   |
| B17a | CLKOUT to KR, RETRY, except<br>TEA valid (hold time)                                                                    | 2.00  | —     | 2.00  | —     | 2.00  | —     | _     | 50.00              | ns   |
| B18  | D[0–31], DP[0–3] valid to<br>CLKOUT rising edge (setup<br>time) <sup>7</sup>                                            | 6.00  | _     | 6.00  |       | 6.00  |       | _     | 50.00              | ns   |
| B19  | CLKOUT rising edge to<br>D[0–31], DP[0–3] valid (hold<br>time) <sup>7</sup>                                             | 1.00  | _     | 1.00  |       | 1.00  |       | _     | 50.00              | ns   |
| B20  | D[0–31], DP[0–3] valid to<br>CLKOUT falling edge (setup<br>time) <sup>8</sup>                                           | 4.00  |       | 4.00  |       | 4.00  | —     | _     | 50.00              | ns   |
| B21  | CLKOUT falling edge to<br>D[0–31], DP[0–3] valid (hold<br>time) <sup>8</sup>                                            | 2.00  | —     | 2.00  |       | 2.00  | —     | —     | —                  |      |

| Table 6. | <b>Bus Operation Timing</b> | <sup>1</sup> (continued) |
|----------|-----------------------------|--------------------------|
|----------|-----------------------------|--------------------------|



|      | Characteristic                                                                                                                          | 50 I | MHz   | 66 I  | MHz   | 80 1  | MHz   |       | Cap Load           |      |
|------|-----------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------|-------|-------|-------|-------|--------------------|------|
| Num  |                                                                                                                                         | Min  | Max   | Min   | Max   | Min   | Max   | FFACT | (default<br>50 pF) | Unit |
| B31  | CLKOUT falling edge to $\overline{CS}$ valid - as requested by control bit CST4 in the corresponding word in the UPM                    | 1.50 | 6.00  | 1.50  | 6.00  | 1.50  | 6.00  | _     | 50.00              | ns   |
| B31a | CLKOUT falling edge to $\overline{CS}$<br>valid - as requested by control<br>bit CST1 in the corresponding<br>word in the UPM           | 5.00 | 12.00 | 8.00  | 14.00 | 6.00  | 13.00 | 0.250 | 50.00              | ns   |
| B31b | CLKOUT rising edge to $\overline{CS}$ valid<br>- as requested by control bit<br>CST2 in the corresponding<br>word in the UPM            | 1.50 | 8.00  | 1.50  | 8.00  | 1.50  | 8.00  | _     | 50.00              | ns   |
| B31c | CLKOUT rising edge to CS valid<br>- as requested by control bit<br>CST3 in the corresponding<br>word in the UPM                         | 5.00 | 12.00 | 8.00  | 14.00 | 6.00  | 13.00 | 0.250 | 50.00              | ns   |
| B31d | CLKOUT falling edge to $\overline{CS}$<br>valid - as requested by control<br>bit CST1 in the corresponding<br>word in the UPM EBDF = 1  | 9.00 | 14.00 | 13.00 | 18.00 | 11.00 | 16.00 | 0.375 | 50.00              | ns   |
| B32  | CLKOUT falling edge to $\overline{\text{BS}}$<br>valid - as requested by control<br>bit BST4 in the corresponding<br>word in the UPM    | 1.50 | 6.00  | 1.50  | 6.00  | 1.50  | 6.00  | _     | 50.00              | ns   |
| B32a | CLKOUT falling edge to $\overline{BS}$<br>valid - as requested by control<br>bit BST1 in the corresponding<br>word in the UPM, EBDF = 0 | 5.00 | 12.00 | 8.00  | 14.00 | 6.00  | 13.00 | 0.250 | 50.00              | ns   |
| B32b | CLKOUT rising edge to BS valid<br>- as requested by control bit<br>BST2 in the corresponding<br>word in the UPM                         | 1.50 | 8.00  | 1.50  | 8.00  | 1.50  | 8.00  | _     | 50.00              | ns   |
| B32c | CLKOUT rising edge to BS valid<br>- as requested by control bit<br>BST3 in the corresponding<br>word in the UPM                         | 5.00 | 12.00 | 8.00  | 14.00 | 6.00  | 13.00 | 0.250 | 50.00              | ns   |
| B32d | CLKOUT falling edge to $\overline{BS}$<br>valid - as requested by control<br>bit BST1 in the corresponding<br>word in the UPM, EBDF = 1 | 9.00 | 14.00 | 13.00 | 18.00 | 11.00 | 16.00 | 0.375 | 50.00              | ns   |
| B33  | CLKOUT falling edge to GPL<br>valid - as requested by control<br>bit GxT4 in the corresponding<br>word in the UPM                       | 1.50 | 6.00  | 1.50  | 6.00  | 1.50  | 6.00  |       | 50.00              | ns   |

| Table 6. | <b>Bus Operation</b> | Timing | <sup>1</sup> (continued) |
|----------|----------------------|--------|--------------------------|
|----------|----------------------|--------|--------------------------|



| Num | Characteristic                                          | 50 MHz |     | 66 MHz |     | 80 MHz |     | FFACT | Cap Load<br>(default | Unit |
|-----|---------------------------------------------------------|--------|-----|--------|-----|--------|-----|-------|----------------------|------|
| Num | Unaracteristic                                          | Min    | Max | Min    | Max | Min    | Max | 11401 | 50 pF)               | onne |
| B42 | CLKOUT rising edge to $\overline{TS}$ valid (hold time) | 2.00   | _   | 2.00   | _   | 2.00   | _   | _     | 50.00                | ns   |
| B43 | AS negation to memory controller signals negation       | _      | TBD | _      | TBD | TBD    | _   | —     | 50.00                | ns   |

 Table 6. Bus Operation Timing <sup>1</sup> (continued)

The minima provided assume a 0 pF load, whereas maxima assume a 50pF load. For frequencies not marked on the part, new bus timing must be calculated for all frequency-dependent AC parameters. Frequency-dependent AC parameters are those with an entry in the FFactor column. AC parameters without an FFactor entry do not need to be calculated and can be taken directly from the frequency column corresponding to the frequency marked on the part. The following equations should be used in these calculations.

For a frequency F, the following equations should be applied to each one of the above parameters: For minima:

$$D = \frac{FFACTOR \times 1000}{F} + (D_{50} - 20 \times FFACTOR)$$

For maxima:

$$D = \frac{FFACTOR \times 1000}{F} + \frac{(D_{50} - 20 \times FFACTOR)}{F} + \frac{1ns(CAP \text{ LOAD} - 50) / 10}{F}$$

where:

D is the parameter value to the frequency required in ns

F is the operation frequency in MHz

D<sub>50</sub> is the parameter value defined for 50 MHz

CAP LOAD is the capacitance load on the signal in question.

FFACTOR is the one defined for each of the parameters in the table.

- <sup>2</sup> Phase and frequency jitter performance results are valid only if the input jitter is less than the prescribed value.
- <sup>3</sup> If the rate of change of the frequency of EXTAL is slow (i.e. it does not jump between the minimum and maximum values in one cycle) or the frequency of the jitter is fast (i.e., it does not stay at an extreme value for a long time) then the maximum allowed jitter on EXTAL can be up to 2%.
- <sup>4</sup> The timing for BR output is relevant when the MPC850 is selected to work with external bus arbiter. The timing for BG output is relevant when the MPC850 is selected to work with internal bus arbiter.
- <sup>5</sup> The setup times required for TA, TEA, and BI are relevant only when they are supplied by an external device (and not when the memory controller or the PCMCIA interface drives them).
- <sup>6</sup> The timing required for BR input is relevant when the MPC850 is selected to work with the internal bus arbiter. The timing for BG input is relevant when the MPC850 is selected to work with the external bus arbiter.
- <sup>7</sup> The D[0–31] and DP[0–3] input timings B20 and B21 refer to the rising edge of the CLKOUT in which the TA input signal is asserted.
- <sup>8</sup> The D[0:31] and DP[0:3] input timings B20 and B21 refer to the falling edge of CLKOUT. This timing is valid only for read accesses controlled by chip-selects controlled by the UPM in the memory controller, for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.
- <sup>9</sup> The timing B30 refers to  $\overline{CS}$  when ACS = '00' and to  $\overline{WE[0:3]}$  when CSNT = '0'.
- <sup>10</sup> The signal UPWAIT is considered asynchronous to CLKOUT and synchronized internally. The timings specified in B37 and B38 are specified to enable the freeze of the UPM output signals.
- <sup>11</sup> The  $\overline{\text{AS}}$  signal is considered asynchronous to CLKOUT.





Figure 10. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS = 10)



Figure 11. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS = 11)





Figure 12. External Bus Read Timing (GPCM Controlled—TRLX = 1, ACS = 10, ACS = 11)





Figure 14. External Bus Write Timing (GPCM Controlled—TRLX = 0, CSNT = 1)







Figure 15. External Bus Write Timing (GPCM Controlled—TRLX = 1, CSNT = 1)



Figure 17 provides the timing for the asynchronous asserted UPWAIT signal controlled by the UPM.



Figure 17. Asynchronous UPWAIT Asserted Detection in UPM Handled Cycles Timing

Figure 18 provides the timing for the asynchronous negated UPWAIT signal controlled by the UPM.



Figure 18. Asynchronous UPWAIT Negated Detection in UPM Handled Cycles Timing



Table 7 provides interrupt timing for the MPC850.

| Num   | Num Characteristic <sup>1</sup>                | 50 I  | MHz | 66N   | lHz | 80 N  | Unit |    |
|-------|------------------------------------------------|-------|-----|-------|-----|-------|------|----|
| Nulli |                                                | Min   | Max | Min   | Max | Min   | Max  | Om |
| 139   | IRQx valid to CLKOUT rising edge (set up time) | 6.00  |     | 6.00  | _   | 6.00  |      | ns |
| 140   | IRQx hold time after CLKOUT.                   | 2.00  | _   | 2.00  |     | 2.00  |      | ns |
| l41   | IRQx pulse width low                           | 3.00  |     | 3.00  |     | 3.00  |      | ns |
| 142   | IRQx pulse width high                          | 3.00  | _   | 3.00  |     | 3.00  | _    | ns |
| 143   | IRQx edge-to-edge time                         | 80.00 | _   | 121.0 | _   | 100.0 | _    | ns |

 Table 7. Interrupt Timing

<sup>1</sup> The timings I39 and I40 describe the testing conditions under which the IRQ lines are tested when being defined as level sensitive. The IRQ lines are synchronized internally and do not have to be asserted or negated with reference to the CLKOUT.

The timings I41, I42, and I43 are specified to allow the correct function of the IRQ lines detection circuitry, and has no direct relation with the total system interrupt latency that the MPC850 is able to support

Figure 22 provides the interrupt detection timing for the external level-sensitive lines.



Figure 22. Interrupt Detection Timing for External Level Sensitive Lines

Figure 23 provides the interrupt detection timing for the external edge-sensitive lines.



Figure 23. Interrupt Detection Timing for External Edge Sensitive Lines



Figure 31 shows the reset timing for the data bus configuration.



Figure 31. Reset Timing—Configuration from Data Bus

Figure 32 provides the reset timing for the data bus weak drive during configuration.



Figure 32. Reset Timing—Data Bus Weak Drive during Configuration







Figure 33. Reset Timing—Debug Port Configuration

## 7 IEEE 1149.1 Electrical Specifications

Table 12 provides the JTAG timings for the MPC850 as shown in Figure 34 to Figure 37.

Table 12. JTAG Timing

| Num | Characteristic                                         | 50 MHz |       | 66MHz  |       | 80 MHz |       | Unit |
|-----|--------------------------------------------------------|--------|-------|--------|-------|--------|-------|------|
|     |                                                        | Min    | Max   | Min    | Max   | Min    | Max   | Unit |
| J82 | TCK cycle time                                         | 100.00 | _     | 100.00 | _     | 100.00 | _     | ns   |
| J83 | TCK clock pulse width measured at 1.5 V                | 40.00  |       | 40.00  |       | 40.00  |       | ns   |
| J84 | TCK rise and fall times                                | 0.00   | 10.00 | 0.00   | 10.00 | 0.00   | 10.00 | ns   |
| J85 | TMS, TDI data setup time                               | 5.00   |       | 5.00   |       | 5.00   |       | ns   |
| J86 | TMS, TDI data hold time                                | 25.00  |       | 25.00  |       | 25.00  |       | ns   |
| J87 | TCK low to TDO data valid                              |        | 27.00 | —      | 27.00 | _      | 27.00 | ns   |
| J88 | TCK low to TDO data invalid                            | 0.00   |       | 0.00   |       | 0.00   |       | ns   |
| J89 | TCK low to TDO high impedance                          |        | 20.00 | —      | 20.00 | _      | 20.00 | ns   |
| J90 | TRST assert time                                       | 100.00 |       | 100.00 |       | 100.00 |       | ns   |
| J91 | TRST setup time to TCK low                             | 40.00  |       | 40.00  |       | 40.00  |       | ns   |
| J92 | TCK falling edge to output valid                       |        | 50.00 | —      | 50.00 | _      | 50.00 | ns   |
| J93 | TCK falling edge to output valid out of high impedance |        | 50.00 | —      | 50.00 | —      | 50.00 | ns   |
| J94 | TCK falling edge to output high impedance              |        | 50.00 | —      | 50.00 | _      | 50.00 | ns   |
| J95 | Boundary scan input valid to TCK rising edge           | 50.00  |       | 50.00  |       | 50.00  | _     | ns   |
| J96 | TCK rising edge to boundary scan input invalid         | 50.00  | _     | 50.00  | _     | 50.00  | _     | ns   |





Figure 40. SDACK Timing Diagram—Peripheral Write, TA Sampled Low at the Falling Edge of the Clock



**CPM Electrical Characteristics** 



Figure 41. SDACK Timing Diagram—Peripheral Write, TA Sampled High at the Falling Edge of the Clock







**CPM Electrical Characteristics** 



Figure 52. HDLC Bus Timing Diagram

## 8.7 Ethernet Electrical Specifications

Table 20 provides the Ethernet timings as shown in Figure 53 to Figure 55.

| Num | Characteristic                                                  |        | All Frequencies |      |  |
|-----|-----------------------------------------------------------------|--------|-----------------|------|--|
| Num |                                                                 |        | Max             | Unit |  |
| 120 | CLSN width high                                                 | 40.00  | _               | ns   |  |
| 121 | RCLKx rise/fall time (x = 2, 3 for all specs in this table)     | _      | 15.00           | ns   |  |
| 122 | RCLKx width low                                                 | 40.00  |                 | ns   |  |
| 123 | RCLKx clock period <sup>1</sup>                                 | 80.00  | 120.00          | ns   |  |
| 124 | RXDx setup time                                                 | 20.00  |                 | ns   |  |
| 125 | RXDx hold time                                                  | 5.00   |                 | ns   |  |
| 126 | RENA active delay (from RCLKx rising edge of the last data bit) | 10.00  | _               | ns   |  |
| 127 | RENA width low                                                  | 100.00 | _               | ns   |  |
| 128 | TCLKx rise/fall time                                            | —      | 15.00           | ns   |  |
| 129 | TCLKx width low                                                 | 40.00  |                 | ns   |  |
| 130 | TCLKx clock period <sup>1</sup>                                 | 99.00  | 101.00          | ns   |  |
| 131 | TXDx active delay (from TCLKx rising edge)                      | 10.00  | 50.00           | ns   |  |
| 132 | TXDx inactive delay (from TCLKx rising edge)                    | 10.00  | 50.00           | ns   |  |
| 133 | TENA active delay (from TCLKx rising edge)                      | 10.00  | 50.00           | ns   |  |



**CPM Electrical Characteristics** 

| Num | Characteristic            | All Frequ | Unit   |      |
|-----|---------------------------|-----------|--------|------|
| Num |                           | Min       | Мах    | Unit |
| 210 | SDL/SCL fall time         | _         | 300.00 | ns   |
| 211 | Stop condition setup time | 4.70      | _      | μs   |

Table 24. I<sup>2</sup>C Timing (SCL < 100 KHz) (CONTINUED)

SCL frequency is given by SCL = BRGCLK\_frequency / ((BRG register + 3) \* pre\_scaler \* 2). The ratio SyncClk/(BRGCLK/pre\_scaler) must be greater or equal to 4/1.

Table 25 provides the  $I^2C$  (SCL > 100 KHz) timings.

Table 25.  $I^2C$  Timing (SCL > 100 KHz)

| Num | Characteristic                            | Expression | All Freq        | Unit          |      |
|-----|-------------------------------------------|------------|-----------------|---------------|------|
|     |                                           |            | Min             | Max           | Unit |
| 200 | SCL clock frequency (slave)               | fSCL       | 0               | BRGCLK/48     | Hz   |
| 200 | SCL clock frequency (master) <sup>1</sup> | fSCL       | BRGCLK/16512    | BRGCLK/48     | Hz   |
| 202 | Bus free time between transmissions       |            | 1/(2.2 * fSCL)  | —             | s    |
| 203 | Low period of SCL                         |            | 1/(2.2 * fSCL)  | —             | s    |
| 204 | High period of SCL                        |            | 1/(2.2 * fSCL)  | —             | s    |
| 205 | Start condition setup time                |            | 1/(2.2 * fSCL)  | _             | s    |
| 206 | Start condition hold time                 |            | 1/(2.2 * fSCL)  | _             | s    |
| 207 | Data hold time                            |            | 0               | _             | s    |
| 208 | Data setup time                           |            | 1/(40 * fSCL)   | _             | s    |
| 209 | SDL/SCL rise time                         |            | —               | 1/(10 * fSCL) | s    |
| 210 | SDL/SCL fall time                         |            | —               | 1/(33 * fSCL) | s    |
| 211 | Stop condition setup time                 |            | 1/2(2.2 * fSCL) | _             | S    |

SCL frequency is given by SCL = BrgClk\_frequency / ((BRG register + 3) \* pre\_scaler \* 2). The ratio SyncClk/(Brg\_Clk/pre\_scaler) must be greater or equal to 4/1.

Figure 61 shows the  $I^2C$  bus timing.



Figure 61. I<sup>2</sup>C Bus Timing Diagram



#### Mechanical Data and Ordering Information

customers that are currently using the non-JEDEC pin numbering scheme, two sets of pinouts, JEDEC and non-JEDEC, are presented in this document.

Figure 62 shows the non-JEDEC pinout of the PBGA package as viewed from the top surface.



Figure 62. Pin Assignments for the PBGA (Top View)—non-JEDEC Standard



**Document Revision History** 

## THIS PAGE INTENTIONALLY LEFT BLANK