



Welcome to **E-XFL.COM** 

### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

## **Applications of Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

| Details                         |                                                                         |
|---------------------------------|-------------------------------------------------------------------------|
| Product Status                  | Obsolete                                                                |
| Core Processor                  | MPC8xx                                                                  |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                          |
| Speed                           | 50MHz                                                                   |
| Co-Processors/DSP               | Communications; CPM                                                     |
| RAM Controllers                 | DRAM                                                                    |
| Graphics Acceleration           | No                                                                      |
| Display & Interface Controllers | -                                                                       |
| Ethernet                        | 10Mbps (1)                                                              |
| SATA                            | -                                                                       |
| USB                             | USB 1.x (1)                                                             |
| Voltage - I/O                   | 3.3V                                                                    |
| Operating Temperature           | -40°C ~ 95°C (TA)                                                       |
| Security Features               | -                                                                       |
| Package / Case                  | 256-BBGA                                                                |
| Supplier Device Package         | 256-PBGA (23x23)                                                        |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc850czq50bur2 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 2 Features

Figure 1 is a block diagram of the MPC850, showing its major components and the relationships among those components:



Figure 1. MPC850 Microprocessor Block Diagram

The following list summarizes the main features of the MPC850:

- Embedded single-issue, 32-bit MPC8xx core (implementing the PowerPC architecture) with thirty-two 32-bit general-purpose registers (GPRs)
  - Performs branch folding and branch prediction with conditional prefetch, but without conditional execution

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



- Gate mode can enable/disable counting
- Interrupt can be masked on reference match and event capture

## Interrupts

- Eight external interrupt request (IRQ) lines
- Twelve port pins with interrupt capability
- Fifteen internal interrupt sources
- Programmable priority among SCCs and USB
- Programmable highest-priority request
- Single socket PCMCIA-ATA interface
  - Master (socket) interface, release 2.1 compliant
  - Single PCMCIA socket
  - Supports eight memory or I/O windows
- Communications processor module (CPM)
  - 32-bit, Harvard architecture, scalar RISC communications processor (CP)
  - Protocol-specific command sets (for example, GRACEFUL STOP TRANSMIT stops transmission
    after the current frame is finished or immediately if no frame is being sent and CLOSE RXBD
    closes the receive buffer descriptor)
  - Supports continuous mode transmission and reception on all serial channels
  - Up to 8 Kbytes of dual-port RAM
  - Twenty serial DMA (SDMA) channels for the serial controllers, including eight for the four USB endpoints
  - Three parallel I/O registers with open-drain capability
- Four independent baud-rate generators (BRGs)
  - Can be connected to any SCC, SMC, or USB
  - Allow changes during operation
  - Autobaud support option
- Two SCCs (serial communications controllers)
  - Ethernet/IEEE 802.3, supporting full 10-Mbps operation
  - HDLC/SDLC<sup>TM</sup> (all channels supported at 2 Mbps)
  - HDLC bus (implements an HDLC-based local area network (LAN))
  - Asynchronous HDLC to support PPP (point-to-point protocol)
  - AppleTalk<sup>®</sup>
  - Universal asynchronous receiver transmitter (UART)
  - Synchronous UART
  - Serial infrared (IrDA)
  - Totally transparent (bit streams)
  - Totally transparent (frame based with optional cyclic redundancy check (CRC))

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



- Separate power supply input to operate internal logic at 2.2 V when operating at or below 25 MHz
- Can be dynamically shifted between high frequency (3.3 V internal) and low frequency (2.2 V internal) operation
- Debug interface
  - Eight comparators: four operate on instruction address, two operate on data address, and two operate on data
  - The MPC850 can compare using the =,  $\neq$ , <, and > conditions to generate watchpoints
  - Each watchpoint can generate a breakpoint internally
- 3.3-V operation with 5-V TTL compatibility on all general purpose I/O pins.

## 3 Electrical and Thermal Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC850. Table 2 provides the maximum ratings.

**Table 2. Maximum Ratings** 

(GND = 0V)

| Rating                            | Symbol           | Value                                      | Unit |
|-----------------------------------|------------------|--------------------------------------------|------|
| Supply voltage                    | VDDH             | -0.3 to 4.0                                | V    |
|                                   | VDDL             | -0.3 to 4.0                                | V    |
|                                   | KAPWR            | -0.3 to 4.0                                | V    |
|                                   | VDDSYN           | -0.3 to 4.0                                | V    |
| Input voltage <sup>1</sup>        | V <sub>in</sub>  | GND-0.3 to VDDH + 2.5 V                    | V    |
| Junction temperature <sup>2</sup> | Тј               | 0 to 95 (standard)<br>-40 to 95 (extended) | °C   |
| Storage temperature range         | T <sub>stg</sub> | -55 to +150                                | °C   |

Functional operating conditions are provided with the DC electrical specifications in Table 5. Absolute maximum ratings are stress ratings only; functional operation at the maxima is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device.

CAUTION: All inputs that tolerate 5 V cannot be more than 2.5 V greater than the supply voltage. This restriction

This device contains circuitry protecting against damage due to high-static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or  $V_{CC}$ ). Table 3 provides the package thermal characteristics for the MPC850.

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2

applies to power-up and normal operation (that is, if the MPC850 is unpowered, voltage greater than 2.5 V must not be applied to its inputs).

The MPC850, a high-frequency device in a BGA package, does not provide a guaranteed maximum ambient temperature. Only maximum junction temperature is guaranteed. It is the responsibility of the user to consider power dissipation and thermal management. Junction temperature ratings are the same regardless of frequency rating of the device.



# Table 6. Bus Operation Timing <sup>1</sup>

| NI  | Oh ava atawiatia                                                                             | 50 I  | ИНz   | 66 1  | ИНz   | 1 08  | ИНz   | FEAGE | Cap Load           | 11   |
|-----|----------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|--------------------|------|
| Num | Characteristic                                                                               | Min   | Max   | Min   | Max   | Min   | Max   | FFACT | (default<br>50 pF) | Unit |
| B1  | CLKOUT period                                                                                | 20    | _     | 30.30 | _     | 25    | _     | _     | _                  | ns   |
| B1a | EXTCLK to CLKOUT phase<br>skew (EXTCLK > 15 MHz and<br>MF <= 2)                              | -0.90 | 0.90  | -0.90 | 0.90  | -0.90 | 0.90  | _     | 50.00              | ns   |
| B1b | EXTCLK to CLKOUT phase<br>skew (EXTCLK > 10 MHz and<br>MF < 10)                              | -2.30 | 2.30  | -2.30 | 2.30  | -2.30 | 2.30  | _     | 50.00              | ns   |
| B1c | CLKOUT phase jitter (EXTCLK > 15 MHz and MF <= 2) <sup>2</sup>                               | -0.60 | 0.60  | -0.60 | 0.60  | -0.60 | 0.60  | _     | 50.00              | ns   |
| B1d | CLKOUT phase jitter <sup>2</sup>                                                             | -2.00 | 2.00  | -2.00 | 2.00  | -2.00 | 2.00  | _     | 50.00              | ns   |
| B1e | CLKOUT frequency jitter (MF < 10) <sup>2</sup>                                               | _     | 0.50  | _     | 0.50  | _     | 0.50  | _     | 50.00              | %    |
| B1f | CLKOUT frequency jitter (10 < MF < 500) <sup>2</sup>                                         | _     | 2.00  | _     | 2.00  | _     | 2.00  | _     | 50.00              | %    |
| B1g | CLKOUT frequency jitter (MF > 500) <sup>2</sup>                                              | _     | 3.00  | _     | 3.00  | _     | 3.00  | _     | 50.00              | %    |
| B1h | Frequency jitter on EXTCLK <sup>3</sup>                                                      | _     | 0.50  | _     | 0.50  | _     | 0.50  | _     | 50.00              | %    |
| B2  | CLKOUT pulse width low                                                                       | 8.00  | _     | 12.12 | _     | 10.00 | _     | _     | 50.00              | ns   |
| В3  | CLKOUT width high                                                                            | 8.00  | _     | 12.12 | _     | 10.00 | _     | _     | 50.00              | ns   |
| B4  | CLKOUT rise time                                                                             | _     | 4.00  | _     | 4.00  | _     | 4.00  | _     | 50.00              | ns   |
| B5  | CLKOUT fall time                                                                             | _     | 4.00  | _     | 4.00  | _     | 4.00  | _     | 50.00              | ns   |
| B7  | CLKOUT to A[6-31],<br>RD/WR, BURST, D[0-31],<br>DP[0-3] invalid                              | 5.00  | _     | 7.58  | _     | 6.25  | _     | 0.250 | 50.00              | ns   |
| В7а | CLKOUT to TSIZ[0-1], REG,<br>RSV, AT[0-3], BDIP, PTR<br>invalid                              | 5.00  | _     | 7.58  | _     | 6.25  | _     | 0.250 | 50.00              | ns   |
| B7b | CLKOUT to BR, BG, FRZ,<br>VFLS[0–1], VF[0–2] IWP[0–2],<br>LWP[0–1], STS invalid <sup>4</sup> | 5.00  | _     | 7.58  | _     | 6.25  | _     | 0.250 | 50.00              | ns   |
| B8  | CLKOUT to A[6–31],<br>RD/WR, BURST, D[0–31],<br>DP[0–3] valid                                | 5.00  | 11.75 | 7.58  | 14.33 | 6.25  | 13.00 | 0.250 | 50.00              | ns   |
| B8a | CLKOUT to TSIZ[0-1], REG,<br>RSV, AT[0-3] BDIP, PTR valid                                    | 5.00  | 11.75 | 7.58  | 14.33 | 6.25  | 13.00 | 0.250 | 50.00              | ns   |
| B8b | CLKOUT to BR, BG,<br>VFLS[0–1], VF[0–2], IWP[0–2],<br>FRZ, LWP[0–1], STS valid <sup>4</sup>  | 5.00  | 11.74 | 7.58  | 14.33 | 6.25  | 13.00 | 0.250 | 50.00              | ns   |

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



Table 6. Bus Operation Timing <sup>1</sup> (continued)

| Nive | Chavastavistis                                                                                                                                                                | 50 I  | ИНz | 66 1  | ИHz | 80 1  | ИНz | FEACT | Cap Load           | Hali |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|-----|-------|-----|-------|--------------------|------|
| Num  | Characteristic                                                                                                                                                                | Min   | Max | Min   | Max | Min   | Max | FFACT | (default<br>50 pF) | Unit |
| B29h | WE[0-3] negated to D[0-31],<br>DP[0-3] high-Z GPCM write<br>access TRLX = 0, CSNT = 1,<br>EBDF = 1                                                                            | 25.00 | _   | 39.00 | _   | 31.00 | _   | 1.375 | 50.00              | ns   |
| B29i | CS negated to D[0-31], DP[0-3] high-Z GPCM write access, TRLX = 1, CSNT = 1, ACS = 10 or ACS = 11, EBDF =                                                                     | 25.00 |     | 39.00 |     | 31.00 |     | 1.375 | 50.00              | ns   |
| B30  | CS, WE[0-3] negated to A[6-31] invalid GPCM write access 9                                                                                                                    | 3.00  | _   | 6.00  | _   | 4.00  | _   | 0.250 | 50.00              | ns   |
| B30a | WE[0-3] negated to A[6-31] invalid GPCM write access, TRLX = 0, CSNT = 1, CS negated to A[6-31] invalid GPCM write access TRLX = 0, CSNT =1, ACS = 10 or ACS = 11, EBDF = 0   | 8.00  | _   | 13.00 | _   | 11.00 | _   | 0.500 | 50.00              | ns   |
| B30b | WE[0-3] negated to A[6-31] invalid GPCM write access, TRLX = 1, CSNT = 1. CS negated to A[6-31] Invalid GPCM write access TRLX = 1, CSNT = 1, ACS = 10 or ACS = 11, EBDF = 0  | 28.00 |     | 43.00 | _   | 36.00 | _   | 1.500 | 50.00              | ns   |
| B30c | WE[0-3] negated to A[6-31] invalid GPCM write access, TRLX = 0, CSNT = 1. CS negated to A[6-31] invalid GPCM write access, TRLX = 0, CSNT = 1, ACS = 10 or ACS = 11, EBDF = 1 | 5.00  | ı   | 8.00  | 1   | 6.00  | 1   | 0.375 | 50.00              | ns   |
| B30d | WE[0-3] negated to A[6-31] invalid GPCM write access TRLX = 1, CSNT =1, CS negated to A[6-31] invalid GPCM write access TRLX = 1, CSNT = 1, ACS = 10 or ACS = 11, EBDF = 1    | 25.00 |     | 39.00 | _   | 31.00 | _   | 1.375 | 50.00              | ns   |



#### **Bus Signal Timing**

| Table 6. | Bus O | peration | Timing | 1 ( | (continued) |
|----------|-------|----------|--------|-----|-------------|
|----------|-------|----------|--------|-----|-------------|

| Num | Characteristic                                    | 50 I | ИНz | 66 I | 66 MHz |      | 66 MHz 80 N |       | 80 MHz |      | Cap Load<br>(default | Unit |
|-----|---------------------------------------------------|------|-----|------|--------|------|-------------|-------|--------|------|----------------------|------|
| Num | Ondraoteristic                                    | Min  | Max | Min  | Max    | Min  | Max         | FFACT | 50 pF) | Omit |                      |      |
| B42 | CLKOUT rising edge to TS valid (hold time)        | 2.00 | _   | 2.00 | _      | 2.00 | _           | _     | 50.00  | ns   |                      |      |
| B43 | AS negation to memory controller signals negation | _    | TBD | _    | TBD    | TBD  | _           | _     | 50.00  | ns   |                      |      |

The minima provided assume a 0 pF load, whereas maxima assume a 50pF load. For frequencies not marked on the part, new bus timing must be calculated for all frequency-dependent AC parameters. Frequency-dependent AC parameters are those with an entry in the FFactor column. AC parameters without an FFactor entry do not need to be calculated and can be taken directly from the frequency column corresponding to the frequency marked on the part. The following equations should be used in these calculations.

For a frequency F, the following equations should be applied to each one of the above parameters: For minima:

$$D = \frac{FFACTOR \times 1000}{F} + (D_{50} - 20 \times FFACTOR)$$

For maxima:

$$D = \frac{FFACTOR \times 1000}{F} + \frac{(D_{50} - 20 \times FFACTOR)}{F} + \frac{1 ns(CAP LOAD - 50) / 10}{F}$$

where:

D is the parameter value to the frequency required in ns

F is the operation frequency in MHz

 $D_{50}$  is the parameter value defined for 50 MHz

CAP LOAD is the capacitance load on the signal in question.

FFACTOR is the one defined for each of the parameters in the table.

- <sup>2</sup> Phase and frequency jitter performance results are valid only if the input jitter is less than the prescribed value.
- <sup>3</sup> If the rate of change of the frequency of EXTAL is slow (i.e. it does not jump between the minimum and maximum values in one cycle) or the frequency of the jitter is fast (i.e., it does not stay at an extreme value for a long time) then the maximum allowed jitter on EXTAL can be up to 2%.
- The timing for BR output is relevant when the MPC850 is selected to work with external bus arbiter. The timing for BG output is relevant when the MPC850 is selected to work with internal bus arbiter.
- The setup times required for TA, TEA, and BI are relevant only when they are supplied by an external device (and not when the memory controller or the PCMCIA interface drives them).
- The timing required for BR input is relevant when the MPC850 is selected to work with the internal bus arbiter. The timing for BG input is relevant when the MPC850 is selected to work with the external bus arbiter.
- The D[0–31] and DP[0–3] input timings B20 and B21 refer to the rising edge of the CLKOUT in which the TA input signal is asserted.
- The D[0:31] and DP[0:3] input timings B20 and B21 refer to the falling edge of CLKOUT. This timing is valid only for read accesses controlled by chip-selects controlled by the UPM in the memory controller, for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.
- <sup>9</sup> The timing B30 refers to  $\overline{CS}$  when ACS = '00' and to  $\overline{WE[0:3]}$  when CSNT = '0'.
- The signal UPWAIT is considered asynchronous to CLKOUT and synchronized internally. The timings specified in B37 and B38 are specified to enable the freeze of the UPM output signals.
- <sup>11</sup> The  $\overline{AS}$  signal is considered asynchronous to CLKOUT.

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



#### **Bus Signal Timing**

Figure 4 provides the timing for the synchronous output signals.



Figure 4. Synchronous Output Signals Timing

Figure 5 provides the timing for the synchronous active pull-up and open-drain output signals.



Figure 5. Synchronous Active Pullup and Open-Drain Outputs Signals Timing

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



Figure 13 through Figure 15 provide the timing for the external bus write controlled by various GPCM factors.



Figure 13. External Bus Write Timing (GPCM Controlled—TRLX = 0, CSNT = 0)





Figure 15. External Bus Write Timing (GPCM Controlled—TRLX = 1, CSNT = 1)



Figure 17 provides the timing for the asynchronous asserted UPWAIT signal controlled by the UPM.



Figure 17. Asynchronous UPWAIT Asserted Detection in UPM Handled Cycles Timing

Figure 18 provides the timing for the asynchronous negated UPWAIT signal controlled by the UPM.



Figure 18. Asynchronous UPWAIT Negated Detection in UPM Handled Cycles Timing



Table 7 provides interrupt timing for the MPC850.

**Table 7. Interrupt Timing** 

| Num | Characteristic <sup>1</sup>                    | 50 I  | ИНz | 66N   | 1Hz | 80 N  | ИHz | Unit  |
|-----|------------------------------------------------|-------|-----|-------|-----|-------|-----|-------|
| Num | Citalacteristic                                | Min   | Max | Min   | Max | Min   | Max | Oilit |
| 139 | IRQx valid to CLKOUT rising edge (set up time) | 6.00  | _   | 6.00  | _   | 6.00  | _   | ns    |
| 140 | IRQx hold time after CLKOUT.                   | 2.00  | _   | 2.00  | _   | 2.00  | _   | ns    |
| 141 | IRQx pulse width low                           | 3.00  | _   | 3.00  | _   | 3.00  | _   | ns    |
| 142 | IRQx pulse width high                          | 3.00  | _   | 3.00  | _   | 3.00  | _   | ns    |
| 143 | IRQx edge-to-edge time                         | 80.00 | _   | 121.0 | _   | 100.0 | _   | ns    |

The timings I39 and I40 describe the testing conditions under which the IRQ lines are tested when being defined as level sensitive. The IRQ lines are synchronized internally and do not have to be asserted or negated with reference to the CLKOUT.

Figure 22 provides the interrupt detection timing for the external level-sensitive lines.



Figure 22. Interrupt Detection Timing for External Level Sensitive Lines

Figure 23 provides the interrupt detection timing for the external edge-sensitive lines.



Figure 23. Interrupt Detection Timing for External Edge Sensitive Lines

The timings I41, I42, and I43 are specified to allow the correct function of the  $\overline{IRQ}$  lines detection circuitry, and has no direct relation with the total system interrupt latency that the MPC850 is able to support



## **Bus Signal Timing**

Figure 25 provides the PCMCIA access cycle timing for the external bus write.



Figure 25. PCMCIA Access Cycles Timing External Bus Write

Figure 26 provides the PCMCIA WAIT signals detection timing.



Figure 26. PCMCIA WAIT Signal Detection Timing

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



## **Bus Signal Timing**

Table 10 shows the debug port timing for the MPC850.

**Table 10. Debug Port Timing** 

| Num | Characteristic              | 50 I  | ИНz   | 66 I  | ИНz   | 80 MHz |       | Unit |
|-----|-----------------------------|-------|-------|-------|-------|--------|-------|------|
| Num | onardonono.                 |       | Max   | Min   | Max   | Min    | Max   |      |
| D61 | DSCK cycle time             | 60.00 | _     | 91.00 | _     | 75.00  | _     | ns   |
| D62 | DSCK clock pulse width      | 25.00 | _     | 38.00 | _     | 31.00  | _     | ns   |
| D63 | DSCK rise and fall times    | 0.00  | 3.00  | 0.00  | 3.00  | 0.00   | 3.00  | ns   |
| D64 | DSDI input data setup time  | 8.00  | _     | 8.00  | _     | 8.00   | _     | ns   |
| D65 | DSDI data hold time         | 5.00  | _     | 5.00  | _     | 5.00   | _     | ns   |
| D66 | DSCK low to DSDO data valid | 0.00  | 15.00 | 0.00  | 15.00 | 0.00   | 15.00 | ns   |
| D67 | DSCK low to DSDO invalid    | 0.00  | 2.00  | 0.00  | 2.00  | 0.00   | 2.00  | ns   |

Figure 29 provides the input timing for the debug port clock.



Figure 29. Debug Port Clock Input Timing

Figure 30 provides the timing for the debug port.



Figure 30. Debug Port Timings

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2

#### **CPM Electrical Characteristics**



Figure 41. SDACK Timing Diagram—Peripheral Write, TA Sampled High at the Falling Edge of the Clock



Figure 42. SDACK Timing Diagram—Peripheral Read

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2





Figure 44. CPM General-Purpose Timers Timing Diagram

## 8.5 Serial Interface AC Electrical Specifications

Table 17 provides the serial interface timings as shown in Figure 45 to Figure 49.

Table 17. SI Timing

| Num | Characteristic                                               | All Free | quencies        | Unit |
|-----|--------------------------------------------------------------|----------|-----------------|------|
| Num | Characteristic                                               | Min      | Max             | Unit |
| 70  | L1RCLK, L1TCLK frequency (DSC = 0) 1, 2                      | _        | SYNCCLK/2.<br>5 | MHz  |
| 71  | L1RCLK, L1TCLK width low (DSC = 0) <sup>2</sup>              | P + 10   | _               | ns   |
| 71a | L1RCLK, L1TCLK width high (DSC = 0) 3                        | P + 10   | _               | ns   |
| 72  | L1TXD, L1STn, L1RQ, L1xCLKO rise/fall time                   | _        | 15.00           | ns   |
| 73  | L1RSYNC, L1TSYNC valid to L1xCLK edge Edge (SYNC setup time) | 20.00    | _               | ns   |
| 74  | L1xCLK edge to L1RSYNC, L1TSYNC, invalid (SYNC hold time)    | 35.00    | _               | ns   |
| 75  | L1RSYNC, L1TSYNC rise/fall time                              | _        | 15.00           | ns   |
| 76  | L1RXD valid to L1xCLK edge (L1RXD setup time)                | 17.00    | _               | ns   |
| 77  | L1xCLK edge to L1RXD invalid (L1RXD hold time)               | 13.00    | _               | ns   |
| 78  | L1xCLK edge to L1STn valid <sup>4</sup>                      | 10.00    | 45.00           | ns   |
| 78A | L1SYNC valid to L1STn valid                                  | 10.00    | 45.00           | ns   |
| 79  | L1xCLK edge to L1STn invalid                                 | 10.00    | 45.00           | ns   |
| 80  | L1xCLK edge to L1TXD valid                                   | 10.00    | 55.00           | ns   |
| 80A | L1TSYNC valid to L1TXD valid <sup>4</sup>                    | 10.00    | 55.00           | ns   |
| 81  | L1xCLK edge to L1TXD high impedance                          | 0.00     | 42.00           | ns   |



## **CPM Electrical Characteristics**



Figure 48. SI Transmit Timing with Double Speed Clocking (DSC = 1)





Figure 56. SMC Transparent Timing Diagram

## 8.9 SPI Master AC Electrical Specifications

Table 22 provides the SPI master timings as shown in Figure 57 and Figure 58.

**All Frequencies** Characteristic Unit Num Min Max 160 MASTER cycle time 4 1024 t<sub>cyc</sub> 161 MASTER clock (SCK) high or low time 2 512 t<sub>cyc</sub> 162 MASTER data setup time (inputs) 50.00 ns 163 Master data hold time (inputs) 0.00 ns 164 Master data valid (after SCK edge) 20.00 ns 165 Master data hold time (outputs) 0.00 ns 15.00 166 Rise time output ns 167 Fall time output 15.00 ns

Table 22. SPI Master Timing



# 9 Mechanical Data and Ordering Information

Table 26 provides information on the MPC850 derivative devices.

Table 26. MPC850 Family Derivatives

| Device    | Ethernet Support | Number of SCCs <sup>1</sup> | 32-Channel HDLC<br>Support | 64-Channel HDLC<br>Support <sup>2</sup> |
|-----------|------------------|-----------------------------|----------------------------|-----------------------------------------|
| MPC850    | N/A              | One                         | N/A                        | N/A                                     |
| MPC850DE  | Yes              | Two                         | N/A                        | N/A                                     |
| MPC850SR  | Yes              | Two                         | N/A                        | Yes                                     |
| MPC850DSL | Yes              | Two                         | No                         | No                                      |

Serial Communication Controller (SCC)

Table 27 identifies the packages and operating frequencies available for the MPC850.

Table 27. MPC850 Package/Frequency/Availability

| Package Type                                     | Frequency (MHz) | Temperature (Tj) | Order Number                                                            |
|--------------------------------------------------|-----------------|------------------|-------------------------------------------------------------------------|
| 256-Lead Plastic Ball Grid Array (ZT suffix)     | 50              | 0°C to 95°C      | XPC850ZT50BU<br>XPC850DEZT50BU<br>XPC850SRZT50BU<br>XPC850DSLZT50BU     |
|                                                  | 66              | 0°C to 95°C      | XPC850ZT66BU<br>XPC850DEZT66BU<br>XPC850SRZT66BU                        |
|                                                  | 80              | 0°C to 95°C      | XPC850ZT80BU<br>XPC850DEZT80BU<br>XPC850SRZT80BU                        |
| 256-Lead Plastic Ball Grid Array<br>(CZT suffix) | 50              | -40°C to 95°C    | XPC850CZT50BU<br>XPC850DECZT50BU<br>XPC850SRCZT50BU<br>XPC850DSLCZT50BU |
|                                                  | 66              |                  | XPC850CZT66BU<br>XPC850DECZT66BU<br>XPC850SRCZT66BU                     |
|                                                  | 80              |                  | XPC850CZT80B<br>XPC850DECZT80B<br>XPC850SRCZT80B                        |

# 9.1 Pin Assignments and Mechanical Dimensions of the PBGA

The original pin numbering of the MPC850 conformed to a Freescale proprietary pin numbering scheme that has since been replaced by the JEDEC pin numbering standard for this package type. To support

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2

<sup>&</sup>lt;sup>2</sup> 50 MHz version supports 64 time slots on a time division multiplexed line using one SCC



Figure 63 shows the JEDEC pinout of the PBGA package as viewed from the top surface.



Figure 63. Pin Assignments for the PBGA (Top View)—JEDEC Standard

For more information on the printed circuit board layout of the PBGA package, including thermal via design and suggested pad layout, please refer to AN-1231/D, Plastic Ball Grid Array Application Note available from your local Freescale sales office.



**Document Revision History** 

## THIS PAGE INTENTIONALLY LEFT BLANK

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2