

Welcome to **E-XFL.COM** 

### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

## **Applications of Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

| Details                         |                                                                        |
|---------------------------------|------------------------------------------------------------------------|
| Product Status                  | Obsolete                                                               |
| Core Processor                  | MPC8xx                                                                 |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 50MHz                                                                  |
| Co-Processors/DSP               | Communications; CPM                                                    |
| RAM Controllers                 | DRAM                                                                   |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10Mbps (1)                                                             |
| SATA                            | -                                                                      |
| USB                             | USB 1.x (1)                                                            |
| Voltage - I/O                   | 3.3V                                                                   |
| Operating Temperature           | 0°C ~ 95°C (TA)                                                        |
| Security Features               | -                                                                      |
| Package / Case                  | 256-BBGA                                                               |
| Supplier Device Package         | 256-PBGA (23x23)                                                       |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc850dezq50bu |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### **Features**

- QUICC multichannel controller (QMC) microcode features
  - Up to 64 independent communication channels on a single SCC
  - Arbitrary mapping of 0–31 channels to any of 0–31 TDM time slots
  - Supports either transparent or HDLC protocols for each channel
  - Independent TxBDs/Rx and event/interrupt reporting for each channel
- One universal serial bus controller (USB)
  - Supports host controller and slave modes at 1.5 Mbps and 12 Mbps
- Two serial management controllers (SMCs)
  - UART
  - Transparent
  - General circuit interface (GCI) controller
  - Can be connected to the time-division-multiplexed (TDM) channel
- One serial peripheral interface (SPI)
  - Supports master and slave modes
  - Supports multimaster operation on the same bus
- One I<sup>2</sup>C<sup>®</sup> (interprocessor-integrated circuit) port
  - Supports master and slave modes
  - Supports multimaster environment
- Time slot assigner
  - Allows SCCs and SMCs to run in multiplexed operation
  - Supports T1, CEPT, PCM highway, ISDN basic rate, ISDN primary rate, user-defined
  - 1- or 8-bit resolution
  - Allows independent transmit and receive routing, frame syncs, clocking
  - Allows dynamic changes
  - Can be internally connected to four serial channels (two SCCs and two SMCs)
- Low-power support
  - Full high: all units fully powered at high clock frequency
  - Full low: all units fully powered at low clock frequency
  - Doze: core functional units disabled except time base, decrementer, PLL, memory controller, real-time clock, and CPM in low-power standby
  - Sleep: all units disabled except real-time clock and periodic interrupt timer. PLL is active for fast wake-up
  - Deep sleep: all units disabled including PLL, except the real-time clock and periodic interrupt timer
  - Low-power stop: to provide lower power dissipation



## 4 Thermal Characteristics

Table 3 shows the thermal characteristics for the MPC850.

**Table 3. Thermal Characteristics** 

| Characteristic                                | Symbol               | Value           | Unit |
|-----------------------------------------------|----------------------|-----------------|------|
| Thermal resistance for BGA <sup>1</sup>       | $\theta_{JA}$        | 40 <sup>2</sup> | °C/W |
|                                               | $\theta_{JA}$        | 31 <sup>3</sup> | °C/W |
|                                               | $\theta_{JA}$        | 24 <sup>4</sup> | °C/W |
| Thermal Resistance for BGA (junction-to-case) | $\theta_{\text{JC}}$ | 8               | °C/W |

For more information on the design of thermal vias on multilayer boards and BGA layout considerations in general, refer to AN-1231/D, Plastic Ball Grid Array Application Note available from your local Freescale sales office.

$$T_{J} = T_{A} + (P_{D} \bullet \theta_{JA})$$
$$P_{D} = (V_{DD} \bullet I_{DD}) + P_{I/O}$$

P<sub>I/O</sub> is the power dissipation on pins

Table 4 provides power dissipation information.

Table 4. Power Dissipation (P<sub>D</sub>)

| Characteristic           | Frequency (MHz) | Typical <sup>1</sup> | Maximum <sup>2</sup> | Unit |
|--------------------------|-----------------|----------------------|----------------------|------|
| Power Dissipation        | 33              | TBD                  | 515                  | mW   |
| All Revisions (1:1) Mode | 40              | TBD                  | 590                  | mW   |
| (111) 111000             | 50              | TBD                  | 725                  | mW   |

<sup>1</sup> Typical power dissipation is measured at 3.3V

Table 5 provides the DC electrical characteristics for the MPC850.

**Table 5. DC Electrical Specifications** 

| Characteristic                                                                                | Symbol                       | Min   | Max   | Unit |
|-----------------------------------------------------------------------------------------------|------------------------------|-------|-------|------|
| Operating voltage at 40 MHz or less                                                           | VDDH, VDDL,<br>KAPWR, VDDSYN | 3.0   | 3.6   | V    |
| Operating voltage at 40 MHz or higher                                                         | VDDH, VDDL,<br>KAPWR, VDDSYN | 3.135 | 3.465 | V    |
| Input high voltage (address bus, data bus, EXTAL, EXTCLK, and all bus control/status signals) | VIH                          | 2.0   | 3.6   | ٧    |
| Input high voltage (all general purpose I/O and peripheral pins)                              | VIH                          | 2.0   | 5.5   | V    |

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2

<sup>&</sup>lt;sup>2</sup> Assumes natural convection and a single layer board (no thermal vias).

Assumes natural convection, a multilayer board with thermal vias<sup>4</sup>, 1 watt MPC850 dissipation, and a board temperature rise of 20°C above ambient.

<sup>&</sup>lt;sup>4</sup> Assumes natural convection, a multilayer board with thermal vias<sup>4</sup>, 1 watt MPC850 dissipation, and a board temperature rise of 13°C above ambient.

<sup>&</sup>lt;sup>2</sup> Maximum power dissipation is measured at 3.65 V



 $\theta_{1A}$  = Package thermal resistance, junction to ambient, °C/W

$$P_D = P_{INT} + P_{I/O}$$

$$P_{INT} = I_{DD} \times V_{DD}$$
, watts—chip internal power

P<sub>I/O</sub> = Power dissipation on input and output pins—user determined

For most applications  $P_{I/O} < 0.3 \bullet P_{INT}$  and can be neglected. If  $P_{I/O}$  is neglected, an approximate relationship between  $P_D$  and  $T_I$  is:

$$P_D = K \div (T_1 + 273^{\circ}C)(2)$$

Solving equations (1) and (2) for K gives:

$$K = P_D \bullet (T_A + 273^{\circ}C) + \theta_{JA} \bullet P_D^{2}(3)$$

where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $P_D$  and  $P_D$  can be obtained by solving equations (1) and (2) iteratively for any value of  $P_D$ .

## 5.1 Layout Practices

Each  $V_{CC}$  pin on the MPC850 should be provided with a low-impedance path to the board's supply. Each GND pin should likewise be provided with a low-impedance path to ground. The power supply pins drive distinct groups of logic on chip. The  $V_{CC}$  power supply should be bypassed to ground using at least four 0.1  $\mu$ F by-pass capacitors located as close as possible to the four sides of the package. The capacitor leads and associated printed circuit traces connecting to chip  $V_{CC}$  and GND should be kept to less than half an inch per capacitor lead. A four-layer board is recommended, employing two inner layers as  $V_{CC}$  and GND planes.

All output pins on the MPC850 have fast rise and fall times. Printed circuit (PC) trace interconnection length should be minimized in order to minimize undershoot and reflections caused by these fast output switching times. This recommendation particularly applies to the address and data busses. Maximum PC trace lengths of six inches are recommended. Capacitance calculations should consider all device loads as well as parasitic capacitances due to the PC traces. Attention to proper PCB layout and bypassing becomes especially critical in systems with higher capacitive loads because these loads create higher transient currents in the  $V_{\rm CC}$  and GND circuits. Pull up all unused inputs or signals that will be inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins.

## 6 Bus Signal Timing

Table 6 provides the bus operation timing for the MPC850 at 50 MHz, 66 MHz, and 80 MHz. Timing information for other bus speeds can be interpolated by equation using the MPC850 Electrical Specifications Spreadsheet found at http://www.mot.com/netcomm.

The maximum bus speed supported by the MPC850 is 50 MHz. Higher-speed parts must be operated in half-speed bus mode (for example, an MPC850 used at 66 MHz must be configured for a 33 MHz bus).

The timing for the MPC850 bus shown assumes a 50-pF load. This timing can be derated by 1 ns per 10 pF. Derating calculations can also be performed using the MPC850 Electrical Specifications Spreadsheet.

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



Table 6. Bus Operation Timing <sup>1</sup> (continued)

| Nicons | Oh avaataviatia                                                                                                             | 50 I  | MHz   | 66 1  | ИНz   | 80 1  | ИНz   | FFACT | Cap Load           | I I m i A |
|--------|-----------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|--------------------|-----------|
| Num    | Characteristic                                                                                                              | Min   | Max   | Min   | Max   | Min   | Max   | FFACT | (default<br>50 pF) | Unit      |
| B22    | CLKOUT rising edge to CS asserted GPCM ACS = 00                                                                             | 5.00  | 11.75 | 7.58  | 14.33 | 6.25  | 13.00 | 0.250 | 50.00              | ns        |
| B22a   | CLKOUT falling edge to $\overline{\text{CS}}$ asserted GPCM ACS = 10, TRLX = 0,1                                            | _     | 8.00  | _     | 8.00  | _     | 8.00  | _     | 50.00              | ns        |
| B22b   | CLKOUT falling edge to CS asserted GPCM ACS = 11, TRLX = 0, EBDF = 0                                                        | 5.00  | 11.75 | 7.58  | 14.33 | 6.25  | 13.00 | 0.250 | 50.00              | ns        |
| B22c   | CLKOUT falling edge to $\overline{\text{CS}}$ asserted GPCM ACS = 11, TRLX = 0, EBDF = 1                                    | 7.00  | 14.00 | 11.00 | 18.00 | 9.00  | 16.00 | 0.375 | 50.00              | ns        |
| B23    | CLKOUT rising edge to $\overline{\text{CS}}$ negated GPCM read access, GPCM write access ACS = 00, TRLX = 0 & CSNT = 0      | 2.00  | 8.00  | 2.00  | 8.00  | 2.00  | 8.00  | _     | 50.00              | ns        |
| B24    | A[6-31] to $\overline{\text{CS}}$ asserted GPCM ACS = 10, TRLX = 0.                                                         | 3.00  | _     | 6.00  | _     | 4.00  | _     | 0.250 | 50.00              | ns        |
| B24a   | A[6–31] to $\overline{\text{CS}}$ asserted GPCM<br>ACS = 11, TRLX = 0                                                       | 8.00  | _     | 13.00 | _     | 11.00 | _     | 0.500 | 50.00              | ns        |
| B25    | CLKOUT rising edge to OE, WE[0-3] asserted                                                                                  | _     | 9.00  | _     | 9.00  | _     | 9.00  | _     | 50.00              | ns        |
| B26    | CLKOUT rising edge to OE negated                                                                                            | 2.00  | 9.00  | 2.00  | 9.00  | 2.00  | 9.00  | _     | 50.00              | ns        |
| B27    | A[6–31] to $\overline{\text{CS}}$ asserted GPCM<br>ACS = 10, TRLX = 1                                                       | 23.00 | _     | 36.00 | _     | 29.00 | _     | 1.250 | 50.00              | ns        |
| B27a   | A[6–31] to $\overline{\text{CS}}$ asserted GPCM<br>ACS = 11, TRLX = 1                                                       | 28.00 | _     | 43.00 | _     | 36.00 | _     | 1.500 | 50.00              | ns        |
| B28    | CLKOUT rising edge to WE[0-3] negated GPCM write access CSNT = 0                                                            | _     | 9.00  | _     | 9.00  | _     | 9.00  | _     | 50.00              | ns        |
| B28a   | CLKOUT falling edge to WE[0-3] negated GPCM write access TRLX = 0,1 CSNT = 1, EBDF = 0                                      | 5.00  | 12.00 | 8.00  | 14.00 | 6.00  | 13.00 | 0.250 | 50.00              | ns        |
| B28b   | CLKOUT falling edge to $\overline{\text{CS}}$ negated GPCM write access TRLX = 0,1 CSNT = 1, ACS = 10 or ACS = 11, EBDF = 0 | _     | 12.00 | _     | 14.00 | _     | 13.00 | 0.250 | 50.00              | ns        |



| Table 6. | Bus O | peration | Timing <sup>1</sup> | 1 ( | (continued) |
|----------|-------|----------|---------------------|-----|-------------|
|----------|-------|----------|---------------------|-----|-------------|

| Num | Characteristic                                    | 50 MHz |     | 66 MHz |     | 80 MHz |     | FFACT | Cap Load<br>(default | Unit |
|-----|---------------------------------------------------|--------|-----|--------|-----|--------|-----|-------|----------------------|------|
| Num |                                                   | Min    | Max | Min    | Max | Min    | Max | IIAOI | 50 pF)               |      |
| B42 | CLKOUT rising edge to TS valid (hold time)        | 2.00   | _   | 2.00   | _   | 2.00   | _   | _     | 50.00                | ns   |
| B43 | AS negation to memory controller signals negation | _      | TBD | _      | TBD | TBD    | _   | _     | 50.00                | ns   |

The minima provided assume a 0 pF load, whereas maxima assume a 50pF load. For frequencies not marked on the part, new bus timing must be calculated for all frequency-dependent AC parameters. Frequency-dependent AC parameters are those with an entry in the FFactor column. AC parameters without an FFactor entry do not need to be calculated and can be taken directly from the frequency column corresponding to the frequency marked on the part. The following equations should be used in these calculations.

For a frequency F, the following equations should be applied to each one of the above parameters: For minima:

$$D = \frac{FFACTOR \times 1000}{F} + (D_{50} - 20 \times FFACTOR)$$

For maxima:

$$D = \frac{FFACTOR \times 1000}{F} + \frac{(D_{50} - 20 \times FFACTOR)}{F} + \frac{1 ns(CAP LOAD - 50) / 10}{F}$$

where:

D is the parameter value to the frequency required in ns

F is the operation frequency in MHz

 $D_{50}$  is the parameter value defined for 50 MHz

CAP LOAD is the capacitance load on the signal in question.

FFACTOR is the one defined for each of the parameters in the table.

- <sup>2</sup> Phase and frequency jitter performance results are valid only if the input jitter is less than the prescribed value.
- <sup>3</sup> If the rate of change of the frequency of EXTAL is slow (i.e. it does not jump between the minimum and maximum values in one cycle) or the frequency of the jitter is fast (i.e., it does not stay at an extreme value for a long time) then the maximum allowed jitter on EXTAL can be up to 2%.
- The timing for BR output is relevant when the MPC850 is selected to work with external bus arbiter. The timing for BG output is relevant when the MPC850 is selected to work with internal bus arbiter.
- The setup times required for TA, TEA, and BI are relevant only when they are supplied by an external device (and not when the memory controller or the PCMCIA interface drives them).
- The timing required for BR input is relevant when the MPC850 is selected to work with the internal bus arbiter. The timing for BG input is relevant when the MPC850 is selected to work with the external bus arbiter.
- The D[0–31] and DP[0–3] input timings B20 and B21 refer to the rising edge of the CLKOUT in which the TA input signal is asserted.
- The D[0:31] and DP[0:3] input timings B20 and B21 refer to the falling edge of CLKOUT. This timing is valid only for read accesses controlled by chip-selects controlled by the UPM in the memory controller, for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.
- <sup>9</sup> The timing B30 refers to  $\overline{\text{CS}}$  when ACS = '00' and to  $\overline{\text{WE}[0:3]}$  when CSNT = '0'.
- The signal UPWAIT is considered asynchronous to CLKOUT and synchronized internally. The timings specified in B37 and B38 are specified to enable the freeze of the UPM output signals.
- <sup>11</sup> The  $\overline{AS}$  signal is considered asynchronous to CLKOUT.

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



Figure 4 provides the timing for the synchronous output signals.



Figure 4. Synchronous Output Signals Timing

Figure 5 provides the timing for the synchronous active pull-up and open-drain output signals.



Figure 5. Synchronous Active Pullup and Open-Drain Outputs Signals Timing

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2





Figure 10. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS = 10)



Figure 11. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS = 11)

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



Figure 16 provides the timing for the external bus controlled by the UPM.



Figure 16. External Bus Timing (UPM Controlled Signals)



Figure 17 provides the timing for the asynchronous asserted UPWAIT signal controlled by the UPM.



Figure 17. Asynchronous UPWAIT Asserted Detection in UPM Handled Cycles Timing

Figure 18 provides the timing for the asynchronous negated UPWAIT signal controlled by the UPM.



Figure 18. Asynchronous UPWAIT Negated Detection in UPM Handled Cycles Timing



Table 9 shows the PCMCIA port timing for the MPC850.

**Table 9. PCMCIA Port Timing** 

| Num | Characteristic                           | 50 MHz |       | 66 MHz |       | 80 MHz |       | Unit  |
|-----|------------------------------------------|--------|-------|--------|-------|--------|-------|-------|
|     | Gilai acteristic                         | Min    | Max   | Min    | Max   | Min    | Max   | Oiiit |
| P57 | CLKOUT to OPx valid                      | _      | 19.00 | _      | 19.00 | _      | 19.00 | ns    |
| P58 | HRESET negated to OPx drive <sup>1</sup> | 18.00  | _     | 26.00  | _     | 22.00  | _     | ns    |
| P59 | IP_Xx valid to CLKOUT rising edge        | 5.00   | _     | 5.00   | _     | 5.00   | _     | ns    |
| P60 | CLKOUT rising edge to IP_Xx invalid      | 1.00   | _     | 1.00   | _     | 1.00   | _     | ns    |

OP2 and OP3 only.

Figure 27 provides the PCMCIA output port timing for the MPC850.



Figure 27. PCMCIA Output Port Timing

Figure 28 provides the PCMCIA output port timing for the MPC850.



Figure 28. PCMCIA Input Port Timing



Table 10 shows the debug port timing for the MPC850.

**Table 10. Debug Port Timing** 

| Num | Characteristic              | 50 MHz |       | 66 MHz |       | 80 MHz |       | Unit  |
|-----|-----------------------------|--------|-------|--------|-------|--------|-------|-------|
| Num |                             | Min    | Max   | Min    | Max   | Min    | Max   | Oilit |
| D61 | DSCK cycle time             | 60.00  | _     | 91.00  | _     | 75.00  | _     | ns    |
| D62 | DSCK clock pulse width      | 25.00  | _     | 38.00  | _     | 31.00  | _     | ns    |
| D63 | DSCK rise and fall times    | 0.00   | 3.00  | 0.00   | 3.00  | 0.00   | 3.00  | ns    |
| D64 | DSDI input data setup time  | 8.00   | _     | 8.00   | _     | 8.00   | _     | ns    |
| D65 | DSDI data hold time         | 5.00   | _     | 5.00   | _     | 5.00   | _     | ns    |
| D66 | DSCK low to DSDO data valid | 0.00   | 15.00 | 0.00   | 15.00 | 0.00   | 15.00 | ns    |
| D67 | DSCK low to DSDO invalid    | 0.00   | 2.00  | 0.00   | 2.00  | 0.00   | 2.00  | ns    |

Figure 29 provides the input timing for the debug port clock.



Figure 29. Debug Port Clock Input Timing

Figure 30 provides the timing for the debug port.



Figure 30. Debug Port Timings

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



## IEEE 1149.1 Electrical Specifications



Figure 34. JTAG Test Clock Input Timing



Figure 35. JTAG Test Access Port Timing Diagram



Figure 36. JTAG TRST Timing Diagram

#### **CPM Electrical Characteristics**



Figure 41. SDACK Timing Diagram—Peripheral Write, TA Sampled High at the Falling Edge of the Clock



Figure 42. SDACK Timing Diagram—Peripheral Read

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2





Figure 44. CPM General-Purpose Timers Timing Diagram

## 8.5 Serial Interface AC Electrical Specifications

Table 17 provides the serial interface timings as shown in Figure 45 to Figure 49.

Table 17. SI Timing

| Num | Characteristic                                               | All Free | quencies        | Unit |  |
|-----|--------------------------------------------------------------|----------|-----------------|------|--|
| Num | Characteristic                                               | Min      | Max             | Unit |  |
| 70  | L1RCLK, L1TCLK frequency (DSC = 0) 1, 2                      | _        | SYNCCLK/2.<br>5 | MHz  |  |
| 71  | L1RCLK, L1TCLK width low (DSC = 0) <sup>2</sup>              | P + 10   | _               | ns   |  |
| 71a | L1RCLK, L1TCLK width high (DSC = 0) 3                        | P + 10   | _               | ns   |  |
| 72  | L1TXD, L1STn, L1RQ, L1xCLKO rise/fall time                   | _        | 15.00           | ns   |  |
| 73  | L1RSYNC, L1TSYNC valid to L1xCLK edge Edge (SYNC setup time) | 20.00    | _               | ns   |  |
| 74  | L1xCLK edge to L1RSYNC, L1TSYNC, invalid (SYNC hold time)    | 35.00    | _               | ns   |  |
| 75  | L1RSYNC, L1TSYNC rise/fall time                              | _        | 15.00           | ns   |  |
| 76  | L1RXD valid to L1xCLK edge (L1RXD setup time)                | 17.00    | _               | ns   |  |
| 77  | L1xCLK edge to L1RXD invalid (L1RXD hold time)               | 13.00    | _               | ns   |  |
| 78  | L1xCLK edge to L1STn valid <sup>4</sup>                      | 10.00    | 45.00           | ns   |  |
| 78A | L1SYNC valid to L1STn valid                                  | 10.00    | 45.00           | ns   |  |
| 79  | L1xCLK edge to L1STn invalid                                 | 10.00    | 45.00           | ns   |  |
| 80  | L1xCLK edge to L1TXD valid                                   | 10.00    | 55.00           | ns   |  |
| 80A | L1TSYNC valid to L1TXD valid <sup>4</sup>                    | 10.00    | 55.00           | ns   |  |
| 81  | L1xCLK edge to L1TXD high impedance                          | 0.00     | 42.00           | ns   |  |



| Num   | Characteristic                                                       | All Free | Unit                  |        |
|-------|----------------------------------------------------------------------|----------|-----------------------|--------|
| Nulli | Characteristic                                                       | Min      | Max                   | Oliit  |
| 82    | L1RCLK, L1TCLK frequency (DSC =1)                                    | _        | 16.00 or<br>SYNCCLK/2 | MHz    |
| 83    | L1RCLK, L1TCLK width low (DSC =1)                                    | P + 10   | _                     | ns     |
| 83A   | L1RCLK, L1TCLK width high (DSC = 1) <sup>3</sup>                     | P + 10   | _                     | ns     |
| 84    | L1CLK edge to L1CLKO valid (DSC = 1)                                 | _        | 30.00                 | ns     |
| 85    | L1RQ valid before falling edge of L1TSYNC <sup>4</sup>               | 1.00     | _                     | L1TCLK |
| 86    | L1GR setup time <sup>2</sup>                                         | 42.00    | _                     | ns     |
| 87    | L1GR hold time                                                       | 42.00    | _                     | ns     |
| 88    | L1xCLK edge to L1SYNC valid (FSD = 00) CNT = 0000, BYT = 0, DSC = 0) | _        | 0.00                  | ns     |

<sup>&</sup>lt;sup>1</sup> The ratio SyncCLK/L1RCLK must be greater than 2.5/1.

These strobes and TxD on the first bit of the frame become valid after L1CLK edge or L1SYNC, whichever is later.



Figure 45. SI Receive Timing Diagram with Normal Clocking (DSC = 0)

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2

<sup>&</sup>lt;sup>2</sup> These specs are valid for IDL mode only.

 $<sup>^{3}</sup>$  Where P = 1/CLKOUT. Thus for a 25-MHz CLKO1 rate, P = 40 ns.

**CPM Electrical Characteristics** 

# 8.6 SCC in NMSI Mode Electrical Specifications

Table 18 provides the NMSI external clock timing.

**Table 18. NMSI External Clock Timing** 

| Num | Characteristic -                                                      | All Frequencies |       | Unit |
|-----|-----------------------------------------------------------------------|-----------------|-------|------|
| Num |                                                                       | Min             | Max   | Jill |
| 100 | RCLKx and TCLKx frequency $^1$ (x = 2, 3 for all specs in this table) | 1/SYNCCLK       | _     | ns   |
| 101 | RCLKx and TCLKx width low                                             | 1/SYNCCLK +5    | _     | ns   |
| 102 | RCLKx and TCLKx rise/fall time                                        | _               | 15.00 | ns   |
| 103 | TXDx active delay (from TCLKx falling edge)                           | 0.00            | 50.00 | ns   |
| 104 | RTSx active/inactive delay (from TCLKx falling edge) 0.00 50.00       |                 | 50.00 | ns   |
| 105 | CTSx setup time to TCLKx rising edge                                  | 5.00            | _     | ns   |
| 106 | RXDx setup time to RCLKx rising edge                                  | 5.00            | _     | ns   |
| 107 | RXDx hold time from RCLKx rising edge <sup>2</sup>                    | 5.00            | _     | ns   |
| 108 | CDx setup time to RCLKx rising edge                                   | 5.00            | _     | ns   |

<sup>&</sup>lt;sup>1</sup> The ratios SyncCLK/RCLKx and SyncCLK/TCLKx must be greater than or equal to 2.25/1.

Table 19 provides the NMSI internal clock timing.

**Table 19. NMSI Internal Clock Timing** 

| Num | Characteristic                                                        | All Frequencies |           | l lm!t |
|-----|-----------------------------------------------------------------------|-----------------|-----------|--------|
|     |                                                                       | Min             | Max       | Unit   |
| 100 | RCLKx and TCLKx frequency $^1$ (x = 2, 3 for all specs in this table) | 0.00            | SYNCCLK/3 | MHz    |
| 102 | RCLKx and TCLKx rise/fall time                                        | _               | _         | ns     |
| 103 | TXDx active delay (from TCLKx falling edge)                           | 0.00            | 30.00     | ns     |
| 104 | RTSx active/inactive delay (from TCLKx falling edge)                  | 0.00            | 30.00     | ns     |
| 105 | CTSx setup time to TCLKx rising edge                                  | 40.00           | _         | ns     |
| 106 | RXDx setup time to RCLKx rising edge                                  | 40.00           | _         | ns     |
| 107 | RXDx hold time from RCLKx rising edge <sup>2</sup>                    | 0.00            | _         | ns     |
| 108 | CDx setup time to RCLKx rising edge                                   | 40.00           | _         | ns     |

The ratios SyncCLK/RCLKx and SyncCLK/TCLK1x must be greater or equal to 3/1.

<sup>&</sup>lt;sup>2</sup> Also applies to  $\overline{\text{CD}}$  and  $\overline{\text{CTS}}$  hold time when they are used as an external sync signal.

<sup>&</sup>lt;sup>2</sup> Also applies to  $\overline{\text{CD}}$  and  $\overline{\text{CTS}}$  hold time when they are used as an external sync signals.



# 8.10 SPI Slave AC Electrical Specifications

Table 23 provides the SPI slave timings as shown in Figure 59 and Figure 60.

Table 23. SPI Slave Timing

| Num   | Characteristic                                              | All Frequencies |       | Unit             |  |
|-------|-------------------------------------------------------------|-----------------|-------|------------------|--|
| Nulli | Characteristic                                              | Min             | Max   | Oilit            |  |
| 170   | Slave cycle time                                            | 2               | _     | t <sub>cyc</sub> |  |
| 171   | Slave enable lead time                                      | 15.00           | _     | ns               |  |
| 172   | Slave enable lag time                                       | 15.00           | _     | ns               |  |
| 173   | Slave clock (SPICLK) high or low time                       | 1               | _     | t <sub>cyc</sub> |  |
| 174   | Slave sequential transfer delay (does not require deselect) | 1               | _     | t <sub>cyc</sub> |  |
| 175   | Slave data setup time (inputs)                              | 20.00           | _     | ns               |  |
| 176   | Slave data hold time (inputs)                               | 20.00           | _     | ns               |  |
| 177   | Slave access time                                           | _               | 50.00 | ns               |  |
| 178   | Slave SPI MISO disable time                                 | _               | 50.00 | ns               |  |
| 179   | Slave data valid (after SPICLK edge)                        | _               | 50.00 | ns               |  |
| 180   | Slave data hold time (outputs)                              | 0.00            | _     | ns               |  |
| 181   | Rise time (input)                                           | _               | 15.00 | ns               |  |
| 182   | Fall time (input)                                           | _               | 15.00 | ns               |  |





Figure 60. SPI Slave (CP = 1) Timing Diagram

# 8.11 I<sup>2</sup>C AC Electrical Specifications

Table 24 provides the  $I^2C$  (SCL < 100 KHz) timings.

Table 24. I<sup>2</sup>C Timing (SCL < 100 KHz)

| Num | Characteristic                                 | All Frequencies |        | Unit |
|-----|------------------------------------------------|-----------------|--------|------|
|     |                                                | Min             | Max    | Onit |
| 200 | SCL clock frequency (slave)                    | 0.00            | 100.00 | KHz  |
| 200 | SCL clock frequency (master) <sup>1</sup> 1.50 |                 | 100.00 | KHz  |
| 202 | Bus free time between transmissions            | 4.70            | _      | μs   |
| 203 | Low period of SCL 4.70 —                       |                 | _      | μs   |
| 204 | High period of SCL                             | 4.00            |        | μs   |
| 205 | Start condition setup time                     | 4.70            | _      | μs   |
| 206 | Start condition hold time                      | 4.00            | _      | μs   |
| 207 | Data hold time                                 | 0.00            | _      | μs   |
| 208 | Data setup time                                | 250.00          | _      | ns   |
| 209 | SDL/SCL rise time                              | _               | 1.00   | μs   |

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



Figure 63 shows the JEDEC pinout of the PBGA package as viewed from the top surface.



Figure 63. Pin Assignments for the PBGA (Top View)—JEDEC Standard

For more information on the printed circuit board layout of the PBGA package, including thermal via design and suggested pad layout, please refer to AN-1231/D, Plastic Ball Grid Array Application Note available from your local Freescale sales office.



**Document Revision History** 

# 10 Document Revision History

Table 28 lists significant changes between revisions of this document.

**Table 28. Document Revision History** 

| Revision | Date    | Change                                                                                                                                                                                     |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | 7/2005  | Added footnote 3 to Table 5 (previously Table 4.5) and deleted IOL limit.                                                                                                                  |
| 1        | 10/2002 | Added MPC850DSL. Corrected Figure 25 on page 34.                                                                                                                                           |
| 0.2      | 04/2002 | Updated power numbers and added Rev. C                                                                                                                                                     |
| 0.1      | 11/2001 | Removed reference to 5 Volt tolerance capability on peripheral interface pins. Replaced SI and IDL timing diagrams with better images. Updated to new template, added this revision table. |