# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                                 |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 66MHz                                                                  |
| Co-Processors/DSP               | Communications; CPM                                                    |
| RAM Controllers                 | DRAM                                                                   |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10Mbps (1)                                                             |
| SATA                            | -                                                                      |
| USB                             | USB 1.x (1)                                                            |
| Voltage - I/O                   | 3.3V                                                                   |
| Operating Temperature           | 0°C ~ 95°C (TA)                                                        |
| Security Features               | -                                                                      |
| Package / Case                  | 256-BBGA                                                               |
| Supplier Device Package         | 256-PBGA (23x23)                                                       |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc850dezq66bu |
|                                 |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





- Interrupt can be masked on reference match and event capture
- Interrupts
  - Eight external interrupt request (IRQ) lines
  - Twelve port pins with interrupt capability
  - Fifteen internal interrupt sources
  - Programmable priority among SCCs and USB
  - Programmable highest-priority request
- Single socket PCMCIA-ATA interface
  - Master (socket) interface, release 2.1 compliant
  - Single PCMCIA socket
  - Supports eight memory or I/O windows
- Communications processor module (CPM)
  - 32-bit, Harvard architecture, scalar RISC communications processor (CP)
  - Protocol-specific command sets (for example, GRACEFUL STOP TRANSMIT stops transmission after the current frame is finished or immediately if no frame is being sent and CLOSE RXBD closes the receive buffer descriptor)
  - Supports continuous mode transmission and reception on all serial channels
  - Up to 8 Kbytes of dual-port RAM
  - Twenty serial DMA (SDMA) channels for the serial controllers, including eight for the four USB endpoints
  - Three parallel I/O registers with open-drain capability
- Four independent baud-rate generators (BRGs)
  - Can be connected to any SCC, SMC, or USB
  - Allow changes during operation
  - Autobaud support option
- Two SCCs (serial communications controllers)
  - Ethernet/IEEE 802.3, supporting full 10-Mbps operation
  - HDLC/SDLC<sup>TM</sup> (all channels supported at 2 Mbps)
  - HDLC bus (implements an HDLC-based local area network (LAN))
  - Asynchronous HDLC to support PPP (point-to-point protocol)
  - AppleTalk<sup>®</sup>
  - Universal asynchronous receiver transmitter (UART)
  - Synchronous UART
  - Serial infrared (IrDA)
  - Totally transparent (bit streams)
  - Totally transparent (frame based with optional cyclic redundancy check (CRC))



Thermal Characteristics

# 4 Thermal Characteristics

Table 3 shows the thermal characteristics for the MPC850.

**Table 3. Thermal Characteristics** 

| Characteristic                                | Symbol          | Value           | Unit |
|-----------------------------------------------|-----------------|-----------------|------|
| Thermal resistance for BGA <sup>1</sup>       | $\theta_{JA}$   | 40 <sup>2</sup> | °C/W |
|                                               | $\theta_{JA}$   | 31 <sup>3</sup> | °C/W |
|                                               | $\theta_{JA}$   | 24 <sup>4</sup> | °C/W |
| Thermal Resistance for BGA (junction-to-case) | θ <sub>JC</sub> | 8               | °C/W |

<sup>1</sup> For more information on the design of thermal vias on multilayer boards and BGA layout considerations in general, refer to AN-1231/D, Plastic Ball Grid Array Application Note available from your local Freescale sales office.

<sup>2</sup> Assumes natural convection and a single layer board (no thermal vias).

<sup>3</sup> Assumes natural convection, a multilayer board with thermal vias<sup>4</sup>, 1 watt MPC850 dissipation, and a board temperature rise of 20°C above ambient.

<sup>4</sup> Assumes natural convection, a multilayer board with thermal vias<sup>4</sup>, 1 watt MPC850 dissipation, and a board temperature rise of 13°C above ambient.

 $\begin{aligned} T_J &= T_A + (P_D \bullet \theta_{JA}) \\ P_D &= (V_{DD} \bullet I_{DD}) + P_{I/O} \\ \text{where:} \end{aligned}$ 

 $P_{I/O}$  is the power dissipation on pins

Table 4 provides power dissipation information.

Table 4. Power Dissipation (P<sub>D</sub>)

| Characteristic    | Frequency (MHz) | Typical <sup>1</sup> | Maximum <sup>2</sup> | Unit |
|-------------------|-----------------|----------------------|----------------------|------|
| Power Dissipation | 33              | TBD                  | 515                  | mW   |
| All Revisions     | 40              | TBD                  | 590                  | mW   |
|                   | 50              | TBD                  | 725                  | mW   |

<sup>1</sup> Typical power dissipation is measured at 3.3V

<sup>2</sup> Maximum power dissipation is measured at 3.65 V

Table 5 provides the DC electrical characteristics for the MPC850.

#### **Table 5. DC Electrical Specifications**

| Characteristic                                                                                | Symbol                       | Min   | Max   | Unit |
|-----------------------------------------------------------------------------------------------|------------------------------|-------|-------|------|
| Operating voltage at 40 MHz or less                                                           | VDDH, VDDL,<br>KAPWR, VDDSYN | 3.0   | 3.6   | V    |
| Operating voltage at 40 MHz or higher                                                         | VDDH, VDDL,<br>KAPWR, VDDSYN | 3.135 | 3.465 | V    |
| Input high voltage (address bus, data bus, EXTAL, EXTCLK, and all bus control/status signals) | VIH                          | 2.0   | 3.6   | V    |
| Input high voltage (all general purpose I/O and peripheral pins)                              | VIH                          | 2.0   | 5.5   | V    |



#### **Bus Signal Timing**

 $\theta_{IA}$  = Package thermal resistance, junction to ambient, °C/W

 $\begin{aligned} \mathbf{P}_{\mathrm{D}} &= \mathbf{P}_{\mathrm{INT}} + \mathbf{P}_{\mathrm{I/O}} \\ \mathbf{P}_{\mathrm{INT}} &= \mathbf{I}_{\mathrm{DD}} \ge \mathbf{V}_{\mathrm{DD}}, \text{ watts}\text{---chip internal power} \end{aligned}$ 

 $P_{I/O}$  = Power dissipation on input and output pins—user determined

For most applications  $P_{I/O} < 0.3 \bullet P_{INT}$  and can be neglected. If  $P_{I/O}$  is neglected, an approximate relationship between  $P_D$  and  $T_I$  is:

 $P_{\rm D} = K \div (T_{\rm I} + 273^{\circ} \rm C)(2)$ 

Solving equations (1) and (2) for K gives:

 $\mathbf{K} = \mathbf{P}_{\mathrm{D}} \bullet (\mathbf{T}_{\mathrm{A}} + 273^{\circ}\mathrm{C}) + \mathbf{\theta}_{\mathrm{JA}} \bullet \mathbf{P}_{\mathrm{D}}^{2}(3)$ 

where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving equations (1) and (2) iteratively for any value of  $T_A$ .

### 5.1 Layout Practices

Each  $V_{CC}$  pin on the MPC850 should be provided with a low-impedance path to the board's supply. Each GND pin should likewise be provided with a low-impedance path to ground. The power supply pins drive distinct groups of logic on chip. The  $V_{CC}$  power supply should be bypassed to ground using at least four 0.1 µF by-pass capacitors located as close as possible to the four sides of the package. The capacitor leads and associated printed circuit traces connecting to chip  $V_{CC}$  and GND should be kept to less than half an inch per capacitor lead. A four-layer board is recommended, employing two inner layers as  $V_{CC}$  and GND planes.

All output pins on the MPC850 have fast rise and fall times. Printed circuit (PC) trace interconnection length should be minimized in order to minimize undershoot and reflections caused by these fast output switching times. This recommendation particularly applies to the address and data busses. Maximum PC trace lengths of six inches are recommended. Capacitance calculations should consider all device loads as well as parasitic capacitances due to the PC traces. Attention to proper PCB layout and bypassing becomes especially critical in systems with higher capacitive loads because these loads create higher transient currents in the  $V_{CC}$  and GND circuits. Pull up all unused inputs or signals that will be inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins.

# 6 Bus Signal Timing

Table 6 provides the bus operation timing for the MPC850 at 50 MHz, 66 MHz, and 80 MHz. Timing information for other bus speeds can be interpolated by equation using the MPC850 Electrical Specifications Spreadsheet found at http://www.mot.com/netcomm.

The maximum bus speed supported by the MPC850 is 50 MHz. Higher-speed parts must be operated in half-speed bus mode (for example, an MPC850 used at 66 MHz must be configured for a 33 MHz bus).

The timing for the MPC850 bus shown assumes a 50-pF load. This timing can be derated by 1 ns per 10 pF. Derating calculations can also be performed using the MPC850 Electrical Specifications Spreadsheet.



| Niumo | Chavastavistis                                                                                                    | 50 I  | MHz   | 66    | MHz   | 80    | MHz   | FFACT | Cap Load | l lm it |
|-------|-------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|----------|---------|
| NUM   | Characteristic                                                                                                    | Min   | Max   | Min   | Max   | Min   | Max   | FFACI | 50 pF)   | Unit    |
| B33a  | CLKOUT rising edge to GPL<br>valid - as requested by control<br>bit GxT3 in the corresponding<br>word in the UPM  | 5.00  | 12.00 | 8.00  | 14.00 | 6.00  | 13.00 | 0.250 | 50.00    | ns      |
| B34   | A[6–31] and D[0–31] to CS valid<br>- as requested by control bit<br>CST4 in the corresponding<br>word in the UPM  | 3.00  | _     | 6.00  | _     | 4.00  | _     | 0.250 | 50.00    | ns      |
| B34a  | A[6–31] and D[0–31] to CS valid<br>- as requested by control bit<br>CST1 in the corresponding<br>word in the UPM  | 8.00  | _     | 13.00 | _     | 11.00 | _     | 0.500 | 50.00    | ns      |
| B34b  | A[6–31] and D[0–31] to CS valid<br>- as requested by CST2 in the<br>corresponding word in UPM                     | 13.00 | —     | 21.00 | —     | 17.00 |       | 0.750 | 50.00    | ns      |
| B35   | A[6-31] to $\overline{CS}$ valid - as<br>requested by control bit BST4 in<br>the corresponding word in UPM        | 3.00  | —     | 6.00  | —     | 4.00  |       | 0.250 | 50.00    | ns      |
| B35a  | A[6–31] and D[0–31] to BS valid<br>- as requested by BST1 in the<br>corresponding word in the UPM                 | 8.00  | —     | 13.00 | —     | 11.00 |       | 0.500 | 50.00    | ns      |
| B35b  | A[6–31] and D[0–31] to BS valid<br>- as requested by control bit<br>BST2 in the corresponding<br>word in the UPM  | 13.00 | _     | 21.00 | _     | 17.00 | _     | 0.750 | 50.00    | ns      |
| B36   | A[6–31] and D[0–31] to GPL<br>valid - as requested by control<br>bit GxT4 in the corresponding<br>word in the UPM | 3.00  | _     | 6.00  | _     | 4.00  | _     | 0.250 | 50.00    | ns      |
| B37   | UPWAIT valid to CLKOUT falling edge <sup>10</sup>                                                                 | 6.00  | _     | 6.00  | _     | 6.00  | _     | _     | 50.00    | ns      |
| B38   | CLKOUT falling edge to<br>UPWAIT valid <sup>10</sup>                                                              | 1.00  | —     | 1.00  | —     | 1.00  | —     | —     | 50.00    | ns      |
| B39   | AS valid to CLKOUT rising edge                                                                                    | 7.00  | —     | 7.00  | —     | 7.00  | —     | —     | 50.00    | ns      |
| B40   | A[6-31], TSIZ[0-1], RD/WR,<br>BURST, valid to CLKOUT rising<br>edge.                                              | 7.00  | —     | 7.00  | —     | 7.00  | —     | —     | 50.00    | ns      |
| B41   | TS valid to CLKOUT rising edge (setup time)                                                                       | 7.00  |       | 7.00  |       | 7.00  | -     | _     | 50.00    | ns      |



| Num | Characteristic                                          | 50 MHz |     | 66 MHz |     | 80 MHz |     | FFACT | Cap Load | Unit |  |
|-----|---------------------------------------------------------|--------|-----|--------|-----|--------|-----|-------|----------|------|--|
| Num | Characteristic                                          | Min    | Max | Min    | Мах | Min    | Мах |       | 50 pF)   | onic |  |
| B42 | CLKOUT rising edge to $\overline{TS}$ valid (hold time) | 2.00   | —   | 2.00   | —   | 2.00   | —   | —     | 50.00    | ns   |  |
| B43 | AS negation to memory controller signals negation       | —      | TBD | —      | TBD | TBD    | —   | —     | 50.00    | ns   |  |

 Table 6. Bus Operation Timing <sup>1</sup> (continued)

The minima provided assume a 0 pF load, whereas maxima assume a 50pF load. For frequencies not marked on the part, new bus timing must be calculated for all frequency-dependent AC parameters. Frequency-dependent AC parameters are those with an entry in the FFactor column. AC parameters without an FFactor entry do not need to be calculated and can be taken directly from the frequency column corresponding to the frequency marked on the part. The following equations should be used in these calculations.

For a frequency F, the following equations should be applied to each one of the above parameters: For minima:

$$D = \frac{FFACTOR \times 1000}{F} + (D_{50} - 20 \times FFACTOR)$$

For maxima:

$$D = \frac{FFACTOR \times 1000}{F} + \frac{(D_{50} - 20 \times FFACTOR)}{F} + \frac{1ns(CAP \text{ LOAD} - 50) / 10}{F}$$

where:

D is the parameter value to the frequency required in ns

F is the operation frequency in MHz

D<sub>50</sub> is the parameter value defined for 50 MHz

CAP LOAD is the capacitance load on the signal in question.

FFACTOR is the one defined for each of the parameters in the table.

- <sup>2</sup> Phase and frequency jitter performance results are valid only if the input jitter is less than the prescribed value.
- <sup>3</sup> If the rate of change of the frequency of EXTAL is slow (i.e. it does not jump between the minimum and maximum values in one cycle) or the frequency of the jitter is fast (i.e., it does not stay at an extreme value for a long time) then the maximum allowed jitter on EXTAL can be up to 2%.
- <sup>4</sup> The timing for BR output is relevant when the MPC850 is selected to work with external bus arbiter. The timing for BG output is relevant when the MPC850 is selected to work with internal bus arbiter.
- <sup>5</sup> The setup times required for TA, TEA, and BI are relevant only when they are supplied by an external device (and not when the memory controller or the PCMCIA interface drives them).
- <sup>6</sup> The timing required for BR input is relevant when the MPC850 is selected to work with the internal bus arbiter. The timing for BG input is relevant when the MPC850 is selected to work with the external bus arbiter.
- <sup>7</sup> The D[0–31] and DP[0–3] input timings B20 and B21 refer to the rising edge of the CLKOUT in which the TA input signal is asserted.
- <sup>8</sup> The D[0:31] and DP[0:3] input timings B20 and B21 refer to the falling edge of CLKOUT. This timing is valid only for read accesses controlled by chip-selects controlled by the UPM in the memory controller, for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.
- <sup>9</sup> The timing B30 refers to  $\overline{CS}$  when ACS = '00' and to  $\overline{WE[0:3]}$  when CSNT = '0'.
- <sup>10</sup> The signal UPWAIT is considered asynchronous to CLKOUT and synchronized internally. The timings specified in B37 and B38 are specified to enable the freeze of the UPM output signals.
- <sup>11</sup> The  $\overline{\text{AS}}$  signal is considered asynchronous to CLKOUT.



Figure 6 provides the timing for the synchronous input signals.



#### Figure 6. Synchronous Input Signals Timing

Figure 7 provides normal case timing for input data.



Figure 7. Input Data Timing in Normal Case



**Bus Signal Timing** 

Figure 8 provides the timing for the input data controlled by the UPM in the memory controller.



Figure 8. Input Data Timing when Controlled by UPM in the Memory Controller

Figure 9 through Figure 12 provide the timing for the external bus read controlled by various GPCM factors.



Figure 9. External Bus Read Timing (GPCM Controlled—ACS = 00)



**Bus Signal Timing** 



Figure 12. External Bus Read Timing (GPCM Controlled—TRLX = 1, ACS = 10, ACS = 11)



Table 7 provides interrupt timing for the MPC850.

| Num | Characteristic <sup>1</sup>                    | 50 I  | MHz | 66MHz |     | 80 MHz |     | Unit |
|-----|------------------------------------------------|-------|-----|-------|-----|--------|-----|------|
|     | Characteristic                                 | Min   | Max | Min   | Max | Min    | Max | onic |
| 139 | IRQx valid to CLKOUT rising edge (set up time) | 6.00  |     | 6.00  |     | 6.00   |     | ns   |
| 140 | IRQx hold time after CLKOUT.                   | 2.00  | _   | 2.00  | _   | 2.00   | _   | ns   |
| 141 | IRQx pulse width low                           | 3.00  | _   | 3.00  | _   | 3.00   | _   | ns   |
| 142 | IRQx pulse width high                          | 3.00  | _   | 3.00  | _   | 3.00   | _   | ns   |
| 143 | IRQx edge-to-edge time                         | 80.00 | _   | 121.0 | _   | 100.0  | _   | ns   |

 Table 7. Interrupt Timing

<sup>1</sup> The timings I39 and I40 describe the testing conditions under which the IRQ lines are tested when being defined as level sensitive. The IRQ lines are synchronized internally and do not have to be asserted or negated with reference to the CLKOUT.

The timings I41, I42, and I43 are specified to allow the correct function of the IRQ lines detection circuitry, and has no direct relation with the total system interrupt latency that the MPC850 is able to support

Figure 22 provides the interrupt detection timing for the external level-sensitive lines.



Figure 22. Interrupt Detection Timing for External Level Sensitive Lines

Figure 23 provides the interrupt detection timing for the external edge-sensitive lines.



Figure 23. Interrupt Detection Timing for External Edge Sensitive Lines



Table 9 shows the PCMCIA port timing for the MPC850.

Table 9. PCMCIA Port Timing

| Num | Characteristic                           | 50 MHz |       | 66 MHz |       | 80 MHz |       | Unit |
|-----|------------------------------------------|--------|-------|--------|-------|--------|-------|------|
|     | Characteristic                           | Min    | Max   | Min    | Max   | Min    | Max   | •    |
| P57 | CLKOUT to OPx valid                      | _      | 19.00 | —      | 19.00 | _      | 19.00 | ns   |
| P58 | HRESET negated to OPx drive <sup>1</sup> | 18.00  | —     | 26.00  | —     | 22.00  | —     | ns   |
| P59 | IP_Xx valid to CLKOUT rising edge        | 5.00   | —     | 5.00   | —     | 5.00   | —     | ns   |
| P60 | CLKOUT rising edge to IP_Xx invalid      | 1.00   | _     | 1.00   | _     | 1.00   |       | ns   |

<sup>1</sup> OP2 and OP3 only.

Figure 27 provides the PCMCIA output port timing for the MPC850.



#### Figure 27. PCMCIA Output Port Timing

Figure 28 provides the PCMCIA output port timing for the MPC850.



Figure 28. PCMCIA Input Port Timing



Table 11 shows the reset timing for the MPC850.

Table 11. Reset Timing

| Num | Characteristic                                                                      | 50 I   | MHz   | 66MHz  |       | 80 MHz |       | FEACTOR | Unit |
|-----|-------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|---------|------|
| Num | Characteristic                                                                      | Min    | Мах   | Min    | Max   | Min    | Max   | TRETOR  | Onne |
| R69 | CLKOUT to HRESET high impedance                                                     | —      | 20.00 | —      | 20.00 | —      | 20.00 | —       | ns   |
| R70 | CLKOUT to SRESET high impedance                                                     | —      | 20.00 | —      | 20.00 | —      | 20.00 | —       | ns   |
| R71 | RSTCONF pulse width                                                                 | 340.00 | —     | 515.00 | _     | 425.00 | _     | 17.000  | ns   |
| R72 |                                                                                     | _      | —     | _      | _     | _      | _     | —       |      |
| R73 | Configuration data to HRESET rising edge set up time                                | 350.00 | —     | 505.00 | —     | 425.00 | —     | 15.000  | ns   |
| R74 | Configuration data to RSTCONF rising edge set up time                               | 350.00 | —     | 350.00 | —     | 350.00 | —     | —       | ns   |
| R75 | Configuration data hold time after RSTCONF negation                                 | 0.00   | —     | 0.00   | —     | 0.00   | —     | —       | ns   |
| R76 | Configuration data hold time after<br>HRESET negation                               | 0.00   | —     | 0.00   | —     | 0.00   | —     | —       | ns   |
| R77 | HRESET and RSTCONF asserted to data out drive                                       | —      | 25.00 | -      | 25.00 | -      | 25.00 | —       | ns   |
| R78 | RSTCONF negated to data out high impedance.                                         | —      | 25.00 | —      | 25.00 | —      | 25.00 | —       | ns   |
| R79 | CLKOUT of last rising edge before chip tristates HRESET to data out high impedance. | _      | 25.00 | _      | 25.00 | _      | 25.00 | _       | ns   |
| R80 | DSDI, DSCK set up                                                                   | 60.00  | _     | 90.00  | _     | 75.00  | _     | 3.000   | ns   |
| R81 | DSDI, DSCK hold time                                                                | 0.00   | _     | 0.00   |       | 0.00   |       | —       | ns   |
| R82 | SRESET negated to CLKOUT rising edge for DSDI and DSCK sample                       | 160.00 | —     | 242.00 | —     | 200.00 | —     | 8.000   | ns   |



**Bus Signal Timing** 

Figure 31 shows the reset timing for the data bus configuration.



Figure 31. Reset Timing—Configuration from Data Bus

Figure 32 provides the reset timing for the data bus weak drive during configuration.



Figure 32. Reset Timing—Data Bus Weak Drive during Configuration







Figure 33. Reset Timing—Debug Port Configuration

# 7 IEEE 1149.1 Electrical Specifications

Table 12 provides the JTAG timings for the MPC850 as shown in Figure 34 to Figure 37.

Table 12. JTAG Timing

| Num | Characteristic                                         | 50 N   | ИНz   | 66N    | ЛНz   | 80 N   | Unit  |      |
|-----|--------------------------------------------------------|--------|-------|--------|-------|--------|-------|------|
| num | Characteristic                                         | Min    | Max   | Min    | Max   | Min    | Max   | Unit |
| J82 | TCK cycle time                                         | 100.00 |       | 100.00 |       | 100.00 |       | ns   |
| J83 | TCK clock pulse width measured at 1.5 V                | 40.00  |       | 40.00  |       | 40.00  |       | ns   |
| J84 | TCK rise and fall times                                | 0.00   | 10.00 | 0.00   | 10.00 | 0.00   | 10.00 | ns   |
| J85 | TMS, TDI data setup time                               | 5.00   |       | 5.00   |       | 5.00   |       | ns   |
| J86 | TMS, TDI data hold time                                | 25.00  |       | 25.00  |       | 25.00  |       | ns   |
| J87 | TCK low to TDO data valid                              |        | 27.00 | —      | 27.00 | —      | 27.00 | ns   |
| J88 | TCK low to TDO data invalid                            | 0.00   |       | 0.00   |       | 0.00   |       | ns   |
| J89 | TCK low to TDO high impedance                          |        | 20.00 | —      | 20.00 | —      | 20.00 | ns   |
| J90 | TRST assert time                                       | 100.00 |       | 100.00 |       | 100.00 |       | ns   |
| J91 | TRST setup time to TCK low                             | 40.00  |       | 40.00  |       | 40.00  |       | ns   |
| J92 | TCK falling edge to output valid                       |        | 50.00 | —      | 50.00 | —      | 50.00 | ns   |
| J93 | TCK falling edge to output valid out of high impedance |        | 50.00 | _      | 50.00 | _      | 50.00 | ns   |
| J94 | TCK falling edge to output high impedance              |        | 50.00 | _      | 50.00 | _      | 50.00 | ns   |
| J95 | Boundary scan input valid to TCK rising edge           | 50.00  | _     | 50.00  | _     | 50.00  | _     | ns   |
| J96 | TCK rising edge to boundary scan input invalid         | 50.00  | _     | 50.00  | _     | 50.00  | _     | ns   |



**CPM Electrical Characteristics** 



Figure 44. CPM General-Purpose Timers Timing Diagram

### 8.5 Serial Interface AC Electrical Specifications

Table 17 provides the serial interface timings as shown in Figure 45 to Figure 49.

| Num   | Characteristic                                                  | All Free | quencies        | Unit |  |
|-------|-----------------------------------------------------------------|----------|-----------------|------|--|
| Nulli | Characteristic                                                  | Min      | Мах             | Unit |  |
| 70    | L1RCLK, L1TCLK frequency (DSC = 0) <sup>1, 2</sup>              | —        | SYNCCLK/2.<br>5 | MHz  |  |
| 71    | L1RCLK, L1TCLK width low (DSC = 0) $^{2}$                       | P + 10   | —               | ns   |  |
| 71a   | L1RCLK, L1TCLK width high (DSC = 0) $^3$                        | P + 10   | —               | ns   |  |
| 72    | L1TXD, L1ST <i>n</i> , L1RQ, L1xCLKO rise/fall time             | —        | 15.00           | ns   |  |
| 73    | L1RSYNC, L1TSYNC valid to L1xCLK edge Edge<br>(SYNC setup time) | 20.00    | _               | ns   |  |
| 74    | L1xCLK edge to L1RSYNC, L1TSYNC, invalid (SYNC hold time)       | 35.00    | _               | ns   |  |
| 75    | L1RSYNC, L1TSYNC rise/fall time                                 | —        | 15.00           | ns   |  |
| 76    | L1RXD valid to L1xCLK edge (L1RXD setup time)                   | 17.00    | —               | ns   |  |
| 77    | L1xCLK edge to L1RXD invalid (L1RXD hold time)                  | 13.00    | —               | ns   |  |
| 78    | L1xCLK edge to L1ST <i>n</i> valid <sup>4</sup>                 | 10.00    | 45.00           | ns   |  |
| 78A   | L1SYNC valid to L1ST <i>n</i> valid                             | 10.00    | 45.00           | ns   |  |
| 79    | L1xCLK edge to L1ST <i>n</i> invalid                            | 10.00    | 45.00           | ns   |  |
| 80    | L1xCLK edge to L1TXD valid                                      | 10.00    | 55.00           | ns   |  |
| 80A   | L1TSYNC valid to L1TXD valid <sup>4</sup>                       | 10.00    | 55.00           | ns   |  |
| 81    | L1xCLK edge to L1TXD high impedance                             | 0.00     | 42.00           | ns   |  |

#### Table 17. SI Timing



**CPM Electrical Characteristics** 

Figure 50 through Figure 52 show the NMSI timings.







1. This delay is equal to an integer number of character-length clocks.

#### Figure 56. SMC Transparent Timing Diagram

### 8.9 SPI Master AC Electrical Specifications

Table 22 provides the SPI master timings as shown in Figure 57 and Figure 58.

| Num | Charactariatia                      | All Frequencies |       | l l mit          |
|-----|-------------------------------------|-----------------|-------|------------------|
|     | Characteristic                      | Min             | Max   | Unit             |
| 160 | MASTER cycle time                   | 4               | 1024  | t <sub>cyc</sub> |
| 161 | MASTER clock (SCK) high or low time | 2               | 512   | t <sub>cyc</sub> |
| 162 | MASTER data setup time (inputs)     | 50.00           | _     | ns               |
| 163 | Master data hold time (inputs)      | 0.00            | _     | ns               |
| 164 | Master data valid (after SCK edge)  | —               | 20.00 | ns               |
| 165 | Master data hold time (outputs)     | 0.00            | _     | ns               |
| 166 | Rise time output                    | —               | 15.00 | ns               |
| 167 | Fall time output                    | —               | 15.00 | ns               |

#### Table 22. SPI Master Timing





## 8.10 SPI Slave AC Electrical Specifications

Table 23 provides the SPI slave timings as shown in Figure 59 and Figure 60.

### Table 23. SPI Slave Timing

| Num   | Characteristic                                              | All Frequencies |       | Unit             |  |
|-------|-------------------------------------------------------------|-----------------|-------|------------------|--|
| Nulli | Characteristic                                              | Min             | Max   | Unit             |  |
| 170   | Slave cycle time                                            | 2               | _     | t <sub>cyc</sub> |  |
| 171   | Slave enable lead time                                      | 15.00           | —     | ns               |  |
| 172   | Slave enable lag time                                       | 15.00           | —     | ns               |  |
| 173   | Slave clock (SPICLK) high or low time                       | 1               | —     | t <sub>cyc</sub> |  |
| 174   | Slave sequential transfer delay (does not require deselect) | 1               | —     | t <sub>cyc</sub> |  |
| 175   | Slave data setup time (inputs)                              | 20.00           | —     | ns               |  |
| 176   | Slave data hold time (inputs)                               | 20.00           | —     | ns               |  |
| 177   | Slave access time                                           | —               | 50.00 | ns               |  |
| 178   | Slave SPI MISO disable time                                 | —               | 50.00 | ns               |  |
| 179   | Slave data valid (after SPICLK edge)                        | —               | 50.00 | ns               |  |
| 180   | Slave data hold time (outputs)                              | 0.00            | _     | ns               |  |
| 181   | Rise time (input)                                           | —               | 15.00 | ns               |  |
| 182   | Fall time (input)                                           | _               | 15.00 | ns               |  |



# 9 Mechanical Data and Ordering Information

Table 26 provides information on the MPC850 derivative devices.

| Table 26. MPC850 Family Derivativ |
|-----------------------------------|
|-----------------------------------|

| Device    | Ethernet Support | Number of SCCs <sup>1</sup> | 32-Channel HDLC<br>Support | 64-Channel HDLC<br>Support <sup>2</sup> |
|-----------|------------------|-----------------------------|----------------------------|-----------------------------------------|
| MPC850    | N/A              | One                         | N/A                        | N/A                                     |
| MPC850DE  | Yes              | Two                         | N/A                        | N/A                                     |
| MPC850SR  | Yes              | Two                         | N/A                        | Yes                                     |
| MPC850DSL | Yes              | Two                         | No                         | No                                      |

<sup>1</sup> Serial Communication Controller (SCC)

<sup>2</sup> 50 MHz version supports 64 time slots on a time division multiplexed line using one SCC

Table 27 identifies the packages and operating frequencies available for the MPC850.

 Table 27. MPC850 Package/Frequency/Availability

| Package Type                                     | Frequency (MHz) | Temperature (Tj) | Order Number                                                            |
|--------------------------------------------------|-----------------|------------------|-------------------------------------------------------------------------|
| 256-Lead Plastic Ball Grid Array<br>(ZT suffix)  | 50              | 0°C to 95°C      | XPC850ZT50BU<br>XPC850DEZT50BU<br>XPC850SRZT50BU<br>XPC850DSLZT50BU     |
|                                                  | 66              | 0°C to 95°C      | XPC850ZT66BU<br>XPC850DEZT66BU<br>XPC850SRZT66BU                        |
|                                                  | 80              | 0°C to 95°C      | XPC850ZT80BU<br>XPC850DEZT80BU<br>XPC850SRZT80BU                        |
| 256-Lead Plastic Ball Grid Array<br>(CZT suffix) | 50              | -40°C to 95°C    | XPC850CZT50BU<br>XPC850DECZT50BU<br>XPC850SRCZT50BU<br>XPC850DSLCZT50BU |
|                                                  | 66              |                  | XPC850CZT66BU<br>XPC850DECZT66BU<br>XPC850SRCZT66BU                     |
|                                                  | 80              |                  | XPC850CZT80B<br>XPC850DECZT80B<br>XPC850SRCZT80B                        |

### 9.1 Pin Assignments and Mechanical Dimensions of the PBGA

The original pin numbering of the MPC850 conformed to a Freescale proprietary pin numbering scheme that has since been replaced by the JEDEC pin numbering standard for this package type. To support



Figure 63 shows the JEDEC pinout of the PBGA package as viewed from the top surface.



For more information on the printed circuit board layout of the PBGA package, including thermal via design and suggested pad layout, please refer to AN-1231/D, Plastic Ball Grid Array Application Note available from your local Freescale sales office.



**Document Revision History** 

#### THIS PAGE INTENTIONALLY LEFT BLANK