



#### Welcome to E-XFL.COM

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                                 |
|---------------------------------|--------------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                                   |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                           |
| Speed                           | 50MHz                                                                    |
| Co-Processors/DSP               | Communications; CPM                                                      |
| RAM Controllers                 | DRAM                                                                     |
| Graphics Acceleration           | No                                                                       |
| Display & Interface Controllers | -                                                                        |
| Ethernet                        | 10Mbps (1)                                                               |
| SATA                            | -                                                                        |
| USB                             | USB 1.x (1)                                                              |
| Voltage - I/O                   | 3.3V                                                                     |
| Operating Temperature           | -40°C ~ 95°C (TA)                                                        |
| Security Features               | -                                                                        |
| Package / Case                  | 256-BBGA                                                                 |
| Supplier Device Package         | 256-PBGA (23x23)                                                         |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc850dslcvr50bu |
|                                 |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| [    |                                                                                                                                             |               |       |       |       |       |       |                      |        |    |
|------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------|-------|-------|-------|-------|----------------------|--------|----|
| Num  | Characteristic                                                                                                                              | 50 MHz 66 MHz |       |       | 80    | MHz   | FFACT | Cap Load<br>(default | Unit   |    |
| -    |                                                                                                                                             | Min           | Max   | Min   | Max   | Min   | Max   | _                    | 50 pF) |    |
| B28c | CLKOUT falling edge to<br>WE[0–3] negated GPCM write<br>access TRLX = 0,1 CSNT = 1<br>write access TRLX = 0, CSNT =<br>1, EBDF = 1          | 7.00          | 14.00 | 11.00 | 18.00 | 9.00  | 16.00 | 0.375                | 50.00  | ns |
| B28d | CLKOUT falling edge to $\overline{CS}$<br>negated GPCM write access<br>TRLX = 0,1 CSNT = 1, ACS =<br>10 or ACS = 11, EBDF = 1               | _             | 14.00 | _     | 18.00 | _     | 16.00 | 0.375                | 50.00  | ns |
| B29  | $\overline{WE[0-3]}$ negated to D[0-31],<br>DP[0-3] high-Z GPCM write<br>access, CSNT = 0                                                   | 3.00          | _     | 6.00  | _     | 4.00  | _     | 0.250                | 50.00  | ns |
| B29a | WE[0–3] negated to D[0–31],<br>DP[0–3] high-Z GPCM write<br>access, TRLX = 0 CSNT = 1,<br>EBDF = 0                                          | 8.00          | _     | 13.00 | _     | 11.00 | _     | 0.500                | 50.00  | ns |
| B29b | CS negated to D[0–31],<br>DP[0–3], high-Z GPCM write<br>access, ACS = 00, TRLX = 0 &<br>CSNT = 0                                            | 3.00          |       | 6.00  |       | 4.00  |       | 0.250                | 50.00  | ns |
| B29c | $\overline{\text{CS}}$ negated to D[0–31],<br>DP[0–3] high-Z GPCM write<br>access, TRLX = 0, CSNT = 1,<br>ACS = 10 or ACS = 11, EBDF =<br>0 | 8.00          |       | 13.00 |       | 11.00 |       | 0.500                | 50.00  | ns |
| B29d | WE[0-3] negated to D[0-31],<br>DP[0-3] high-Z GPCM write<br>access, TRLX = 1, CSNT = 1,<br>EBDF = 0                                         | 28.00         |       | 43.00 |       | 36.00 |       | 1.500                | 50.00  | ns |
| B29e | CS negated to D[0–31],<br>DP[0–3] high-Z GPCM write<br>access, TRLX = 1, CSNT = 1,<br>ACS = 10 or ACS = 11, EBDF =<br>0                     | 28.00         |       | 43.00 |       | 36.00 |       | 1.500                | 50.00  | ns |
| B29f | WE[0–3] negated to D[0–31],<br>DP[0–3] high-Z GPCM write<br>access TRLX = 0, CSNT = 1,<br>EBDF = 1                                          | 5.00          |       | 9.00  |       | 7.00  |       | 0.375                | 50.00  | ns |
| B29g | CS negated to D[0–31],<br>DP[0–3] high-Z GPCM write<br>access TRLX = 0, CSNT = 1,<br>ACS = 10 or ACS = 11, EBDF =<br>1                      | 5.00          |       | 9.00  |       | 7.00  |       | 0.375                | 50.00  | ns |

| Table 6. | <b>Bus Operation</b> | Timing <sup>1</sup> | (continued) |
|----------|----------------------|---------------------|-------------|
|----------|----------------------|---------------------|-------------|



|      | Characteristic                                                                                                                          | 50 MHz 66 MHz |       |       | 80 1  | MHz   |       | Cap Load |                    |      |
|------|-----------------------------------------------------------------------------------------------------------------------------------------|---------------|-------|-------|-------|-------|-------|----------|--------------------|------|
| Num  |                                                                                                                                         | Min           | Max   | Min   | Max   | Min   | Max   | FFACT    | (default<br>50 pF) | Unit |
| B31  | CLKOUT falling edge to $\overline{CS}$ valid - as requested by control bit CST4 in the corresponding word in the UPM                    | 1.50          | 6.00  | 1.50  | 6.00  | 1.50  | 6.00  | _        | 50.00              | ns   |
| B31a | CLKOUT falling edge to $\overline{CS}$<br>valid - as requested by control<br>bit CST1 in the corresponding<br>word in the UPM           | 5.00          | 12.00 | 8.00  | 14.00 | 6.00  | 13.00 | 0.250    | 50.00              | ns   |
| B31b | CLKOUT rising edge to $\overline{CS}$ valid<br>- as requested by control bit<br>CST2 in the corresponding<br>word in the UPM            | 1.50          | 8.00  | 1.50  | 8.00  | 1.50  | 8.00  | _        | 50.00              | ns   |
| B31c | CLKOUT rising edge to CS valid<br>- as requested by control bit<br>CST3 in the corresponding<br>word in the UPM                         | 5.00          | 12.00 | 8.00  | 14.00 | 6.00  | 13.00 | 0.250    | 50.00              | ns   |
| B31d | CLKOUT falling edge to $\overline{CS}$<br>valid - as requested by control<br>bit CST1 in the corresponding<br>word in the UPM EBDF = 1  | 9.00          | 14.00 | 13.00 | 18.00 | 11.00 | 16.00 | 0.375    | 50.00              | ns   |
| B32  | CLKOUT falling edge to $\overline{\text{BS}}$<br>valid - as requested by control<br>bit BST4 in the corresponding<br>word in the UPM    | 1.50          | 6.00  | 1.50  | 6.00  | 1.50  | 6.00  | _        | 50.00              | ns   |
| B32a | CLKOUT falling edge to $\overline{BS}$<br>valid - as requested by control<br>bit BST1 in the corresponding<br>word in the UPM, EBDF = 0 | 5.00          | 12.00 | 8.00  | 14.00 | 6.00  | 13.00 | 0.250    | 50.00              | ns   |
| B32b | CLKOUT rising edge to BS valid<br>- as requested by control bit<br>BST2 in the corresponding<br>word in the UPM                         | 1.50          | 8.00  | 1.50  | 8.00  | 1.50  | 8.00  | —        | 50.00              | ns   |
| B32c | CLKOUT rising edge to BS valid<br>- as requested by control bit<br>BST3 in the corresponding<br>word in the UPM                         | 5.00          | 12.00 | 8.00  | 14.00 | 6.00  | 13.00 | 0.250    | 50.00              | ns   |
| B32d | CLKOUT falling edge to $\overline{BS}$<br>valid - as requested by control<br>bit BST1 in the corresponding<br>word in the UPM, EBDF = 1 | 9.00          | 14.00 | 13.00 | 18.00 | 11.00 | 16.00 | 0.375    | 50.00              | ns   |
| B33  | CLKOUT falling edge to GPL<br>valid - as requested by control<br>bit GxT4 in the corresponding<br>word in the UPM                       | 1.50          | 6.00  | 1.50  | 6.00  | 1.50  | 6.00  |          | 50.00              | ns   |

| Table 6. | <b>Bus Operation</b> | Timing | <sup>1</sup> (continued) |
|----------|----------------------|--------|--------------------------|
|----------|----------------------|--------|--------------------------|



Figure 6 provides the timing for the synchronous input signals.



### Figure 6. Synchronous Input Signals Timing

Figure 7 provides normal case timing for input data.



Figure 7. Input Data Timing in Normal Case





Figure 12. External Bus Read Timing (GPCM Controlled—TRLX = 1, ACS = 10, ACS = 11)



Figure 13 through Figure 15 provide the timing for the external bus write controlled by various GPCM factors.



Figure 13. External Bus Write Timing (GPCM Controlled—TRLX = 0, CSNT = 0)





Figure 14. External Bus Write Timing (GPCM Controlled—TRLX = 0, CSNT = 1)





Figure 19 provides the timing for the synchronous external master access controlled by the GPCM.

Figure 19. Synchronous External Master Access Timing (GPCM Handled ACS = 00)

Figure 20 provides the timing for the asynchronous external master memory access controlled by the GPCM.





Figure 21 provides the timing for the asynchronous external master control signals negation.



Figure 21. Asynchronous External Master—Control Signals Negation Timing



Table 7 provides interrupt timing for the MPC850.

| Num | Characteristic <sup>1</sup>                    | 50 I  | MHz | 66N   | lHz | 80 N  | Unit |    |
|-----|------------------------------------------------|-------|-----|-------|-----|-------|------|----|
|     |                                                | Min   | Max | Min   | Max | Min   | Max  | Om |
| 139 | IRQx valid to CLKOUT rising edge (set up time) | 6.00  |     | 6.00  | _   | 6.00  |      | ns |
| 140 | IRQx hold time after CLKOUT.                   | 2.00  | _   | 2.00  |     | 2.00  |      | ns |
| l41 | IRQx pulse width low                           | 3.00  |     | 3.00  |     | 3.00  |      | ns |
| 142 | IRQx pulse width high                          | 3.00  | _   | 3.00  |     | 3.00  | _    | ns |
| 143 | IRQx edge-to-edge time                         | 80.00 | _   | 121.0 | _   | 100.0 | _    | ns |

 Table 7. Interrupt Timing

<sup>1</sup> The timings I39 and I40 describe the testing conditions under which the IRQ lines are tested when being defined as level sensitive. The IRQ lines are synchronized internally and do not have to be asserted or negated with reference to the CLKOUT.

The timings I41, I42, and I43 are specified to allow the correct function of the IRQ lines detection circuitry, and has no direct relation with the total system interrupt latency that the MPC850 is able to support

Figure 22 provides the interrupt detection timing for the external level-sensitive lines.



Figure 22. Interrupt Detection Timing for External Level Sensitive Lines

Figure 23 provides the interrupt detection timing for the external edge-sensitive lines.



Figure 23. Interrupt Detection Timing for External Edge Sensitive Lines





Figure 24 provides the PCMCIA access cycle timing for the external bus read.

Figure 24. PCMCIA Access Cycles Timing External Bus Read



Figure 25 provides the PCMCIA access cycle timing for the external bus write.



Figure 25. PCMCIA Access Cycles Timing External Bus Write

Figure 26 provides the PCMCIA WAIT signals detection timing.



Figure 26. PCMCIA WAIT Signal Detection Timing



Table 11 shows the reset timing for the MPC850.

Table 11. Reset Timing

| Num | Characteristic                                                                            | 50 I   | ЛНz   | 66MHz  |       | 80 MHz |       | FFACTOR | Unit |
|-----|-------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|---------|------|
| Num | Characteristic                                                                            | Min    | Max   | Min    | Max   | Min    | Max   | FRETOR  | Unit |
| R69 | CLKOUT to HRESET high impedance                                                           | —      | 20.00 | _      | 20.00 | —      | 20.00 |         | ns   |
| R70 | CLKOUT to SRESET high impedance                                                           | —      | 20.00 | —      | 20.00 | —      | 20.00 | —       | ns   |
| R71 | RSTCONF pulse width                                                                       | 340.00 |       | 515.00 | _     | 425.00 | _     | 17.000  | ns   |
| R72 |                                                                                           | —      |       | —      | _     | —      | _     | —       |      |
| R73 | Configuration data to HRESET rising edge set up time                                      | 350.00 | _     | 505.00 | _     | 425.00 |       | 15.000  | ns   |
| R74 | Configuration data to RSTCONF rising edge set up time                                     | 350.00 | _     | 350.00 | _     | 350.00 |       | —       | ns   |
| R75 | Configuration data hold time after<br>RSTCONF negation                                    | 0.00   |       | 0.00   | —     | 0.00   |       | —       | ns   |
| R76 | Configuration data hold time after<br>HRESET negation                                     | 0.00   |       | 0.00   | _     | 0.00   |       | —       | ns   |
| R77 | HRESET and RSTCONF asserted to data out drive                                             | —      | 25.00 | _      | 25.00 | —      | 25.00 | —       | ns   |
| R78 | RSTCONF negated to data out high impedance.                                               | _      | 25.00 | _      | 25.00 | _      | 25.00 | —       | ns   |
| R79 | CLKOUT of last rising edge before chip<br>tristates HRESET to data out high<br>impedance. | _      | 25.00 | _      | 25.00 | _      | 25.00 | _       | ns   |
| R80 | DSDI, DSCK set up                                                                         | 60.00  |       | 90.00  | —     | 75.00  |       | 3.000   | ns   |
| R81 | DSDI, DSCK hold time                                                                      | 0.00   | _     | 0.00   | —     | 0.00   | _     | —       | ns   |
| R82 | SRESET negated to CLKOUT rising edge for DSDI and DSCK sample                             | 160.00 |       | 242.00 | —     | 200.00 | _     | 8.000   | ns   |



Figure 31 shows the reset timing for the data bus configuration.



Figure 31. Reset Timing—Configuration from Data Bus

Figure 32 provides the reset timing for the data bus weak drive during configuration.



Figure 32. Reset Timing—Data Bus Weak Drive during Configuration







Figure 33. Reset Timing—Debug Port Configuration

# 7 IEEE 1149.1 Electrical Specifications

Table 12 provides the JTAG timings for the MPC850 as shown in Figure 34 to Figure 37.

Table 12. JTAG Timing

| Num | Characteristic                                         | 50 I   | MHz   | 66N    | ЛНz   | 80 N   | Unit  |      |
|-----|--------------------------------------------------------|--------|-------|--------|-------|--------|-------|------|
| num |                                                        | Min    | Max   | Min    | Max   | Min    | Max   | Unit |
| J82 | TCK cycle time                                         | 100.00 | _     | 100.00 | _     | 100.00 | _     | ns   |
| J83 | TCK clock pulse width measured at 1.5 V                | 40.00  |       | 40.00  |       | 40.00  |       | ns   |
| J84 | TCK rise and fall times                                | 0.00   | 10.00 | 0.00   | 10.00 | 0.00   | 10.00 | ns   |
| J85 | TMS, TDI data setup time                               | 5.00   |       | 5.00   |       | 5.00   |       | ns   |
| J86 | TMS, TDI data hold time                                | 25.00  |       | 25.00  |       | 25.00  |       | ns   |
| J87 | TCK low to TDO data valid                              |        | 27.00 | —      | 27.00 | _      | 27.00 | ns   |
| J88 | TCK low to TDO data invalid                            | 0.00   |       | 0.00   |       | 0.00   |       | ns   |
| J89 | TCK low to TDO high impedance                          |        | 20.00 | —      | 20.00 | _      | 20.00 | ns   |
| J90 | TRST assert time                                       | 100.00 |       | 100.00 |       | 100.00 |       | ns   |
| J91 | TRST setup time to TCK low                             | 40.00  |       | 40.00  |       | 40.00  |       | ns   |
| J92 | TCK falling edge to output valid                       |        | 50.00 | —      | 50.00 | _      | 50.00 | ns   |
| J93 | TCK falling edge to output valid out of high impedance |        | 50.00 | —      | 50.00 | —      | 50.00 | ns   |
| J94 | TCK falling edge to output high impedance              |        | 50.00 | —      | 50.00 | _      | 50.00 | ns   |
| J95 | Boundary scan input valid to TCK rising edge           | 50.00  |       | 50.00  |       | 50.00  | _     | ns   |
| J96 | TCK rising edge to boundary scan input invalid         | 50.00  | _     | 50.00  | _     | 50.00  | _     | ns   |





Figure 49. IDL Timing





**CPM Electrical Characteristics** 

## 8.6 SCC in NMSI Mode Electrical Specifications

Table 18 provides the NMSI external clock timing.

| Num | Characteristic                                                          | All Frequencie | Unit  |     |
|-----|-------------------------------------------------------------------------|----------------|-------|-----|
| Num | Gharacteristic                                                          | Min            | Max   | Ont |
| 100 | RCLKx and TCLKx frequency $^{1}$ (x = 2, 3 for all specs in this table) | 1/SYNCCLK      | -     | ns  |
| 101 | RCLKx and TCLKx width low                                               | 1/SYNCCLK +5   | _     | ns  |
| 102 | RCLKx and TCLKx rise/fall time                                          | _              | 15.00 | ns  |
| 103 | TXDx active delay (from TCLKx falling edge)                             | 0.00           | 50.00 | ns  |
| 104 | RTSx active/inactive delay (from TCLKx falling edge)                    | 0.00           | 50.00 | ns  |
| 105 | CTSx setup time to TCLKx rising edge                                    | 5.00           |       | ns  |
| 106 | RXDx setup time to RCLKx rising edge                                    | 5.00           | _     | ns  |
| 107 | RXDx hold time from RCLKx rising edge <sup>2</sup>                      | 5.00           | _     | ns  |
| 108 | CDx setup time to RCLKx rising edge                                     | 5.00           | _     | ns  |

<sup>1</sup> The ratios SyncCLK/RCLKx and SyncCLK/TCLKx must be greater than or equal to 2.25/1.

<sup>2</sup> Also applies to  $\overline{\text{CD}}$  and  $\overline{\text{CTS}}$  hold time when they are used as an external sync signal.

Table 19 provides the NMSI internal clock timing.

Table 19. NMSI Internal Clock Timing

| Num | Characteristic                                                          | All Fr | Unit      |      |
|-----|-------------------------------------------------------------------------|--------|-----------|------|
|     | Characteristic                                                          | Min    | Мах       | Onit |
| 100 | RCLKx and TCLKx frequency $^{1}$ (x = 2, 3 for all specs in this table) | 0.00   | SYNCCLK/3 | MHz  |
| 102 | RCLKx and TCLKx rise/fall time                                          |        | —         | ns   |
| 103 | TXDx active delay (from TCLKx falling edge)                             | 0.00   | 30.00     | ns   |
| 104 | RTSx active/inactive delay (from TCLKx falling edge)                    | 0.00   | 30.00     | ns   |
| 105 | CTSx setup time to TCLKx rising edge                                    | 40.00  | —         | ns   |
| 106 | RXDx setup time to RCLKx rising edge                                    | 40.00  | —         | ns   |
| 107 | RXDx hold time from RCLKx rising edge <sup>2</sup>                      | 0.00   | —         | ns   |
| 108 | CDx setup time to RCLKx rising edge                                     | 40.00  | —         | ns   |

<sup>1</sup> The ratios SyncCLK/RCLKx and SyncCLK/TCLK1x must be greater or equal to 3/1.

<sup>2</sup> Also applies to  $\overline{\text{CD}}$  and  $\overline{\text{CTS}}$  hold time when they are used as an external sync signals.



**CPM Electrical Characteristics** 

Figure 50 through Figure 52 show the NMSI timings.





**CPM Electrical Characteristics** 



Figure 52. HDLC Bus Timing Diagram

## 8.7 Ethernet Electrical Specifications

Table 20 provides the Ethernet timings as shown in Figure 53 to Figure 55.

| Num | Characteristic                                                  | All Frequencies |        | Unit |
|-----|-----------------------------------------------------------------|-----------------|--------|------|
|     | Characteristic                                                  |                 | Max    |      |
| 120 | CLSN width high                                                 |                 | _      | ns   |
| 121 | RCLKx rise/fall time ( $x = 2, 3$ for all specs in this table)  |                 | 15.00  | ns   |
| 122 | RCLKx width low                                                 |                 |        | ns   |
| 123 | RCLKx clock period <sup>1</sup>                                 |                 | 120.00 | ns   |
| 124 | RXDx setup time                                                 |                 |        | ns   |
| 125 | RXDx hold time                                                  |                 |        | ns   |
| 126 | RENA active delay (from RCLKx rising edge of the last data bit) |                 | _      | ns   |
| 127 | RENA width low                                                  |                 | _      | ns   |
| 128 | TCLKx rise/fall time                                            |                 | 15.00  | ns   |
| 129 | TCLKx width low                                                 |                 |        | ns   |
| 130 | TCLKx clock period <sup>1</sup>                                 |                 | 101.00 | ns   |
| 131 | TXDx active delay (from TCLKx rising edge)                      | 10.00           | 50.00  | ns   |
| 132 | TXDx inactive delay (from TCLKx rising edge)                    |                 | 50.00  | ns   |
| 133 | TENA active delay (from TCLKx rising edge)                      |                 | 50.00  | ns   |



| Num | Characteristic                               | All Frequencies |       | Unit |
|-----|----------------------------------------------|-----------------|-------|------|
|     | Characteristic                               | Min Max         |       |      |
| 134 | TENA inactive delay (from TCLKx rising edge) | 10.00           | 50.00 | ns   |
| 138 | CLKOUT low to SDACK asserted <sup>2</sup>    |                 | 20.00 | ns   |
| 139 | CLKOUT low to SDACK negated <sup>2</sup>     | _               | 20.00 | ns   |

### Table 20. Ethernet Timing (continued)

<sup>1</sup> The ratios SyncCLK/RCLKx and SyncCLK/TCLKx must be greater or equal to 2/1.

<sup>2</sup> SDACK is asserted whenever the SDMA writes the incoming frame destination address into memory.



Figure 53. Ethernet Collision Timing Diagram



Figure 54. Ethernet Receive Timing Diagram



**CPM Electrical Characteristics** 

| Num | Characteristic            | All Frequ | Unit   |      |
|-----|---------------------------|-----------|--------|------|
|     | onaracteristic            | Min       | Мах    | Onit |
| 210 | SDL/SCL fall time         | _         | 300.00 | ns   |
| 211 | Stop condition setup time | 4.70      | _      | μs   |

Table 24. I<sup>2</sup>C Timing (SCL < 100 KHz) (CONTINUED)

SCL frequency is given by SCL = BRGCLK\_frequency / ((BRG register + 3) \* pre\_scaler \* 2). The ratio SyncClk/(BRGCLK/pre\_scaler) must be greater or equal to 4/1.

Table 25 provides the  $I^2C$  (SCL > 100 KHz) timings.

Table 25.  $I^2C$  Timing (SCL > 100 KHz)

| Num | Characteristic                            | Expression | All Freq        | Unit          |      |
|-----|-------------------------------------------|------------|-----------------|---------------|------|
|     |                                           |            | Min             | Max           | Unit |
| 200 | SCL clock frequency (slave)               | fSCL       | 0               | BRGCLK/48     | Hz   |
| 200 | SCL clock frequency (master) <sup>1</sup> | fSCL       | BRGCLK/16512    | BRGCLK/48     | Hz   |
| 202 | Bus free time between transmissions       |            | 1/(2.2 * fSCL)  | —             | s    |
| 203 | Low period of SCL                         |            | 1/(2.2 * fSCL)  | —             | s    |
| 204 | High period of SCL                        |            | 1/(2.2 * fSCL)  | —             | s    |
| 205 | Start condition setup time                |            | 1/(2.2 * fSCL)  | _             | s    |
| 206 | Start condition hold time                 |            | 1/(2.2 * fSCL)  | _             | s    |
| 207 | Data hold time                            |            | 0               | _             | s    |
| 208 | Data setup time                           |            | 1/(40 * fSCL)   | _             | s    |
| 209 | SDL/SCL rise time                         |            | —               | 1/(10 * fSCL) | s    |
| 210 | SDL/SCL fall time                         |            | —               | 1/(33 * fSCL) | s    |
| 211 | Stop condition setup time                 |            | 1/2(2.2 * fSCL) | _             | S    |

SCL frequency is given by SCL = BrgClk\_frequency / ((BRG register + 3) \* pre\_scaler \* 2). The ratio SyncClk/(Brg\_Clk/pre\_scaler) must be greater or equal to 4/1.

Figure 61 shows the  $I^2C$  bus timing.



Figure 61. I<sup>2</sup>C Bus Timing Diagram

### Mechanical Data and Ordering Information

Figure 64 shows the non-JEDEC package dimensions of the PBGA.



Figure 64. Package Dimensions for the Plastic Ball Grid Array (PBGA)-non-JEDEC Standard