# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                             |
|---------------------------------|----------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                               |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                       |
| Speed                           | 80MHz                                                                |
| Co-Processors/DSP               | Communications; CPM                                                  |
| RAM Controllers                 | DRAM                                                                 |
| Graphics Acceleration           | No                                                                   |
| Display & Interface Controllers | -                                                                    |
| Ethernet                        | 10Mbps (1)                                                           |
| SATA                            | -                                                                    |
| USB                             | USB 1.x (1)                                                          |
| Voltage - I/O                   | 3.3V                                                                 |
| Operating Temperature           | 0°C ~ 95°C (TA)                                                      |
| Security Features               | -                                                                    |
| Package / Case                  | 256-BBGA                                                             |
| Supplier Device Package         | 256-PBGA (23x23)                                                     |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc850vr80bu |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





- Interrupt can be masked on reference match and event capture
- Interrupts
  - Eight external interrupt request (IRQ) lines
  - Twelve port pins with interrupt capability
  - Fifteen internal interrupt sources
  - Programmable priority among SCCs and USB
  - Programmable highest-priority request
- Single socket PCMCIA-ATA interface
  - Master (socket) interface, release 2.1 compliant
  - Single PCMCIA socket
  - Supports eight memory or I/O windows
- Communications processor module (CPM)
  - 32-bit, Harvard architecture, scalar RISC communications processor (CP)
  - Protocol-specific command sets (for example, GRACEFUL STOP TRANSMIT stops transmission after the current frame is finished or immediately if no frame is being sent and CLOSE RXBD closes the receive buffer descriptor)
  - Supports continuous mode transmission and reception on all serial channels
  - Up to 8 Kbytes of dual-port RAM
  - Twenty serial DMA (SDMA) channels for the serial controllers, including eight for the four USB endpoints
  - Three parallel I/O registers with open-drain capability
- Four independent baud-rate generators (BRGs)
  - Can be connected to any SCC, SMC, or USB
  - Allow changes during operation
  - Autobaud support option
- Two SCCs (serial communications controllers)
  - Ethernet/IEEE 802.3, supporting full 10-Mbps operation
  - HDLC/SDLC<sup>TM</sup> (all channels supported at 2 Mbps)
  - HDLC bus (implements an HDLC-based local area network (LAN))
  - Asynchronous HDLC to support PPP (point-to-point protocol)
  - AppleTalk<sup>®</sup>
  - Universal asynchronous receiver transmitter (UART)
  - Synchronous UART
  - Serial infrared (IrDA)
  - Totally transparent (bit streams)
  - Totally transparent (frame based with optional cyclic redundancy check (CRC))



#### **Bus Signal Timing**

 $\theta_{IA}$  = Package thermal resistance, junction to ambient, °C/W

 $\begin{aligned} \mathbf{P}_{\mathrm{D}} &= \mathbf{P}_{\mathrm{INT}} + \mathbf{P}_{\mathrm{I/O}} \\ \mathbf{P}_{\mathrm{INT}} &= \mathbf{I}_{\mathrm{DD}} \ge \mathbf{V}_{\mathrm{DD}}, \text{ watts}\text{---chip internal power} \end{aligned}$ 

 $P_{I/O}$  = Power dissipation on input and output pins—user determined

For most applications  $P_{I/O} < 0.3 \bullet P_{INT}$  and can be neglected. If  $P_{I/O}$  is neglected, an approximate relationship between  $P_D$  and  $T_I$  is:

 $P_{\rm D} = K \div (T_{\rm I} + 273^{\circ} \rm C)(2)$ 

Solving equations (1) and (2) for K gives:

 $\mathbf{K} = \mathbf{P}_{\mathrm{D}} \bullet (\mathbf{T}_{\mathrm{A}} + 273^{\circ}\mathrm{C}) + \mathbf{\theta}_{\mathrm{JA}} \bullet \mathbf{P}_{\mathrm{D}}^{2}(3)$ 

where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving equations (1) and (2) iteratively for any value of  $T_A$ .

### 5.1 Layout Practices

Each  $V_{CC}$  pin on the MPC850 should be provided with a low-impedance path to the board's supply. Each GND pin should likewise be provided with a low-impedance path to ground. The power supply pins drive distinct groups of logic on chip. The  $V_{CC}$  power supply should be bypassed to ground using at least four 0.1 µF by-pass capacitors located as close as possible to the four sides of the package. The capacitor leads and associated printed circuit traces connecting to chip  $V_{CC}$  and GND should be kept to less than half an inch per capacitor lead. A four-layer board is recommended, employing two inner layers as  $V_{CC}$  and GND planes.

All output pins on the MPC850 have fast rise and fall times. Printed circuit (PC) trace interconnection length should be minimized in order to minimize undershoot and reflections caused by these fast output switching times. This recommendation particularly applies to the address and data busses. Maximum PC trace lengths of six inches are recommended. Capacitance calculations should consider all device loads as well as parasitic capacitances due to the PC traces. Attention to proper PCB layout and bypassing becomes especially critical in systems with higher capacitive loads because these loads create higher transient currents in the  $V_{CC}$  and GND circuits. Pull up all unused inputs or signals that will be inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins.

## 6 Bus Signal Timing

Table 6 provides the bus operation timing for the MPC850 at 50 MHz, 66 MHz, and 80 MHz. Timing information for other bus speeds can be interpolated by equation using the MPC850 Electrical Specifications Spreadsheet found at http://www.mot.com/netcomm.

The maximum bus speed supported by the MPC850 is 50 MHz. Higher-speed parts must be operated in half-speed bus mode (for example, an MPC850 used at 66 MHz must be configured for a 33 MHz bus).

The timing for the MPC850 bus shown assumes a 50-pF load. This timing can be derated by 1 ns per 10 pF. Derating calculations can also be performed using the MPC850 Electrical Specifications Spreadsheet.



Figure 2 is the control timing diagram.



Figure 3 provides the timing for the external clock.



Figure 3. External Clock Timing



**Bus Signal Timing** 



Figure 12. External Bus Read Timing (GPCM Controlled—TRLX = 1, ACS = 10, ACS = 11)







Figure 15. External Bus Write Timing (GPCM Controlled—TRLX = 1, CSNT = 1)



Figure 17 provides the timing for the asynchronous asserted UPWAIT signal controlled by the UPM.



Figure 17. Asynchronous UPWAIT Asserted Detection in UPM Handled Cycles Timing

Figure 18 provides the timing for the asynchronous negated UPWAIT signal controlled by the UPM.



Figure 18. Asynchronous UPWAIT Negated Detection in UPM Handled Cycles Timing



**Bus Signal Timing** 



Figure 19 provides the timing for the synchronous external master access controlled by the GPCM.

Figure 19. Synchronous External Master Access Timing (GPCM Handled ACS = 00)

Figure 20 provides the timing for the asynchronous external master memory access controlled by the GPCM.





Figure 21 provides the timing for the asynchronous external master control signals negation.



Figure 21. Asynchronous External Master—Control Signals Negation Timing



**Bus Signal Timing** 

Figure 25 provides the PCMCIA access cycle timing for the external bus write.



Figure 25. PCMCIA Access Cycles Timing External Bus Write

Figure 26 provides the PCMCIA WAIT signals detection timing.



Figure 26. PCMCIA WAIT Signal Detection Timing



Table 9 shows the PCMCIA port timing for the MPC850.

Table 9. PCMCIA Port Timing

| Num | Characteristic                           | 50 MHz |       | 66 MHz |       | 80 MHz |       | Unit |
|-----|------------------------------------------|--------|-------|--------|-------|--------|-------|------|
|     |                                          | Min    | Max   | Min    | Max   | Min    | Max   | oint |
| P57 | CLKOUT to OPx valid                      | _      | 19.00 | —      | 19.00 | —      | 19.00 | ns   |
| P58 | HRESET negated to OPx drive <sup>1</sup> | 18.00  | —     | 26.00  | —     | 22.00  | —     | ns   |
| P59 | IP_Xx valid to CLKOUT rising edge        | 5.00   | —     | 5.00   | —     | 5.00   | —     | ns   |
| P60 | CLKOUT rising edge to IP_Xx invalid      | 1.00   | _     | 1.00   | _     | 1.00   |       | ns   |

<sup>1</sup> OP2 and OP3 only.

Figure 27 provides the PCMCIA output port timing for the MPC850.



#### Figure 27. PCMCIA Output Port Timing

Figure 28 provides the PCMCIA output port timing for the MPC850.



Figure 28. PCMCIA Input Port Timing







Figure 37. Boundary Scan (JTAG) Timing Diagram

This section provides the AC and DC electrical specifications for the communications processor module (CPM) of the MPC850.

## 8.1 PIO AC Electrical Specifications

Table 13 provides the parallel I/O timings for the MPC850 as shown in Figure 38.

#### Table 13. Parallel I/O Timing

| Num | Characteristic                                                       | All Freque | Unit |      |
|-----|----------------------------------------------------------------------|------------|------|------|
|     | Characteristic                                                       | Min        | Max  | Onit |
| 29  | Data-in setup time to clock high                                     | 15         | —    | ns   |
| 30  | Data-in hold time from clock high                                    | 7.5        | _    | ns   |
| 31  | Clock low to data-out valid (CPU writes data, control, or direction) | —          | 25   | ns   |





Figure 44. CPM General-Purpose Timers Timing Diagram

## 8.5 Serial Interface AC Electrical Specifications

Table 17 provides the serial interface timings as shown in Figure 45 to Figure 49.

| Num   | Characteristic                                               | All Free | Unit            |      |
|-------|--------------------------------------------------------------|----------|-----------------|------|
| Nulli | Cildracteristic                                              | Min      | Мах             | Unit |
| 70    | L1RCLK, L1TCLK frequency (DSC = 0) $^{1, 2}$                 | —        | SYNCCLK/2.<br>5 | MHz  |
| 71    | L1RCLK, L1TCLK width low (DSC = 0) $^{2}$                    | P + 10   | —               | ns   |
| 71a   | L1RCLK, L1TCLK width high (DSC = 0) $^3$                     | P + 10   | —               | ns   |
| 72    | L1TXD, L1ST <i>n</i> , L1RQ, L1xCLKO rise/fall time          | _        | 15.00           | ns   |
| 73    | L1RSYNC, L1TSYNC valid to L1xCLK edge Edge (SYNC setup time) | 20.00    | _               | ns   |
| 74    | L1xCLK edge to L1RSYNC, L1TSYNC, invalid (SYNC hold time)    | 35.00    | _               | ns   |
| 75    | L1RSYNC, L1TSYNC rise/fall time                              | _        | 15.00           | ns   |
| 76    | L1RXD valid to L1xCLK edge (L1RXD setup time)                | 17.00    | —               | ns   |
| 77    | L1xCLK edge to L1RXD invalid (L1RXD hold time)               | 13.00    | —               | ns   |
| 78    | L1xCLK edge to L1ST <i>n</i> valid <sup>4</sup>              | 10.00    | 45.00           | ns   |
| 78A   | L1SYNC valid to L1ST <i>n</i> valid                          | 10.00    | 45.00           | ns   |
| 79    | L1xCLK edge to L1ST <i>n</i> invalid                         | 10.00    | 45.00           | ns   |
| 80    | L1xCLK edge to L1TXD valid                                   | 10.00    | 55.00           | ns   |
| 80A   | L1TSYNC valid to L1TXD valid <sup>4</sup>                    | 10.00    | 55.00           | ns   |
| 81    | L1xCLK edge to L1TXD high impedance                          | 0.00     | 42.00           | ns   |

#### Table 17. SI Timing



**CPM Electrical Characteristics** 



Figure 47. SI Transmit Timing Diagram





Figure 48. SI Transmit Timing with Double Speed Clocking (DSC = 1)





Figure 52. HDLC Bus Timing Diagram

## 8.7 Ethernet Electrical Specifications

Table 20 provides the Ethernet timings as shown in Figure 53 to Figure 55.

| Num | Characteristic                                                  | All Free | 11     |      |
|-----|-----------------------------------------------------------------|----------|--------|------|
| Num |                                                                 | Min      | Max    | Unit |
| 120 | CLSN width high                                                 | 40.00    | _      | ns   |
| 121 | RCLKx rise/fall time (x = 2, 3 for all specs in this table)     | —        | 15.00  | ns   |
| 122 | RCLKx width low                                                 | 40.00    |        | ns   |
| 123 | RCLKx clock period <sup>1</sup>                                 | 80.00    | 120.00 | ns   |
| 124 | RXDx setup time                                                 | 20.00    | _      | ns   |
| 125 | RXDx hold time                                                  | 5.00     | _      | ns   |
| 126 | RENA active delay (from RCLKx rising edge of the last data bit) | 10.00    | -      | ns   |
| 127 | RENA width low                                                  | 100.00   | -      | ns   |
| 128 | TCLKx rise/fall time                                            | —        | 15.00  | ns   |
| 129 | TCLKx width low                                                 | 40.00    | _      | ns   |
| 130 | TCLKx clock period <sup>1</sup>                                 | 99.00    | 101.00 | ns   |
| 131 | TXDx active delay (from TCLKx rising edge)                      | 10.00    | 50.00  | ns   |
| 132 | TXDx inactive delay (from TCLKx rising edge)                    | 10.00    | 50.00  | ns   |
| 133 | TENA active delay (from TCLKx rising edge)                      | 10.00    | 50.00  | ns   |





Figure 55. Ethernet Transmit Timing Diagram

## 8.8 SMC Transparent AC Electrical Specifications

Figure 21 provides the SMC transparent timings as shown in Figure 56.

| Num  | Characteristic                                 | All Frequ | Unit  |    |
|------|------------------------------------------------|-----------|-------|----|
|      | Characteristic                                 | Min       | Max   | Om |
| 150  | SMCLKx clock period <sup>1</sup>               | 100.00    | —     | ns |
| 151  | SMCLKx width low                               | 50.00     | —     | ns |
| 151a | SMCLKx width high                              | 50.00     | —     | ns |
| 152  | SMCLKx rise/fall time                          |           | 15.00 | ns |
| 153  | SMTXDx active delay (from SMCLKx falling edge) | 10.00     | 50.00 | ns |
| 154  | SMRXDx/SMSYNx setup time                       | 20.00     | —     | ns |
| 155  | SMRXDx/SMSYNx hold time                        | 5.00      | —     | ns |

| Table 21. | Serial | Management | Controller | Timing |
|-----------|--------|------------|------------|--------|
|-----------|--------|------------|------------|--------|

<sup>1</sup> The ratio SyncCLK/SMCLKx must be greater or equal to 2/1.





1. This delay is equal to an integer number of character-length clocks.

#### Figure 56. SMC Transparent Timing Diagram

### 8.9 SPI Master AC Electrical Specifications

Table 22 provides the SPI master timings as shown in Figure 57 and Figure 58.

| Num | Characteristic                      | All Frequ | l la it |                  |
|-----|-------------------------------------|-----------|---------|------------------|
| Num | Characteristic                      | Min       | Max     | Unit             |
| 160 | MASTER cycle time                   | 4         | 1024    | t <sub>cyc</sub> |
| 161 | MASTER clock (SCK) high or low time | 2         | 512     | t <sub>cyc</sub> |
| 162 | MASTER data setup time (inputs)     | 50.00     | _       | ns               |
| 163 | Master data hold time (inputs)      | 0.00      | _       | ns               |
| 164 | Master data valid (after SCK edge)  | —         | 20.00   | ns               |
| 165 | Master data hold time (outputs)     | 0.00      | _       | ns               |
| 166 | Rise time output                    | —         | 15.00   | ns               |
| 167 | Fall time output                    | —         | 15.00   | ns               |

#### Table 22. SPI Master Timing





## 8.10 SPI Slave AC Electrical Specifications

Table 23 provides the SPI slave timings as shown in Figure 59 and Figure 60.

#### Table 23. SPI Slave Timing

| Num   | Characteristic                                              | All Frequ | Unit  |                  |  |
|-------|-------------------------------------------------------------|-----------|-------|------------------|--|
| Nulli | Characteristic                                              |           | Max   | e.iit            |  |
| 170   | Slave cycle time                                            | 2         | —     | t <sub>cyc</sub> |  |
| 171   | Slave enable lead time                                      | 15.00     | _     | ns               |  |
| 172   | Slave enable lag time                                       | 15.00     | _     | ns               |  |
| 173   | Slave clock (SPICLK) high or low time                       | 1         | _     | t <sub>cyc</sub> |  |
| 174   | Slave sequential transfer delay (does not require deselect) | 1         | _     | t <sub>cyc</sub> |  |
| 175   | Slave data setup time (inputs)                              | 20.00     | —     | ns               |  |
| 176   | Slave data hold time (inputs)                               | 20.00     | —     | ns               |  |
| 177   | Slave access time                                           | _         | 50.00 | ns               |  |
| 178   | Slave SPI MISO disable time                                 | _         | 50.00 | ns               |  |
| 179   | Slave data valid (after SPICLK edge)                        | _         | 50.00 | ns               |  |
| 180   | Slave data hold time (outputs)                              | 0.00      | _     | ns               |  |
| 181   | Rise time (input)                                           | _         | 15.00 | ns               |  |
| 182   | Fall time (input)                                           | _         | 15.00 | ns               |  |



#### Mechanical Data and Ordering Information

customers that are currently using the non-JEDEC pin numbering scheme, two sets of pinouts, JEDEC and non-JEDEC, are presented in this document.

Figure 62 shows the non-JEDEC pinout of the PBGA package as viewed from the top surface.



Figure 62. Pin Assignments for the PBGA (Top View)—non-JEDEC Standard



**Document Revision History** 

#### THIS PAGE INTENTIONALLY LEFT BLANK

#### How to Reach Us:

Home Page: www.freescale.com

email: support@freescale.com

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com

Document Number: MPC850EC Rev. 2 07/2005 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc., 2005.

