



Welcome to **E-XFL.COM** 

## **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

# **Applications of Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

| Details                         |                                                                         |
|---------------------------------|-------------------------------------------------------------------------|
| Product Status                  | Obsolete                                                                |
| Core Processor                  | MPC8xx                                                                  |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                          |
| Speed                           | 66MHz                                                                   |
| Co-Processors/DSP               | Communications; CPM                                                     |
| RAM Controllers                 | DRAM                                                                    |
| Graphics Acceleration           | No                                                                      |
| Display & Interface Controllers | -                                                                       |
| Ethernet                        | 10Mbps (1)                                                              |
| SATA                            | -                                                                       |
| USB                             | USB 1.x (1)                                                             |
| Voltage - I/O                   | 3.3V                                                                    |
| Operating Temperature           | -40°C ~ 95°C (TA)                                                       |
| Security Features               | -                                                                       |
| Package / Case                  | 256-BGA                                                                 |
| Supplier Device Package         | 256-PBGA (23x23)                                                        |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/xpc850decvr66bu |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### Overview

The CPM of the MPC850 supports up to seven serial channels, as follows:

- One or two serial communications controllers (SCCs). The SCCs support Ethernet, ATM (MPC850SR and MPC850DSL), HDLC and a number of other protocols, along with a transparent mode of operation.
- One USB channel
- Two serial management controllers (SMCs)
- One I<sup>2</sup>C port
- One serial peripheral interface (SPI).

Table 1 shows the functionality supported by the members of the MPC850 family.

**Table 1. MPC850 Functionality Matrix** 

| Part      | Number of<br>SCCs<br>Supported | Ethernet<br>Support | ATM Support | USB Support | Multi-channel<br>HDLC<br>Support | Number of PCMCIA Slots Supported |
|-----------|--------------------------------|---------------------|-------------|-------------|----------------------------------|----------------------------------|
| MPC850    | 1                              | Yes                 | -           | Yes         | -                                | 1                                |
| MPC850DE  | 2                              | Yes                 | -           | Yes         | -                                | 1                                |
| MPC850SR  | 2                              | Yes                 | Yes         | Yes         | Yes                              | 1                                |
| MPC850DSL | 2                              | Yes                 | Yes         | Yes         | No                               | 1                                |

Additional documentation may be provided for parts listed in Table 1.



#### **Features**

- 2-Kbyte instruction cache and 1-Kbyte data cache (Harvard architecture)
  - Caches are two-way, set-associative
  - Physically addressed
  - Cache blocks can be updated with a 4-word line burst
  - Least-recently used (LRU) replacement algorithm
  - Lockable one-line granularity
- Memory management units (MMUs) with 8-entry translation lookaside buffers (TLBs) and fully-associative instruction and data TLBs
- MMUs support multiple page sizes of 4 Kbytes, 16 Kbytes, 256 Kbytes, 512 Kbytes, and
   8 Mbytes; 16 virtual address spaces and eight protection groups
- Advanced on-chip emulation debug mode
- Data bus dynamic bus sizing for 8, 16, and 32-bit buses
  - Supports traditional 68000 big-endian, traditional x86 little-endian and modified little-endian memory systems
  - Twenty-six external address lines
- Completely static design (0–80 MHz operation)
- System integration unit (SIU)
  - Hardware bus monitor
  - Spurious interrupt monitor
  - Software watchdog
  - Periodic interrupt timer
  - Low-power stop mode
  - Clock synthesizer
  - Decrementer, time base, and real-time clock (RTC) from the PowerPC architecture
  - Reset controller
  - IEEE 1149.1 test access port (JTAG)
- Memory controller (eight banks)
  - Glueless interface to DRAM single in-line memory modules (SIMMs), synchronous DRAM (SDRAM), static random-access memory (SRAM), electrically programmable read-only memory (EPROM), flash EPROM, etc.
  - Memory controller programmable to support most size and speed memory interfaces
  - Boot chip-select available at reset (options for 8, 16, or 32-bit memory)
  - Variable block sizes, 32 Kbytes to 256 Mbytes
  - Selectable write protection
  - On-chip bus arbiter supports one external bus master
  - Special features for burst mode support
- General-purpose timers
  - Four 16-bit timers or two 32-bit timers

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



- Gate mode can enable/disable counting
- Interrupt can be masked on reference match and event capture

## Interrupts

- Eight external interrupt request (IRQ) lines
- Twelve port pins with interrupt capability
- Fifteen internal interrupt sources
- Programmable priority among SCCs and USB
- Programmable highest-priority request
- Single socket PCMCIA-ATA interface
  - Master (socket) interface, release 2.1 compliant
  - Single PCMCIA socket
  - Supports eight memory or I/O windows
- Communications processor module (CPM)
  - 32-bit, Harvard architecture, scalar RISC communications processor (CP)
  - Protocol-specific command sets (for example, GRACEFUL STOP TRANSMIT stops transmission
    after the current frame is finished or immediately if no frame is being sent and CLOSE RXBD
    closes the receive buffer descriptor)
  - Supports continuous mode transmission and reception on all serial channels
  - Up to 8 Kbytes of dual-port RAM
  - Twenty serial DMA (SDMA) channels for the serial controllers, including eight for the four USB endpoints
  - Three parallel I/O registers with open-drain capability
- Four independent baud-rate generators (BRGs)
  - Can be connected to any SCC, SMC, or USB
  - Allow changes during operation
  - Autobaud support option
- Two SCCs (serial communications controllers)
  - Ethernet/IEEE 802.3, supporting full 10-Mbps operation
  - HDLC/SDLC<sup>TM</sup> (all channels supported at 2 Mbps)
  - HDLC bus (implements an HDLC-based local area network (LAN))
  - Asynchronous HDLC to support PPP (point-to-point protocol)
  - AppleTalk<sup>®</sup>
  - Universal asynchronous receiver transmitter (UART)
  - Synchronous UART
  - Serial infrared (IrDA)
  - Totally transparent (bit streams)
  - Totally transparent (frame based with optional cyclic redundancy check (CRC))

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



- Separate power supply input to operate internal logic at 2.2 V when operating at or below 25 MHz
- Can be dynamically shifted between high frequency (3.3 V internal) and low frequency (2.2 V internal) operation
- Debug interface
  - Eight comparators: four operate on instruction address, two operate on data address, and two operate on data
  - The MPC850 can compare using the =,  $\neq$ , <, and > conditions to generate watchpoints
  - Each watchpoint can generate a breakpoint internally
- 3.3-V operation with 5-V TTL compatibility on all general purpose I/O pins.

# 3 Electrical and Thermal Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC850. Table 2 provides the maximum ratings.

**Table 2. Maximum Ratings** 

(GND = 0V)

| Rating                            | Symbol           | Value                                      | Unit |
|-----------------------------------|------------------|--------------------------------------------|------|
| Supply voltage                    | VDDH             | -0.3 to 4.0                                | V    |
|                                   | VDDL             | -0.3 to 4.0                                | V    |
|                                   | KAPWR            | -0.3 to 4.0                                | V    |
|                                   | VDDSYN           | -0.3 to 4.0                                | V    |
| Input voltage <sup>1</sup>        | V <sub>in</sub>  | GND-0.3 to VDDH + 2.5 V                    | V    |
| Junction temperature <sup>2</sup> | Тј               | 0 to 95 (standard)<br>-40 to 95 (extended) | °C   |
| Storage temperature range         | T <sub>stg</sub> | -55 to +150                                | °C   |

Functional operating conditions are provided with the DC electrical specifications in Table 5. Absolute maximum ratings are stress ratings only; functional operation at the maxima is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device.

CAUTION: All inputs that tolerate 5 V cannot be more than 2.5 V greater than the supply voltage. This restriction

This device contains circuitry protecting against damage due to high-static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or  $V_{CC}$ ). Table 3 provides the package thermal characteristics for the MPC850.

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2

applies to power-up and normal operation (that is, if the MPC850 is unpowered, voltage greater than 2.5 V must not be applied to its inputs).

The MPC850, a high-frequency device in a BGA package, does not provide a guaranteed maximum ambient temperature. Only maximum junction temperature is guaranteed. It is the responsibility of the user to consider power dissipation and thermal management. Junction temperature ratings are the same regardless of frequency rating of the device.

# **Bus Signal Timing**

Table 6. Bus Operation Timing <sup>1</sup> (continued)

| Num  | Characteristic                                                                                      | 50 MHz |       | 66 MHz |       | 80 MHz |       | FEACT | Cap Load           | Hait |
|------|-----------------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|-------|--------------------|------|
| Num  | Characteristic                                                                                      | Min    | Max   | Min    | Max   | Min    | Max   | FFACT | (default<br>50 pF) | Unit |
| В9   | CLKOUT to A[6–31] RD/WR,<br>BURST, D[0–31], DP[0–3],<br>TSIZ[0–1], REG, RSV, AT[0–3],<br>PTR high-Z | 5.00   | 11.75 | 7.58   | 14.33 | 6.25   | 13.00 | 0.250 | 50.00              | ns   |
| B11  | CLKOUT to TS, BB assertion                                                                          | 5.00   | 11.00 | 7.58   | 13.58 | 6.25   | 12.25 | 0.250 | 50.00              | ns   |
| B11a | CLKOUT to TA, BI assertion,<br>(When driven by the memory<br>controller or PCMCIA interface)        | 2.50   | 9.25  | 2.50   | 9.25  | 2.50   | 9.25  | _     | 50.00              | ns   |
| B12  | CLKOUT to TS, BB negation                                                                           | 5.00   | 11.75 | 7.58   | 14.33 | 6.25   | 13.00 | 0.250 | 50.00              | ns   |
| B12a | CLKOUT to TA, BI negation<br>(when driven by the memory<br>controller or PCMCIA interface)          | 2.50   | 11.00 | 2.50   | 11.00 | 2.50   | 11.00 | _     | 50.00              | ns   |
| B13  | CLKOUT to TS, BB high-Z                                                                             | 5.00   | 19.00 | 7.58   | 21.58 | 6.25   | 20.25 | 0.250 | 50.00              | ns   |
| B13a | CLKOUT to TA, BI high-Z,<br>(when driven by the memory<br>controller or PCMCIA interface)           | 2.50   | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | _     | 50.00              | ns   |
| B14  | CLKOUT to TEA assertion                                                                             | 2.50   | 10.00 | 2.50   | 10.00 | 2.50   | 10.00 | _     | 50.00              | ns   |
| B15  | CLKOUT to TEA high-Z                                                                                | 2.50   | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | _     | 50.00              | ns   |
| B16  | TA, BI valid to CLKOUT(setup time) 5                                                                | 9.75   | _     | 9.75   | _     | 9.75   | _     | _     | 50.00              | ns   |
| B16a | TEA, KR, RETRY, valid to CLKOUT (setup time) 5                                                      | 10.00  | _     | 10.00  | _     | 10.00  | _     | _     | 50.00              | ns   |
| B16b | BB, BG, BR valid to CLKOUT (setup time) 6                                                           | 8.50   | _     | 8.50   | _     | 8.50   | _     | _     | 50.00              | ns   |
| B17  | CLKOUT to TA, TEA, BI, BB, BG, BR valid (Hold time).5                                               | 1.00   | _     | 1.00   | _     | 1.00   |       | _     | 50.00              | ns   |
| B17a | CLKOUT to KR, RETRY, except TEA valid (hold time)                                                   | 2.00   | _     | 2.00   | _     | 2.00   | _     | _     | 50.00              | ns   |
| B18  | D[0–31], DP[0–3] valid to CLKOUT rising edge (setup time) <sup>7</sup>                              | 6.00   | _     | 6.00   | _     | 6.00   | _     | _     | 50.00              | ns   |
| B19  | CLKOUT rising edge to D[0–31], DP[0–3] valid (hold time) <sup>7</sup>                               | 1.00   | _     | 1.00   | _     | 1.00   | _     | _     | 50.00              | ns   |
| B20  | D[0-31], DP[0-3] valid to<br>CLKOUT falling edge (setup<br>time) <sup>8</sup>                       | 4.00   | _     | 4.00   | _     | 4.00   | _     | _     | 50.00              | ns   |
| B21  | CLKOUT falling edge to D[0-31], DP[0-3] valid (hold time) <sup>8</sup>                              | 2.00   | _     | 2.00   | _     | 2.00   | _     | _     | _                  | _    |

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



### **Bus Signal Timing**

Figure 8 provides the timing for the input data controlled by the UPM in the memory controller.



Figure 8. Input Data Timing when Controlled by UPM in the Memory Controller

Figure 9 through Figure 12 provide the timing for the external bus read controlled by various GPCM factors.



Figure 9. External Bus Read Timing (GPCM Controlled—ACS = 00)

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2





Figure 10. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS = 10)



Figure 11. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS = 11)

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



Figure 13 through Figure 15 provide the timing for the external bus write controlled by various GPCM factors.



Figure 13. External Bus Write Timing (GPCM Controlled—TRLX = 0, CSNT = 0)





Figure 15. External Bus Write Timing (GPCM Controlled—TRLX = 1, CSNT = 1)



# **Bus Signal Timing**

Figure 16 provides the timing for the external bus controlled by the UPM.



Figure 16. External Bus Timing (UPM Controlled Signals)



Figure 17 provides the timing for the asynchronous asserted UPWAIT signal controlled by the UPM.



Figure 17. Asynchronous UPWAIT Asserted Detection in UPM Handled Cycles Timing

Figure 18 provides the timing for the asynchronous negated UPWAIT signal controlled by the UPM.



Figure 18. Asynchronous UPWAIT Negated Detection in UPM Handled Cycles Timing



Figure 24 provides the PCMCIA access cycle timing for the external bus read.



Figure 24. PCMCIA Access Cycles Timing External Bus Read



# IEEE 1149.1 Electrical Specifications



Figure 34. JTAG Test Clock Input Timing



Figure 35. JTAG Test Access Port Timing Diagram



Figure 36. JTAG TRST Timing Diagram





Figure 38. Parallel I/O Data-In/Data-Out Timing Diagram

# 8.2 IDMA Controller AC Electrical Specifications

Table 14 provides the IDMA controller timings as shown in Figure 39 to Figure 42.

| Num | Characteristic                                                                |      | All Frequencies |      |  |
|-----|-------------------------------------------------------------------------------|------|-----------------|------|--|
|     |                                                                               |      | Max             | Unit |  |
| 40  | DREQ setup time to clock high                                                 | 7.00 | _               | ns   |  |
| 41  | DREQ hold time from clock high                                                | 3.00 | _               | ns   |  |
| 42  | SDACK assertion delay from clock high                                         | _    | 12.00           | ns   |  |
| 43  | SDACK negation delay from clock low                                           | _    | 12.00           | ns   |  |
| 44  | SDACK negation delay from TA low                                              | _    | 20.00           | ns   |  |
| 45  | SDACK negation delay from clock high                                          | _    | 15.00           | ns   |  |
| 46  | TA assertion to falling edge of the clock setup time (applies to external TA) | 7.00 |                 | ns   |  |

**Table 14. IDMA Controller Timing** 



Figure 39. IDMA External Requests Timing Diagram

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2





Figure 49. IDL Timing

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



| Table 20   | <b>Ethernet</b> | Timing (   | (continued)                |
|------------|-----------------|------------|----------------------------|
| I abic 20. |                 | I IIIIIIII | (COIILIIIA <del>C</del> A) |

| Num   | Characteristic                               | All Fred | luencies | Unit |
|-------|----------------------------------------------|----------|----------|------|
| Nulli | Characteristic                               | Min Max  | Oilit    |      |
| 134   | TENA inactive delay (from TCLKx rising edge) | 10.00    | 50.00    | ns   |
| 138   | CLKOUT low to SDACK asserted <sup>2</sup>    |          | 20.00    | ns   |
| 139   | CLKOUT low to SDACK negated <sup>2</sup>     | _        | 20.00    | ns   |

<sup>&</sup>lt;sup>1</sup> The ratios SyncCLK/RCLKx and SyncCLK/TCLKx must be greater or equal to 2/1.

<sup>&</sup>lt;sup>2</sup> SDACK is asserted whenever the SDMA writes the incoming frame destination address into memory.



Figure 53. Ethernet Collision Timing Diagram



Figure 54. Ethernet Receive Timing Diagram



# 8.10 SPI Slave AC Electrical Specifications

Table 23 provides the SPI slave timings as shown in Figure 59 and Figure 60.

Table 23. SPI Slave Timing

| Num | Num Characteristic                                          |       | All Frequencies |                  |
|-----|-------------------------------------------------------------|-------|-----------------|------------------|
| Num | Characteristic                                              | Min   | Max             | Unit             |
| 170 | Slave cycle time                                            | 2     | _               | t <sub>cyc</sub> |
| 171 | Slave enable lead time                                      | 15.00 | _               | ns               |
| 172 | Slave enable lag time                                       | 15.00 | _               | ns               |
| 173 | Slave clock (SPICLK) high or low time                       | 1     | _               | t <sub>cyc</sub> |
| 174 | Slave sequential transfer delay (does not require deselect) | 1     | _               | t <sub>cyc</sub> |
| 175 | Slave data setup time (inputs)                              | 20.00 | _               | ns               |
| 176 | Slave data hold time (inputs)                               | 20.00 | _               | ns               |
| 177 | Slave access time                                           | _     | 50.00           | ns               |
| 178 | Slave SPI MISO disable time                                 | _     | 50.00           | ns               |
| 179 | Slave data valid (after SPICLK edge)                        | _     | 50.00           | ns               |
| 180 | Slave data hold time (outputs)                              | 0.00  | _               | ns               |
| 181 | Rise time (input)                                           | _     | 15.00           | ns               |
| 182 | Fall time (input)                                           | _     | 15.00           | ns               |





Figure 60. SPI Slave (CP = 1) Timing Diagram

# 8.11 I<sup>2</sup>C AC Electrical Specifications

Table 24 provides the  $I^2C$  (SCL < 100 KHz) timings.

Table 24. I<sup>2</sup>C Timing (SCL < 100 KHz)

| Num | Characteristic                            | All Frequ | Unit   |       |
|-----|-------------------------------------------|-----------|--------|-------|
| Num | Characteristic                            | Min       | Max    | Ollit |
| 200 | SCL clock frequency (slave)               | 0.00      | 100.00 | KHz   |
| 200 | SCL clock frequency (master) <sup>1</sup> | 1.50      | 100.00 | KHz   |
| 202 | Bus free time between transmissions       | 4.70      | _      | μs    |
| 203 | Low period of SCL                         | 4.70      | _      | μs    |
| 204 | High period of SCL                        | 4.00      |        | μs    |
| 205 | Start condition setup time                | 4.70      | _      | μs    |
| 206 | Start condition hold time                 | 4.00      | _      | μs    |
| 207 | Data hold time                            | 0.00      | _      | μs    |
| 208 | Data setup time                           |           | _      | ns    |
| 209 | SDL/SCL rise time                         | _         | 1.00   | μs    |

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



## **Mechanical Data and Ordering Information**

Figure 64 shows the non-JEDEC package dimensions of the PBGA.



#### NOTES

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. DIMENSIONS IN MILLIMETERS.
- DIMENSION 6 IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER, PARALLEL TO PRIMARY DATUM C.
- 4. PRIMARY DATUM C AND THE SEATING PLANE ARE

|            | MILLIMETERS |       |  |  |  |  |
|------------|-------------|-------|--|--|--|--|
| DIM        | MIN         | MAX   |  |  |  |  |
| Α          | 1.91        | 2.35  |  |  |  |  |
| <b>A</b> 1 | 0.50        | 0.70  |  |  |  |  |
| A2         | 1.12        | 1.22  |  |  |  |  |
| A3         | 0.29        | 0.43  |  |  |  |  |
| b          | 0.60        | 0.90  |  |  |  |  |
| D          | 23.00 BSC   |       |  |  |  |  |
| D1         | 19.05       | REF   |  |  |  |  |
| D2         | 19.00       | 20.00 |  |  |  |  |
| Е          | 23.00 BSC   |       |  |  |  |  |
| E1         | 19.05 REF   |       |  |  |  |  |
| E2         | 19.00       | 20.00 |  |  |  |  |
| е          | 1.27        | BSC   |  |  |  |  |

Figure 64. Package Dimensions for the Plastic Ball Grid Array (PBGA)—non-JEDEC Standard

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



### How to Reach Us:

### Home Page:

www.freescale.com

#### email

support@freescale.com

### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com

### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

### For Literature Requests Only:

Freescale Semiconductor
Literature Distribution Center
P.O. Box 5405
Denver, Colorado 80217
(800) 441-2447
303-675-2140
Fax: 303-675-2150
LDCForFreescaleSemiconductor
@ hibbertgroup.com

implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice any products herein. Freescale Semiconductor makes no warranty, representation

implementers to use Freescale Semiconductor products. There are no express or

Information in this document is provided solely to enable system and software

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2005.

Document Number: MPC850EC

Rev. 2 07/2005

