



Welcome to **E-XFL.COM** 

### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### **Applications of Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

| Details                         |                                                                          |
|---------------------------------|--------------------------------------------------------------------------|
| Product Status                  | Obsolete                                                                 |
| Core Processor                  | MPC8xx                                                                   |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                           |
| Speed                           | 66MHz                                                                    |
| Co-Processors/DSP               | Communications; CPM                                                      |
| RAM Controllers                 | DRAM                                                                     |
| Graphics Acceleration           | No                                                                       |
| Display & Interface Controllers | -                                                                        |
| Ethernet                        | 10Mbps (1)                                                               |
| SATA                            | -                                                                        |
| USB                             | USB 1.x (1)                                                              |
| Voltage - I/O                   | 3.3V                                                                     |
| Operating Temperature           | 0°C ~ 95°C (TA)                                                          |
| Security Features               | -                                                                        |
| Package / Case                  | 256-BBGA                                                                 |
| Supplier Device Package         | 256-PBGA (23x23)                                                         |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/xpc850devr66bur2 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### **Features**

- QUICC multichannel controller (QMC) microcode features
  - Up to 64 independent communication channels on a single SCC
  - Arbitrary mapping of 0–31 channels to any of 0–31 TDM time slots
  - Supports either transparent or HDLC protocols for each channel
  - Independent TxBDs/Rx and event/interrupt reporting for each channel
- One universal serial bus controller (USB)
  - Supports host controller and slave modes at 1.5 Mbps and 12 Mbps
- Two serial management controllers (SMCs)
  - UART
  - Transparent
  - General circuit interface (GCI) controller
  - Can be connected to the time-division-multiplexed (TDM) channel
- One serial peripheral interface (SPI)
  - Supports master and slave modes
  - Supports multimaster operation on the same bus
- One I<sup>2</sup>C<sup>®</sup> (interprocessor-integrated circuit) port
  - Supports master and slave modes
  - Supports multimaster environment
- Time slot assigner
  - Allows SCCs and SMCs to run in multiplexed operation
  - Supports T1, CEPT, PCM highway, ISDN basic rate, ISDN primary rate, user-defined
  - 1- or 8-bit resolution
  - Allows independent transmit and receive routing, frame syncs, clocking
  - Allows dynamic changes
  - Can be internally connected to four serial channels (two SCCs and two SMCs)
- Low-power support
  - Full high: all units fully powered at high clock frequency
  - Full low: all units fully powered at low clock frequency
  - Doze: core functional units disabled except time base, decrementer, PLL, memory controller, real-time clock, and CPM in low-power standby
  - Sleep: all units disabled except real-time clock and periodic interrupt timer. PLL is active for fast wake-up
  - Deep sleep: all units disabled including PLL, except the real-time clock and periodic interrupt timer
  - Low-power stop: to provide lower power dissipation



 $\theta_{1A}$  = Package thermal resistance, junction to ambient, °C/W

$$P_D = P_{INT} + P_{I/O}$$

$$P_{INT} = I_{DD} \times V_{DD}$$
, watts—chip internal power

P<sub>I/O</sub> = Power dissipation on input and output pins—user determined

For most applications  $P_{I/O} < 0.3 \bullet P_{INT}$  and can be neglected. If  $P_{I/O}$  is neglected, an approximate relationship between  $P_D$  and  $T_I$  is:

$$P_D = K \div (T_1 + 273^{\circ}C)(2)$$

Solving equations (1) and (2) for K gives:

$$K = P_D \cdot (T_A + 273^{\circ}C) + \theta_{JA} \cdot P_D^2(3)$$

where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $P_D$  and  $P_D$  can be obtained by solving equations (1) and (2) iteratively for any value of  $P_D$ .

## 5.1 Layout Practices

Each  $V_{CC}$  pin on the MPC850 should be provided with a low-impedance path to the board's supply. Each GND pin should likewise be provided with a low-impedance path to ground. The power supply pins drive distinct groups of logic on chip. The  $V_{CC}$  power supply should be bypassed to ground using at least four 0.1  $\mu$ F by-pass capacitors located as close as possible to the four sides of the package. The capacitor leads and associated printed circuit traces connecting to chip  $V_{CC}$  and GND should be kept to less than half an inch per capacitor lead. A four-layer board is recommended, employing two inner layers as  $V_{CC}$  and GND planes.

All output pins on the MPC850 have fast rise and fall times. Printed circuit (PC) trace interconnection length should be minimized in order to minimize undershoot and reflections caused by these fast output switching times. This recommendation particularly applies to the address and data busses. Maximum PC trace lengths of six inches are recommended. Capacitance calculations should consider all device loads as well as parasitic capacitances due to the PC traces. Attention to proper PCB layout and bypassing becomes especially critical in systems with higher capacitive loads because these loads create higher transient currents in the  $V_{\rm CC}$  and GND circuits. Pull up all unused inputs or signals that will be inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins.

# 6 Bus Signal Timing

Table 6 provides the bus operation timing for the MPC850 at 50 MHz, 66 MHz, and 80 MHz. Timing information for other bus speeds can be interpolated by equation using the MPC850 Electrical Specifications Spreadsheet found at http://www.mot.com/netcomm.

The maximum bus speed supported by the MPC850 is 50 MHz. Higher-speed parts must be operated in half-speed bus mode (for example, an MPC850 used at 66 MHz must be configured for a 33 MHz bus).

The timing for the MPC850 bus shown assumes a 50-pF load. This timing can be derated by 1 ns per 10 pF. Derating calculations can also be performed using the MPC850 Electrical Specifications Spreadsheet.

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



Table 6. Bus Operation Timing <sup>1</sup> (continued)

| Nicons | Charactaristic                                                                                                              | 50 I  | MHz   | 66 1  | ИНz   | 80 1  | ИНz   | FFACT | Cap Load           | I I m ! A |
|--------|-----------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|--------------------|-----------|
| Num    | Characteristic                                                                                                              | Min   | Max   | Min   | Max   | Min   | Max   | FFACT | (default<br>50 pF) | Unit      |
| B22    | CLKOUT rising edge to CS asserted GPCM ACS = 00                                                                             | 5.00  | 11.75 | 7.58  | 14.33 | 6.25  | 13.00 | 0.250 | 50.00              | ns        |
| B22a   | CLKOUT falling edge to $\overline{\text{CS}}$ asserted GPCM ACS = 10, TRLX = 0,1                                            | _     | 8.00  | _     | 8.00  | _     | 8.00  | _     | 50.00              | ns        |
| B22b   | CLKOUT falling edge to CS asserted GPCM ACS = 11, TRLX = 0, EBDF = 0                                                        | 5.00  | 11.75 | 7.58  | 14.33 | 6.25  | 13.00 | 0.250 | 50.00              | ns        |
| B22c   | CLKOUT falling edge to $\overline{\text{CS}}$ asserted GPCM ACS = 11, TRLX = 0, EBDF = 1                                    | 7.00  | 14.00 | 11.00 | 18.00 | 9.00  | 16.00 | 0.375 | 50.00              | ns        |
| B23    | CLKOUT rising edge to $\overline{\text{CS}}$ negated GPCM read access, GPCM write access ACS = 00, TRLX = 0 & CSNT = 0      | 2.00  | 8.00  | 2.00  | 8.00  | 2.00  | 8.00  | _     | 50.00              | ns        |
| B24    | A[6-31] to $\overline{\text{CS}}$ asserted GPCM ACS = 10, TRLX = 0.                                                         | 3.00  | _     | 6.00  | _     | 4.00  | _     | 0.250 | 50.00              | ns        |
| B24a   | A[6–31] to $\overline{\text{CS}}$ asserted GPCM<br>ACS = 11, TRLX = 0                                                       | 8.00  | _     | 13.00 | _     | 11.00 | _     | 0.500 | 50.00              | ns        |
| B25    | CLKOUT rising edge to OE, WE[0-3] asserted                                                                                  | _     | 9.00  | _     | 9.00  | _     | 9.00  | _     | 50.00              | ns        |
| B26    | CLKOUT rising edge to OE negated                                                                                            | 2.00  | 9.00  | 2.00  | 9.00  | 2.00  | 9.00  | _     | 50.00              | ns        |
| B27    | A[6–31] to $\overline{\text{CS}}$ asserted GPCM ACS = 10, TRLX = 1                                                          | 23.00 | _     | 36.00 | _     | 29.00 | _     | 1.250 | 50.00              | ns        |
| B27a   | A[6–31] to $\overline{\text{CS}}$ asserted GPCM<br>ACS = 11, TRLX = 1                                                       | 28.00 | _     | 43.00 | _     | 36.00 | _     | 1.500 | 50.00              | ns        |
| B28    | CLKOUT rising edge to WE[0-3] negated GPCM write access CSNT = 0                                                            | _     | 9.00  | _     | 9.00  | _     | 9.00  | _     | 50.00              | ns        |
| B28a   | CLKOUT falling edge to WE[0-3] negated GPCM write access TRLX = 0,1 CSNT = 1, EBDF = 0                                      | 5.00  | 12.00 | 8.00  | 14.00 | 6.00  | 13.00 | 0.250 | 50.00              | ns        |
| B28b   | CLKOUT falling edge to $\overline{\text{CS}}$ negated GPCM write access TRLX = 0,1 CSNT = 1, ACS = 10 or ACS = 11, EBDF = 0 | _     | 12.00 | _     | 14.00 | _     | 13.00 | 0.250 | 50.00              | ns        |



Table 6. Bus Operation Timing <sup>1</sup> (continued)

| Num  | Chavastavistis                                                                                                          | 50 I  | ИНz   | 66 I  | ИНz   | 80 1  | ИНz   | FEACT | Cap Load           | l lmit |
|------|-------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|--------------------|--------|
| Num  | Characteristic                                                                                                          | Min   | Max   | Min   | Max   | Min   | Max   | FFACT | (default<br>50 pF) | Unit   |
| B28c | CLKOUT falling edge to WE[0-3] negated GPCM write access TRLX = 0,1 CSNT = 1 write access TRLX = 0, CSNT = 1, EBDF = 1  | 7.00  | 14.00 | 11.00 | 18.00 | 9.00  | 16.00 | 0.375 | 50.00              | ns     |
| B28d | CLKOUT falling edge to CS<br>negated GPCM write access<br>TRLX = 0,1 CSNT = 1, ACS =<br>10 or ACS = 11, EBDF = 1        | _     | 14.00 | _     | 18.00 | _     | 16.00 | 0.375 | 50.00              | ns     |
| B29  | WE[0-3] negated to D[0-31],<br>DP[0-3] high-Z GPCM write<br>access, CSNT = 0                                            | 3.00  | _     | 6.00  | _     | 4.00  | _     | 0.250 | 50.00              | ns     |
| B29a | WE[0-3] negated to D[0-31],<br>DP[0-3] high-Z GPCM write<br>access, TRLX = 0 CSNT = 1,<br>EBDF = 0                      | 8.00  | _     | 13.00 | _     | 11.00 | _     | 0.500 | 50.00              | ns     |
| B29b | CS negated to D[0-31],<br>DP[0-3], high-Z GPCM write<br>access, ACS = 00, TRLX = 0 &<br>CSNT = 0                        | 3.00  | _     | 6.00  | _     | 4.00  | _     | 0.250 | 50.00              | ns     |
| B29c | CS negated to D[0-31],<br>DP[0-3] high-Z GPCM write<br>access, TRLX = 0, CSNT = 1,<br>ACS = 10 or ACS = 11, EBDF =<br>0 | 8.00  | _     | 13.00 | _     | 11.00 | _     | 0.500 | 50.00              | ns     |
| B29d | WE[0-3] negated to D[0-31],<br>DP[0-3] high-Z GPCM write<br>access, TRLX = 1, CSNT = 1,<br>EBDF = 0                     | 28.00 | _     | 43.00 | _     | 36.00 | _     | 1.500 | 50.00              | ns     |
| B29e | CS negated to D[0-31],<br>DP[0-3] high-Z GPCM write<br>access, TRLX = 1, CSNT = 1,<br>ACS = 10 or ACS = 11, EBDF =<br>0 | 28.00 | _     | 43.00 | _     | 36.00 | _     | 1.500 | 50.00              | ns     |
| B29f | WE[0-3] negated to D[0-31],<br>DP[0-3] high-Z GPCM write<br>access TRLX = 0, CSNT = 1,<br>EBDF = 1                      | 5.00  | _     | 9.00  | _     | 7.00  | _     | 0.375 | 50.00              | ns     |
| B29g | CS negated to D[0–31],<br>DP[0–3] high-Z GPCM write<br>access TRLX = 0, CSNT = 1,<br>ACS = 10 or ACS = 11, EBDF =<br>1  | 5.00  | _     | 9.00  | _     | 7.00  | _     | 0.375 | 50.00              | ns     |



| Table 6. | Bus O | peration | Timing <sup>1</sup> | 1 ( | (continued) |
|----------|-------|----------|---------------------|-----|-------------|
|----------|-------|----------|---------------------|-----|-------------|

| Num | Characteristic                                    | 50 MHz |     | 66 MHz |     | 80 MHz |     | FFACT | Cap Load<br>(default | Unit |
|-----|---------------------------------------------------|--------|-----|--------|-----|--------|-----|-------|----------------------|------|
|     | Ontaracteristic                                   | Min    | Max | Min    | Max | Min    | Max | IIAOI | 50 pF)               | Omit |
| B42 | CLKOUT rising edge to TS valid (hold time)        | 2.00   | _   | 2.00   | _   | 2.00   | _   | _     | 50.00                | ns   |
| B43 | AS negation to memory controller signals negation | _      | TBD | _      | TBD | TBD    | _   | _     | 50.00                | ns   |

The minima provided assume a 0 pF load, whereas maxima assume a 50pF load. For frequencies not marked on the part, new bus timing must be calculated for all frequency-dependent AC parameters. Frequency-dependent AC parameters are those with an entry in the FFactor column. AC parameters without an FFactor entry do not need to be calculated and can be taken directly from the frequency column corresponding to the frequency marked on the part. The following equations should be used in these calculations.

For a frequency F, the following equations should be applied to each one of the above parameters: For minima:

$$D = \frac{FFACTOR \times 1000}{F} + (D_{50} - 20 \times FFACTOR)$$

For maxima:

$$D = \frac{FFACTOR \times 1000}{F} + \frac{(D_{50} - 20 \times FFACTOR)}{F} + \frac{1 ns(CAP LOAD - 50) / 10}{F}$$

where:

D is the parameter value to the frequency required in ns

F is the operation frequency in MHz

 $D_{50}$  is the parameter value defined for 50 MHz

CAP LOAD is the capacitance load on the signal in question.

FFACTOR is the one defined for each of the parameters in the table.

- <sup>2</sup> Phase and frequency jitter performance results are valid only if the input jitter is less than the prescribed value.
- <sup>3</sup> If the rate of change of the frequency of EXTAL is slow (i.e. it does not jump between the minimum and maximum values in one cycle) or the frequency of the jitter is fast (i.e., it does not stay at an extreme value for a long time) then the maximum allowed jitter on EXTAL can be up to 2%.
- The timing for BR output is relevant when the MPC850 is selected to work with external bus arbiter. The timing for BG output is relevant when the MPC850 is selected to work with internal bus arbiter.
- The setup times required for TA, TEA, and BI are relevant only when they are supplied by an external device (and not when the memory controller or the PCMCIA interface drives them).
- The timing required for BR input is relevant when the MPC850 is selected to work with the internal bus arbiter. The timing for BG input is relevant when the MPC850 is selected to work with the external bus arbiter.
- The D[0–31] and DP[0–3] input timings B20 and B21 refer to the rising edge of the CLKOUT in which the TA input signal is asserted.
- The D[0:31] and DP[0:3] input timings B20 and B21 refer to the falling edge of CLKOUT. This timing is valid only for read accesses controlled by chip-selects controlled by the UPM in the memory controller, for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.
- <sup>9</sup> The timing B30 refers to  $\overline{CS}$  when ACS = '00' and to  $\overline{WE[0:3]}$  when CSNT = '0'.
- The signal UPWAIT is considered asynchronous to CLKOUT and synchronized internally. The timings specified in B37 and B38 are specified to enable the freeze of the UPM output signals.
- <sup>11</sup> The  $\overline{AS}$  signal is considered asynchronous to CLKOUT.

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2





Figure 12. External Bus Read Timing (GPCM Controlled—TRLX = 1, ACS = 10, ACS = 11)



Figure 17 provides the timing for the asynchronous asserted UPWAIT signal controlled by the UPM.



Figure 17. Asynchronous UPWAIT Asserted Detection in UPM Handled Cycles Timing

Figure 18 provides the timing for the asynchronous negated UPWAIT signal controlled by the UPM.



Figure 18. Asynchronous UPWAIT Negated Detection in UPM Handled Cycles Timing



Table 7 provides interrupt timing for the MPC850.

**Table 7. Interrupt Timing** 

| Num | Characteristic <sup>1</sup>                    | 50 MHz |     | 66MHz |     | 80 MHz |     | Unit  |
|-----|------------------------------------------------|--------|-----|-------|-----|--------|-----|-------|
| Num | 0.18.40.0.                                     |        | Max | Min   | Max | Min    | Max | Oilit |
| 139 | IRQx valid to CLKOUT rising edge (set up time) | 6.00   | _   | 6.00  | _   | 6.00   | _   | ns    |
| 140 | IRQx hold time after CLKOUT.                   | 2.00   | _   | 2.00  | _   | 2.00   | _   | ns    |
| 141 | IRQx pulse width low                           | 3.00   | _   | 3.00  | _   | 3.00   | _   | ns    |
| 142 | IRQx pulse width high                          | 3.00   | _   | 3.00  | _   | 3.00   | _   | ns    |
| 143 | IRQx edge-to-edge time                         | 80.00  | _   | 121.0 | _   | 100.0  | _   | ns    |

The timings I39 and I40 describe the testing conditions under which the IRQ lines are tested when being defined as level sensitive. The IRQ lines are synchronized internally and do not have to be asserted or negated with reference to the CLKOUT.

Figure 22 provides the interrupt detection timing for the external level-sensitive lines.



Figure 22. Interrupt Detection Timing for External Level Sensitive Lines

Figure 23 provides the interrupt detection timing for the external edge-sensitive lines.



Figure 23. Interrupt Detection Timing for External Edge Sensitive Lines

The timings I41, I42, and I43 are specified to allow the correct function of the  $\overline{IRQ}$  lines detection circuitry, and has no direct relation with the total system interrupt latency that the MPC850 is able to support



Figure 25 provides the PCMCIA access cycle timing for the external bus write.



Figure 25. PCMCIA Access Cycles Timing External Bus Write

Figure 26 provides the PCMCIA WAIT signals detection timing.



Figure 26. PCMCIA WAIT Signal Detection Timing

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



Table 10 shows the debug port timing for the MPC850.

**Table 10. Debug Port Timing** 

| Num | Characteristic              | 50 MHz |       | 66 MHz |       | 80 MHz |       | Unit  |
|-----|-----------------------------|--------|-------|--------|-------|--------|-------|-------|
| Num | Characteristic              | Min    | Max   | Min    | Max   | Min    | Max   | Oilit |
| D61 | DSCK cycle time             | 60.00  | _     | 91.00  | _     | 75.00  | _     | ns    |
| D62 | DSCK clock pulse width      | 25.00  | _     | 38.00  | _     | 31.00  | _     | ns    |
| D63 | DSCK rise and fall times    | 0.00   | 3.00  | 0.00   | 3.00  | 0.00   | 3.00  | ns    |
| D64 | DSDI input data setup time  | 8.00   | _     | 8.00   | _     | 8.00   | _     | ns    |
| D65 | DSDI data hold time         | 5.00   | _     | 5.00   | _     | 5.00   | _     | ns    |
| D66 | DSCK low to DSDO data valid | 0.00   | 15.00 | 0.00   | 15.00 | 0.00   | 15.00 | ns    |
| D67 | DSCK low to DSDO invalid    | 0.00   | 2.00  | 0.00   | 2.00  | 0.00   | 2.00  | ns    |

Figure 29 provides the input timing for the debug port clock.



Figure 29. Debug Port Clock Input Timing

Figure 30 provides the timing for the debug port.



Figure 30. Debug Port Timings

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



## Table 11 shows the reset timing for the MPC850.

## Table 11. Reset Timing

| Num    | Characteristic                                                                      | 50 N   | ЛНz   | 66N    | ЛHz   | 80 1   | ИНz   | FFACTOR | Unit |
|--------|-------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|---------|------|
| INUIII | Characteristic                                                                      | Min    | Max   | Min    | Max   | Min    | Max   | FFACION | Onit |
| R69    | CLKOUT to HRESET high impedance                                                     | _      | 20.00 | _      | 20.00 | _      | 20.00 | _       | ns   |
| R70    | CLKOUT to SRESET high impedance                                                     | _      | 20.00 | _      | 20.00 | _      | 20.00 | _       | ns   |
| R71    | RSTCONF pulse width                                                                 | 340.00 | _     | 515.00 | _     | 425.00 | _     | 17.000  | ns   |
| R72    |                                                                                     | _      | _     | _      | _     | _      | _     | _       |      |
| R73    | Configuration data to HRESET rising edge set up time                                | 350.00 | _     | 505.00 | _     | 425.00 | _     | 15.000  | ns   |
| R74    | Configuration data to RSTCONF rising edge set up time                               | 350.00 | _     | 350.00 | _     | 350.00 | _     | _       | ns   |
| R75    | Configuration data hold time after RSTCONF negation                                 | 0.00   | _     | 0.00   | _     | 0.00   | _     | _       | ns   |
| R76    | Configuration data hold time after HRESET negation                                  | 0.00   | _     | 0.00   | _     | 0.00   | _     | _       | ns   |
| R77    | HRESET and RSTCONF asserted to data out drive                                       | _      | 25.00 | _      | 25.00 | _      | 25.00 | _       | ns   |
| R78    | RSTCONF negated to data out high impedance.                                         | _      | 25.00 | _      | 25.00 | _      | 25.00 | _       | ns   |
| R79    | CLKOUT of last rising edge before chip tristates HRESET to data out high impedance. | _      | 25.00 | _      | 25.00 | _      | 25.00 | _       | ns   |
| R80    | DSDI, DSCK set up                                                                   | 60.00  | _     | 90.00  | _     | 75.00  | _     | 3.000   | ns   |
| R81    | DSDI, DSCK hold time                                                                | 0.00   | _     | 0.00   | _     | 0.00   | _     | _       | ns   |
| R82    | SRESET negated to CLKOUT rising edge for DSDI and DSCK sample                       | 160.00 | _     | 242.00 | _     | 200.00 | _     | 8.000   | ns   |





Figure 38. Parallel I/O Data-In/Data-Out Timing Diagram

## 8.2 IDMA Controller AC Electrical Specifications

Table 14 provides the IDMA controller timings as shown in Figure 39 to Figure 42.

| Num   | Characteristic                                                                | All Fred | Unit  |    |
|-------|-------------------------------------------------------------------------------|----------|-------|----|
| Nulli | Characteristic                                                                | Min      | Max   |    |
| 40    | DREQ setup time to clock high                                                 | 7.00     | _     | ns |
| 41    | DREQ hold time from clock high                                                | 3.00     | _     | ns |
| 42    | SDACK assertion delay from clock high                                         | _        | 12.00 | ns |
| 43    | SDACK negation delay from clock low                                           | _        | 12.00 | ns |
| 44    | SDACK negation delay from TA low                                              | _        | 20.00 | ns |
| 45    | SDACK negation delay from clock high                                          | _        | 15.00 | ns |
| 46    | TA assertion to falling edge of the clock setup time (applies to external TA) | 7.00     |       | ns |

**Table 14. IDMA Controller Timing** 



Figure 39. IDMA External Requests Timing Diagram

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2



## 8.3 Baud Rate Generator AC Electrical Specifications

Table 15 provides the baud rate generator timings as shown in Figure 43.

Table 15. Baud Rate Generator Timing

| Num | Characteristic          | All Frequ | Unit  |    |
|-----|-------------------------|-----------|-------|----|
|     | Characteristic          | Min       | Max   | J  |
| 50  | BRGO rise and fall time | _         | 10.00 | ns |
| 51  | BRGO duty cycle         | 40.00     | 60.00 | %  |
| 52  | BRGO cycle              | 40.00     | _     | ns |



Figure 43. Baud Rate Generator Timing Diagram

# 8.4 Timer AC Electrical Specifications

Table 16 provides the baud rate generator timings as shown in Figure 44.

Table 16. Timer Timing

| Num   | Characteristic               | All Frequ | Unit  |       |
|-------|------------------------------|-----------|-------|-------|
| Nulli | Characteristic               | Min       | Max   | Ollit |
| 61    | TIN/TGATE rise and fall time | 10.00     | _     | ns    |
| 62    | TIN/TGATE low time           | 1.00      | _     | clk   |
| 63    | TIN/TGATE high time          | 2.00      | _     | clk   |
| 64    | TIN/TGATE cycle time         | 3.00      | _     | clk   |
| 65    | CLKO high to TOUT valid      | 3.00      | 25.00 | ns    |





Figure 44. CPM General-Purpose Timers Timing Diagram

# 8.5 Serial Interface AC Electrical Specifications

Table 17 provides the serial interface timings as shown in Figure 45 to Figure 49.

Table 17. SI Timing

| Num | Characteristic                                               | All Free | quencies        | Unit |
|-----|--------------------------------------------------------------|----------|-----------------|------|
| Num | Characteristic                                               | Min      | Max             | Unit |
| 70  | L1RCLK, L1TCLK frequency (DSC = 0) 1, 2                      | _        | SYNCCLK/2.<br>5 | MHz  |
| 71  | L1RCLK, L1TCLK width low (DSC = 0) <sup>2</sup>              | P + 10   | _               | ns   |
| 71a | L1RCLK, L1TCLK width high (DSC = 0) 3                        | P + 10   | _               | ns   |
| 72  | L1TXD, L1STn, L1RQ, L1xCLKO rise/fall time                   | _        | 15.00           | ns   |
| 73  | L1RSYNC, L1TSYNC valid to L1xCLK edge Edge (SYNC setup time) | 20.00    | _               | ns   |
| 74  | L1xCLK edge to L1RSYNC, L1TSYNC, invalid (SYNC hold time)    | 35.00    | _               | ns   |
| 75  | L1RSYNC, L1TSYNC rise/fall time                              | _        | 15.00           | ns   |
| 76  | L1RXD valid to L1xCLK edge (L1RXD setup time)                | 17.00    | _               | ns   |
| 77  | L1xCLK edge to L1RXD invalid (L1RXD hold time)               | 13.00    | _               | ns   |
| 78  | L1xCLK edge to L1STn valid <sup>4</sup>                      | 10.00    | 45.00           | ns   |
| 78A | L1SYNC valid to L1STn valid                                  | 10.00    | 45.00           | ns   |
| 79  | L1xCLK edge to L1STn invalid                                 | 10.00    | 45.00           | ns   |
| 80  | L1xCLK edge to L1TXD valid                                   | 10.00    | 55.00           | ns   |
| 80A | L1TSYNC valid to L1TXD valid <sup>4</sup>                    | 10.00    | 55.00           | ns   |
| 81  | L1xCLK edge to L1TXD high impedance                          | 0.00     | 42.00           | ns   |





Figure 47. SI Transmit Timing Diagram



### **CPM Electrical Characteristics**



Figure 48. SI Transmit Timing with Double Speed Clocking (DSC = 1)



| Table 20   | <b>Ethernet</b> | Timing (   | (continued)                |
|------------|-----------------|------------|----------------------------|
| I abic 20. |                 | I IIIIIIII | (COIILIIIA <del>C</del> A) |

| Num | Characteristic                               | All Frequencies |       | Unit  |
|-----|----------------------------------------------|-----------------|-------|-------|
|     |                                              | Min             | Max   | O III |
| 134 | TENA inactive delay (from TCLKx rising edge) | 10.00           | 50.00 | ns    |
| 138 | CLKOUT low to SDACK asserted <sup>2</sup>    | _               | 20.00 | ns    |
| 139 | CLKOUT low to SDACK negated <sup>2</sup>     | _               | 20.00 | ns    |

<sup>&</sup>lt;sup>1</sup> The ratios SyncCLK/RCLKx and SyncCLK/TCLKx must be greater or equal to 2/1.

<sup>&</sup>lt;sup>2</sup> SDACK is asserted whenever the SDMA writes the incoming frame destination address into memory.



Figure 53. Ethernet Collision Timing Diagram



Figure 54. Ethernet Receive Timing Diagram

#### **CPM Electrical Characteristics**



- NOTES:
  - 1. Transmit clock invert (TCI) bit in GSMR is set.
  - If RENA is deasserted before TENA, or RENA is not asserted at all during transmit, then the CSL bit is set in the buffer descriptor at the end of the frame transmission.

Figure 55. Ethernet Transmit Timing Diagram

## 8.8 SMC Transparent AC Electrical Specifications

Figure 21 provides the SMC transparent timings as shown in Figure 56.

**Table 21. Serial Management Controller Timing** 

| Num  | Characteristic                                 | All Frequencies |       | Unit  |
|------|------------------------------------------------|-----------------|-------|-------|
|      | Gilalacteristic                                | Min             | Max   | Oille |
| 150  | SMCLKx clock period <sup>1</sup>               | 100.00          | _     | ns    |
| 151  | SMCLKx width low                               | 50.00           | _     | ns    |
| 151a | SMCLKx width high                              | 50.00           | _     | ns    |
| 152  | SMCLKx rise/fall time                          | _               | 15.00 | ns    |
| 153  | SMTXDx active delay (from SMCLKx falling edge) | 10.00           | 50.00 | ns    |
| 154  | SMRXDx/SMSYNx setup time                       | 20.00           | _     | ns    |
| 155  | SMRXDx/SMSYNx hold time                        | 5.00            | _     | ns    |

<sup>1</sup> The ratio SyncCLK/SMCLKx must be greater or equal to 2/1.



# 8.10 SPI Slave AC Electrical Specifications

Table 23 provides the SPI slave timings as shown in Figure 59 and Figure 60.

Table 23. SPI Slave Timing

| Num   | Characteristic                                              | All Frequencies |       | Unit             |
|-------|-------------------------------------------------------------|-----------------|-------|------------------|
| Nulli |                                                             | Min             | Max   | Oill             |
| 170   | Slave cycle time                                            | 2               | _     | t <sub>cyc</sub> |
| 171   | Slave enable lead time                                      | 15.00           | _     | ns               |
| 172   | Slave enable lag time                                       | 15.00           | _     | ns               |
| 173   | Slave clock (SPICLK) high or low time                       | 1               | _     | t <sub>cyc</sub> |
| 174   | Slave sequential transfer delay (does not require deselect) | 1               | _     | t <sub>cyc</sub> |
| 175   | Slave data setup time (inputs)                              | 20.00           | _     | ns               |
| 176   | Slave data hold time (inputs)                               | 20.00           | _     | ns               |
| 177   | Slave access time                                           | _               | 50.00 | ns               |
| 178   | Slave SPI MISO disable time                                 | _               | 50.00 | ns               |
| 179   | Slave data valid (after SPICLK edge)                        | _               | 50.00 | ns               |
| 180   | Slave data hold time (outputs)                              | 0.00            | _     | ns               |
| 181   | Rise time (input)                                           | _               | 15.00 | ns               |
| 182   | Fall time (input)                                           | _               | 15.00 | ns               |



**Document Revision History** 

### THIS PAGE INTENTIONALLY LEFT BLANK

MPC850 PowerQUICC™ Integrated Communications Processor Hardware Specifications, Rev. 2