# E·XFL



#### Welcome to E-XFL.COM

### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                                 |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 50MHz                                                                  |
| Co-Processors/DSP               | Communications; CPM                                                    |
| RAM Controllers                 | DRAM                                                                   |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10Mbps (1)                                                             |
| SATA                            | -                                                                      |
| USB                             | USB 1.x (1)                                                            |
| Voltage - I/O                   | 3.3V                                                                   |
| Operating Temperature           | 0°C ~ 95°C (TA)                                                        |
| Security Features               | -                                                                      |
| Package / Case                  | 256-BGA                                                                |
| Supplier Device Package         | 256-PBGA (23x23)                                                       |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/xpc850srzt50bu |
|                                 |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





- Separate power supply input to operate internal logic at 2.2 V when operating at or below 25 MHz
- Can be dynamically shifted between high frequency (3.3 V internal) and low frequency (2.2 V internal) operation
- Debug interface

(GND = 0V)

- Eight comparators: four operate on instruction address, two operate on data address, and two
  operate on data
- The MPC850 can compare using the =,  $\neq$ , <, and > conditions to generate watchpoints
- Each watchpoint can generate a breakpoint internally
- 3.3-V operation with 5-V TTL compatibility on all general purpose I/O pins.

## 3 Electrical and Thermal Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC850. Table 2 provides the maximum ratings.

| Rating                            | Symbol           | Value                                      | Unit |
|-----------------------------------|------------------|--------------------------------------------|------|
| Supply voltage                    | VDDH             | -0.3 to 4.0                                | V    |
|                                   | VDDL             | -0.3 to 4.0                                | V    |
|                                   | KAPWR            | -0.3 to 4.0                                | V    |
|                                   | VDDSYN           | -0.3 to 4.0                                | V    |
| Input voltage <sup>1</sup>        | V <sub>in</sub>  | GND-0.3 to VDDH + 2.5 V                    | V    |
| Junction temperature <sup>2</sup> | Тј               | 0 to 95 (standard)<br>-40 to 95 (extended) | °C   |
| Storage temperature range         | T <sub>stg</sub> | -55 to +150                                | °C   |

| Table 2. Maximum Ra |
|---------------------|
|---------------------|

<sup>1</sup> Functional operating conditions are provided with the DC electrical specifications in Table 5. Absolute maximum ratings are stress ratings only; functional operation at the maxima is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device. CAUTION: All inputs that tolerate 5 V cannot be more than 2.5 V greater than the supply voltage. This restriction

applies to power-up and normal operation (that is, if the MPC850 is unpowered, voltage greater than 2.5 V must not be applied to its inputs).

<sup>2</sup> The MPC850, a high-frequency device in a BGA package, does not provide a guaranteed maximum ambient temperature. Only maximum junction temperature is guaranteed. It is the responsibility of the user to consider power dissipation and thermal management. Junction temperature ratings are the same regardless of frequency rating of the device.

This device contains circuitry protecting against damage due to high-static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or  $V_{CC}$ ). Table 3 provides the package thermal characteristics for the MPC850.



| [    |                                                                                                                                             |               |       |       |       |       |       | <u>г</u>             |        |    |
|------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------|-------|-------|-------|-------|----------------------|--------|----|
| Num  | Characteristic                                                                                                                              | 50 MHz 66 MHz |       |       | 80    | MHz   | FFACT | Cap Load<br>(default | Unit   |    |
| -    |                                                                                                                                             | Min           | Max   | Min   | Max   | Min   | Max   | _                    | 50 pF) |    |
| B28c | CLKOUT falling edge to<br>WE[0–3] negated GPCM write<br>access TRLX = 0,1 CSNT = 1<br>write access TRLX = 0, CSNT =<br>1, EBDF = 1          | 7.00          | 14.00 | 11.00 | 18.00 | 9.00  | 16.00 | 0.375                | 50.00  | ns |
| B28d | CLKOUT falling edge to $\overline{CS}$<br>negated GPCM write access<br>TRLX = 0,1 CSNT = 1, ACS =<br>10 or ACS = 11, EBDF = 1               | _             | 14.00 | _     | 18.00 | _     | 16.00 | 0.375                | 50.00  | ns |
| B29  | $\overline{WE[0-3]}$ negated to D[0-31],<br>DP[0-3] high-Z GPCM write<br>access, CSNT = 0                                                   | 3.00          | _     | 6.00  | _     | 4.00  | _     | 0.250                | 50.00  | ns |
| B29a | WE[0–3] negated to D[0–31],<br>DP[0–3] high-Z GPCM write<br>access, TRLX = 0 CSNT = 1,<br>EBDF = 0                                          | 8.00          | _     | 13.00 | _     | 11.00 | _     | 0.500                | 50.00  | ns |
| B29b | CS negated to D[0–31],<br>DP[0–3], high-Z GPCM write<br>access, ACS = 00, TRLX = 0 &<br>CSNT = 0                                            | 3.00          |       | 6.00  |       | 4.00  |       | 0.250                | 50.00  | ns |
| B29c | $\overline{\text{CS}}$ negated to D[0–31],<br>DP[0–3] high-Z GPCM write<br>access, TRLX = 0, CSNT = 1,<br>ACS = 10 or ACS = 11, EBDF =<br>0 | 8.00          |       | 13.00 |       | 11.00 |       | 0.500                | 50.00  | ns |
| B29d | WE[0-3] negated to D[0-31],<br>DP[0-3] high-Z GPCM write<br>access, TRLX = 1, CSNT = 1,<br>EBDF = 0                                         | 28.00         |       | 43.00 |       | 36.00 |       | 1.500                | 50.00  | ns |
| B29e | CS negated to D[0–31],<br>DP[0–3] high-Z GPCM write<br>access, TRLX = 1, CSNT = 1,<br>ACS = 10 or ACS = 11, EBDF =<br>0                     | 28.00         |       | 43.00 |       | 36.00 |       | 1.500                | 50.00  | ns |
| B29f | WE[0–3] negated to D[0–31],<br>DP[0–3] high-Z GPCM write<br>access TRLX = 0, CSNT = 1,<br>EBDF = 1                                          | 5.00          |       | 9.00  |       | 7.00  |       | 0.375                | 50.00  | ns |
| B29g | CS negated to D[0–31],<br>DP[0–3] high-Z GPCM write<br>access TRLX = 0, CSNT = 1,<br>ACS = 10 or ACS = 11, EBDF =<br>1                      | 5.00          |       | 9.00  |       | 7.00  |       | 0.375                | 50.00  | ns |

| Table 6. | <b>Bus Operation</b> | Timing <sup>1</sup> | (continued) |
|----------|----------------------|---------------------|-------------|
|----------|----------------------|---------------------|-------------|



Figure 4 provides the timing for the synchronous output signals.



Figure 4. Synchronous Output Signals Timing

Figure 5 provides the timing for the synchronous active pull-up and open-drain output signals.



Figure 5. Synchronous Active Pullup and Open-Drain Outputs Signals Timing



Figure 8 provides the timing for the input data controlled by the UPM in the memory controller.



Figure 8. Input Data Timing when Controlled by UPM in the Memory Controller

Figure 9 through Figure 12 provide the timing for the external bus read controlled by various GPCM factors.



Figure 9. External Bus Read Timing (GPCM Controlled—ACS = 00)





Figure 19 provides the timing for the synchronous external master access controlled by the GPCM.

Figure 19. Synchronous External Master Access Timing (GPCM Handled ACS = 00)

Figure 20 provides the timing for the asynchronous external master memory access controlled by the GPCM.





Figure 21 provides the timing for the asynchronous external master control signals negation.



Figure 21. Asynchronous External Master—Control Signals Negation Timing



Table 7 provides interrupt timing for the MPC850.

| Num | Characteristic <sup>1</sup>                    | 50 MHz |     | 66MHz |     | 80 MHz |     | Unit |
|-----|------------------------------------------------|--------|-----|-------|-----|--------|-----|------|
|     | Characteristic                                 | Min    | Max | Min   | Max | Min    | Max | Onit |
| 139 | IRQx valid to CLKOUT rising edge (set up time) | 6.00   |     | 6.00  | _   | 6.00   |     | ns   |
| 140 | IRQx hold time after CLKOUT.                   | 2.00   | _   | 2.00  |     | 2.00   |     | ns   |
| l41 | IRQx pulse width low                           | 3.00   |     | 3.00  |     | 3.00   |     | ns   |
| 142 | IRQx pulse width high                          | 3.00   | _   | 3.00  |     | 3.00   | _   | ns   |
| 143 | IRQx edge-to-edge time                         | 80.00  | _   | 121.0 | _   | 100.0  | _   | ns   |

 Table 7. Interrupt Timing

<sup>1</sup> The timings I39 and I40 describe the testing conditions under which the IRQ lines are tested when being defined as level sensitive. The IRQ lines are synchronized internally and do not have to be asserted or negated with reference to the CLKOUT.

The timings I41, I42, and I43 are specified to allow the correct function of the IRQ lines detection circuitry, and has no direct relation with the total system interrupt latency that the MPC850 is able to support

Figure 22 provides the interrupt detection timing for the external level-sensitive lines.



Figure 22. Interrupt Detection Timing for External Level Sensitive Lines

Figure 23 provides the interrupt detection timing for the external edge-sensitive lines.



Figure 23. Interrupt Detection Timing for External Edge Sensitive Lines



### Table 8 shows the PCMCIA timing for the MPC850.

Table 8. PCMCIA Timing

| Num | Characteristic                                      | 50MHz |       | 66MHz |       | 80 MHz |       | FFACTOR | Unit |
|-----|-----------------------------------------------------|-------|-------|-------|-------|--------|-------|---------|------|
| Num |                                                     |       | Max   | Min   | Max   | Min    | Max   | TRETOR  | Unit |
| P44 | A[6-31], REG valid to PCMCIA strobe asserted. 1     | 13.00 | —     | 21.00 | —     | 17.00  | —     | 0.750   | ns   |
| P45 | A[6–31], REG valid to ALE negation. <sup>1</sup>    | 18.00 | —     | 28.00 | —     | 23.00  | —     | 1.000   | ns   |
| P46 | CLKOUT to REG valid                                 | 5.00  | 13.00 | 8.00  | 16.00 | 6.00   | 14.00 | 0.250   | ns   |
| P47 | CLKOUT to REG Invalid.                              | 6.00  |       | 9.00  | —     | 7.00   | _     | 0.250   | ns   |
| P48 | CLKOUT to CE1, CE2 asserted.                        | 5.00  | 13.00 | 8.00  | 16.00 | 6.00   | 14.00 | 0.250   |      |
| P49 | CLKOUT to CE1, CE2 negated.                         | 5.00  | 13.00 | 8.00  | 16.00 | 6.00   | 14.00 | 0.250   | ns   |
| P50 | CLKOUT to PCOE, IORD, PCWE,<br>IOWR assert time.    |       | 11.00 | _     | 11.00 |        | 11.00 | _       | ns   |
| P51 | CLKOUT to PCOE, IORD, PCWE,<br>IOWR negate time.    | 2.00  | 11.00 | 2.00  | 11.00 | 2.00   | 11.00 | _       | ns   |
| P52 | CLKOUT to ALE assert time                           | 5.00  | 13.00 | 8.00  | 16.00 | 6.00   | 14.00 | 0.250   | ns   |
| P53 | CLKOUT to ALE negate time                           | _     | 13.00 |       | 16.00 | _      | 14.00 | 0.250   | ns   |
| P54 | PCWE, IOWR negated to D[0–31] invalid. <sup>1</sup> | 3.00  | —     | 6.00  | —     | 4.00   | —     | 0.250   | ns   |
| P55 | WAIT_B valid to CLKOUT rising edge. <sup>1</sup>    | 8.00  | _     | 8.00  | _     | 8.00   | _     | —       | ns   |
| P56 | CLKOUT rising edge to WAIT_B invalid. <sup>1</sup>  | 2.00  | —     | 2.00  | —     | 2.00   | —     | _       | ns   |

<sup>1</sup> PSST = 1. Otherwise add PSST times cycle time.

PSHT = 0. Otherwise add PSHT times cycle time.

These synchronous timings define when the WAIT\_B signal is detected in order to freeze (or relieve) the PCMCIA current cycle. The WAIT\_B assertion will be effective only if it is detected 2 cycles before the PSL timer expiration. See PCMCIA Interface in the MPC850 PowerQUICC User's Manual.



Table 11 shows the reset timing for the MPC850.

Table 11. Reset Timing

| Num | Characteristic                                                                            | 50 MHz |       | 66MHz  |       | 80 MHz |       | FFACTOR | Unit |
|-----|-------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|---------|------|
| Num | Characteristic                                                                            | Min    | Max   | Min    | Max   | Min    | Max   | FRETOR  | Unit |
| R69 | CLKOUT to HRESET high impedance                                                           | —      | 20.00 | _      | 20.00 | —      | 20.00 |         | ns   |
| R70 | CLKOUT to SRESET high impedance                                                           | —      | 20.00 | —      | 20.00 | —      | 20.00 | —       | ns   |
| R71 | RSTCONF pulse width                                                                       | 340.00 |       | 515.00 | _     | 425.00 | _     | 17.000  | ns   |
| R72 |                                                                                           | —      |       | —      | _     | —      | _     | —       |      |
| R73 | Configuration data to HRESET rising edge set up time                                      | 350.00 | _     | 505.00 | _     | 425.00 |       | 15.000  | ns   |
| R74 | Configuration data to RSTCONF rising edge set up time                                     | 350.00 | _     | 350.00 | _     | 350.00 |       | —       | ns   |
| R75 | Configuration data hold time after<br>RSTCONF negation                                    | 0.00   |       | 0.00   | —     | 0.00   |       | —       | ns   |
| R76 | Configuration data hold time after<br>HRESET negation                                     | 0.00   |       | 0.00   | _     | 0.00   |       | —       | ns   |
| R77 | HRESET and RSTCONF asserted to data out drive                                             | —      | 25.00 | _      | 25.00 | —      | 25.00 | —       | ns   |
| R78 | RSTCONF negated to data out high impedance.                                               | _      | 25.00 | _      | 25.00 | _      | 25.00 | —       | ns   |
| R79 | CLKOUT of last rising edge before chip<br>tristates HRESET to data out high<br>impedance. | _      | 25.00 | _      | 25.00 | _      | 25.00 | _       | ns   |
| R80 | DSDI, DSCK set up                                                                         | 60.00  |       | 90.00  | —     | 75.00  |       | 3.000   | ns   |
| R81 | DSDI, DSCK hold time                                                                      | 0.00   | _     | 0.00   | —     | 0.00   | _     | —       | ns   |
| R82 | SRESET negated to CLKOUT rising edge for DSDI and DSCK sample                             | 160.00 |       | 242.00 | —     | 200.00 | _     | 8.000   | ns   |



Figure 31 shows the reset timing for the data bus configuration.



Figure 31. Reset Timing—Configuration from Data Bus

Figure 32 provides the reset timing for the data bus weak drive during configuration.



Figure 32. Reset Timing—Data Bus Weak Drive during Configuration



### 8.3 Baud Rate Generator AC Electrical Specifications

Table 15 provides the baud rate generator timings as shown in Figure 43.

Table 15. Baud Rate Generator Timing

| Num | Characteristic          | All Frequ | Unit  |      |
|-----|-------------------------|-----------|-------|------|
| Num | Gharacteristic          | Min       | Мах   | Unit |
| 50  | BRGO rise and fall time | _         | 10.00 | ns   |
| 51  | BRGO duty cycle         | 40.00     | 60.00 | %    |
| 52  | BRGO cycle              | 40.00     | _     | ns   |



Figure 43. Baud Rate Generator Timing Diagram

### 8.4 Timer AC Electrical Specifications

Table 16 provides the baud rate generator timings as shown in Figure 44.

| Num | Characteristic               | All Frequ | Unit  |      |
|-----|------------------------------|-----------|-------|------|
|     | Characteristic               | Min       | Мах   | Unit |
| 61  | TIN/TGATE rise and fall time | 10.00     | _     | ns   |
| 62  | TIN/TGATE low time           | 1.00      | _     | clk  |
| 63  | TIN/TGATE high time          | 2.00      | _     | clk  |
| 64  | TIN/TGATE cycle time         | 3.00      | _     | clk  |
| 65  | CLKO high to TOUT valid      | 3.00      | 25.00 | ns   |

Table 16. Timer Timing



**CPM Electrical Characteristics** 



Figure 52. HDLC Bus Timing Diagram

### 8.7 Ethernet Electrical Specifications

Table 20 provides the Ethernet timings as shown in Figure 53 to Figure 55.

| Num | Characteristic                                                  | All Fred | Unit   |      |
|-----|-----------------------------------------------------------------|----------|--------|------|
| Num | Characteristic                                                  | Min      | Max    | Unit |
| 120 | CLSN width high                                                 | 40.00    |        | ns   |
| 121 | RCLKx rise/fall time (x = 2, 3 for all specs in this table)     | _        | 15.00  | ns   |
| 122 | RCLKx width low                                                 | 40.00    | _      | ns   |
| 123 | RCLKx clock period <sup>1</sup>                                 | 80.00    | 120.00 | ns   |
| 124 | RXDx setup time                                                 | 20.00    | _      | ns   |
| 125 | RXDx hold time                                                  | 5.00     |        | ns   |
| 126 | RENA active delay (from RCLKx rising edge of the last data bit) | 10.00    |        | ns   |
| 127 | RENA width low                                                  | 100.00   |        | ns   |
| 128 | TCLKx rise/fall time                                            | —        | 15.00  | ns   |
| 129 | TCLKx width low                                                 | 40.00    |        | ns   |
| 130 | TCLKx clock period <sup>1</sup>                                 | 99.00    | 101.00 | ns   |
| 131 | TXDx active delay (from TCLKx rising edge)                      | 10.00    | 50.00  | ns   |
| 132 | TXDx inactive delay (from TCLKx rising edge)                    | 10.00    | 50.00  | ns   |
| 133 | TENA active delay (from TCLKx rising edge)                      | 10.00    | 50.00  | ns   |



**CPM Electrical Characteristics** 



Figure 55. Ethernet Transmit Timing Diagram

### 8.8 SMC Transparent AC Electrical Specifications

Figure 21 provides the SMC transparent timings as shown in Figure 56.

| Num  | Characteristic                                 | All Frequencies |       | Unit |
|------|------------------------------------------------|-----------------|-------|------|
|      |                                                | Min             | Мах   | Unit |
| 150  | SMCLKx clock period <sup>1</sup>               | 100.00          | _     | ns   |
| 151  | SMCLKx width low                               | 50.00           | _     | ns   |
| 151a | SMCLKx width high                              | 50.00           | _     | ns   |
| 152  | SMCLKx rise/fall time                          | _               | 15.00 | ns   |
| 153  | SMTXDx active delay (from SMCLKx falling edge) | 10.00           | 50.00 | ns   |
| 154  | SMRXDx/SMSYNx setup time                       | 20.00           | _     | ns   |
| 155  | SMRXDx/SMSYNx hold time                        | 5.00            | _     | ns   |

| Table 21. | Serial | Management | Controller | Timing |
|-----------|--------|------------|------------|--------|
|-----------|--------|------------|------------|--------|

<sup>1</sup> The ratio SyncCLK/SMCLKx must be greater or equal to 2/1.



**CPM Electrical Characteristics** 







### Mechanical Data and Ordering Information

customers that are currently using the non-JEDEC pin numbering scheme, two sets of pinouts, JEDEC and non-JEDEC, are presented in this document.

Figure 62 shows the non-JEDEC pinout of the PBGA package as viewed from the top surface.



Figure 62. Pin Assignments for the PBGA (Top View)—non-JEDEC Standard

### Mechanical Data and Ordering Information

Figure 64 shows the non-JEDEC package dimensions of the PBGA.



Figure 64. Package Dimensions for the Plastic Ball Grid Array (PBGA)-non-JEDEC Standard



### Figure 65 shows the JEDEC package dimensions of the PBGA.



NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. DIMENSIONS IN MILLIMETERS.
- DIMENSION & IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER, PARALLEL TO PRIMARY DATUM C.
- 4. PRIMARY DATUM C AND THE SEATING PLANE ARE

|     | MILLIMETERS |       |  |
|-----|-------------|-------|--|
| DIM | MIN         | MAX   |  |
| Α   | 1.91        | 2.35  |  |
| A1  | 0.50        | 0.70  |  |
| A2  | 1.12        | 1.22  |  |
| A3  | 0.29        | 0.43  |  |
| b   | 0.60        | 0.90  |  |
| D   | 23.00 BSC   |       |  |
| D1  | 19.05 REF   |       |  |
| D2  | 19.00       | 20.00 |  |
| Е   | 23.00 BSC   |       |  |
| E1  | 19.05 REF   |       |  |
| E2  | 19.00       | 20.00 |  |
| е   | 1.27 BSC    |       |  |

CASE 1130-01 ISSUE B

Figure 65. Package Dimensions for the Plastic Ball Grid Array (PBGA)—JEDEC Standard



**Document Revision History** 

### THIS PAGE INTENTIONALLY LEFT BLANK



**Document Revision History** 

### THIS PAGE INTENTIONALLY LEFT BLANK



**Document Revision History** 

### THIS PAGE INTENTIONALLY LEFT BLANK

### How to Reach Us:

Home Page: www.freescale.com

email: support@freescale.com

### USA/Europe or Locations Not Listed:

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com

### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com

Document Number: MPC850EC Rev. 2 07/2005 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc., 2005.

