



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 72MHz                                                                 |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB          |
| Peripherals                | DMA, I <sup>2</sup> S, POR, PWM, WDT                                  |
| Number of I/O              | 37                                                                    |
| Program Memory Size        | 128KB (128K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 32K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                             |
| Data Converters            | A/D 15x12b; D/A 2x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 48-LQFP                                                               |
| Supplier Device Package    | 48-LQFP (7x7)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f303cbt6 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 49. | EMS characteristics                                                   | 82  |
|-----------|-----------------------------------------------------------------------|-----|
| Table 50. | EMI characteristics                                                   | 83  |
| Table 51. | ESD absolute maximum ratings                                          | 83  |
| Table 52. | Electrical sensitivities                                              | 84  |
| Table 53. | I/O current injection susceptibility                                  | 85  |
| Table 54. | I/O static characteristics                                            | 86  |
| Table 55. | Output voltage characteristics                                        | 89  |
| Table 56. | I/O AC characteristics                                                | 90  |
| Table 57. | NRST pin characteristics                                              | 91  |
| Table 58. | TIMx characteristics                                                  | 92  |
| Table 59. | IWDG min/max timeout period at 40 kHz (LSI)                           | 93  |
| Table 60. | WWDG min-max timeout value @72 MHz (PCLK)                             | 93  |
| Table 61. | I2C timings specification (see I2C specification, rev.03, June 2007)  | 94  |
| Table 62. | I2C analog filter characteristics                                     | 95  |
| Table 63. | SPI characteristics                                                   | 96  |
| Table 64. | I <sup>2</sup> S characteristics                                      | 99  |
| Table 65. | USB startup time                                                      | 101 |
| Table 66. | USB DC electrical characteristics                                     | 101 |
| Table 67. | USB: Full-speed electrical characteristics.                           | 102 |
| Table 68. | ADC characteristics                                                   | 103 |
| Table 69. | Maximum ADC RAIN                                                      | 107 |
| Table 70. | ADC accuracy - limited test conditions, 100-pin packages              | 108 |
| Table 71. | ADC accuracy, 100-pin packages                                        | 110 |
| Table 72. | ADC accuracy - limited test conditions, 64-pin packages               | 112 |
| Table 73. | ADC accuracy, 64-pin packages                                         | 114 |
| Table 74. | ADC accuracy at 1MSPS                                                 | 115 |
| Table 75. | DAC characteristics                                                   | 117 |
| Table 76. | Comparator characteristics                                            | 119 |
| Table 77. | Operational amplifier characteristics                                 | 121 |
| Table 78. | TS characteristics                                                    | 123 |
| Table 79. | Temperature sensor calibration values                                 | 123 |
| Table 80. | V <sub>BAT</sub> monitoring characteristics                           | 124 |
| Table 81. | LQPF100 – 14 x 14 mm, low-profile quad flat package mechanical data   | 125 |
| Table 82. | LQFP64 – 10 x 10 mm, low-profile quad flat package mechanical data    | 128 |
| Table 83. | LQFP48 – 7 x 7 mm, low-profile quad flat package mechanical data      | 131 |
| Table 84. | WLCSP100 – 100L, 4.166 x 4.628 mm 0.4 mm pitch wafer level chip scale |     |
|           | package mechanical data                                               | 135 |
| Table 85. | WLCSP100 recommended PCB design rules (0.4 mm pitch)                  | 136 |
| Table 86. | Package thermal characteristics                                       | 138 |
| Table 87. | Ordering information scheme                                           | 141 |
| Table 88. | Document revision history                                             | 142 |



## 2 Description

The STM32F303xB/STM32F303xC family is based on the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M4 32-bit RISC core with FPU operating at a frequency of up to 72 MHz, and embedding a floating point unit (FPU), a memory protection unit (MPU) and an embedded trace macrocell (ETM). The family incorporates high-speed embedded memories (up to 256 Kbytes of Flash memory, up to 40 Kbytes of SRAM) and an extensive range of enhanced I/Os and peripherals connected to two APB buses.

The devices offer up to four fast 12-bit ADCs (5 Msps), seven comparators, four operational amplifiers, up to two DAC channels, a low-power RTC, up to five general-purpose 16-bit timers, one general-purpose 32-bit timer, and two timers dedicated to motor control. They also feature standard and advanced communication interfaces: up to two I<sup>2</sup>Cs, up to three SPIs (two SPIs are with multiplexed full-duplex I2Ss), three USARTs, up to two UARTs, CAN and USB. To achieve audio class accuracy, the I2S peripherals can be clocked via an external PLL.

The STM32F303xB/STM32F303xC family operates in the -40 to +85 °C and -40 to +105 °C temperature ranges from a 2.0 to 3.6 V power supply. A comprehensive set of power-saving mode allows the design of low-power applications.

The STM32F303xB/STM32F303xC family offers devices in four packages ranging from 48 pins to 100 pins.

The set of included peripherals changes with the device chosen.





Figure 1. STM32F303xB/STM32F303xC block diagram

1. AF: alternate function on I/O pins.

DocID023353 Rev 13



#### 3.17.4 Independent watchdog (IWDG)

The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode.

#### 3.17.5 Window watchdog (WWDG)

The window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode.

#### 3.17.6 SysTick timer

This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features:

- A 24-bit down counter
- Autoreload capability
- Maskable system interrupt generation when the counter reaches 0.
- Programmable clock source

## 3.18 Real-time clock (RTC) and backup registers

The RTC and the 16 backup registers are supplied through a switch that takes power from either the  $V_{DD}$  supply when present or the  $V_{BAT}$  pin. The backup registers are sixteen 32-bit registers used to store 64 bytes of user application data when  $V_{DD}$  power is not present.

They are not reset by a system or power reset, or when the device wakes up from Standby mode.

The RTC is an independent BCD timer/counter.It supports the following features:

- Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format.
- Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision.
- Automatic correction for 28, 29 (leap year), 30 and 31 days of the month.
- Two programmable alarms with wake up from Stop and Standby mode capability.
- On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock.
- Digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy.
- Three anti-tamper detection pins with programmable filter. The MCU can be woken up from Stopand Standby modes on tamper event detection.
- Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop and Standby modes on timestamp event detection.



• 17-bit Auto-reload counter for periodic interrupt with wakeup from STOP/STANDBY capability.

The RTC clock sources can be:

- A 32.768 kHz external crystal
- A resonator or oscillator
- The internal low-power RC oscillator (typical frequency of 40 kHz)
- The high-speed external clock divided by 32.

## 3.19 Inter-integrated circuit interface (I<sup>2</sup>C)

Up to two  $I^2C$  bus interfaces can operate in multimaster and slave modes. They can support standard (up to 100 KHz), fast (up to 400 KHz) and fast mode + (up to 1 MHz) modes.

Both support 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (2 addresses, 1 with configurable mask). They also include programmable analog and digital noise filters.

|                                     | Analog filter                                         | Digital filter                                                                                       |
|-------------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| Pulse width of<br>suppressed spikes | 50 ns                                                 | Programmable length from 1 to 15<br>I2C peripheral clocks                                            |
| Benefits                            | Available in Stop mode                                | <ol> <li>Extra filtering capability vs.<br/>standard requirements.</li> <li>Stable length</li> </ol> |
| Drawbacks                           | Variations depending on temperature, voltage, process | Wakeup from Stop on address<br>match is not available when digital<br>filter is enabled.             |

#### Table 6. Comparison of I2C analog and digital filters

In addition, they provide hardware support for SMBUS 2.0 and PMBUS 1.1: ARP capability, Host notify protocol, hardware CRC (PEC) generation/verification, timeouts verifications and ALERT protocol management. They also have a clock domain independent from the CPU clock, allowing the I2Cx (x=1,2) to wake up the MCU from Stop mode on address match.

The I2C interfaces can be served by the DMA controller.

Refer to *Table 7* for the features available in I2C1 and I2C2.

| Table 7. STM32F303xB/STM32F303xC I <sup>2</sup> C implem | nentation |
|----------------------------------------------------------|-----------|
|----------------------------------------------------------|-----------|

| I2C features <sup>(1)</sup>                                 | I2C1 | I2C2 |
|-------------------------------------------------------------|------|------|
| 7-bit addressing mode                                       | Х    | Х    |
| 10-bit addressing mode                                      | Х    | Х    |
| Standard mode (up to 100 kbit/s)                            | Х    | Х    |
| Fast mode (up to 400 kbit/s)                                | Х    | Х    |
| Fast Mode Plus with 20mA output drive I/Os (up to 1 Mbit/s) | Х    | Х    |
| Independent clock                                           | Х    | Х    |



## 3.22 Serial peripheral interface (SPI)/Inter-integrated sound interfaces (I2S)

Up to three SPIs are able to communicate up to 18 Mbits/s in slave and master modes in full-duplex and half-duplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits.

Two standard I2S interfaces (multiplexed with SPI2 and SPI3) supporting four different audio standards can operate as master or slave at half-duplex and full duplex communication modes. They can be configured to transfer 16 and 24 or 32 bits with 16-bit or 32-bit data resolution and synchronized by a specific signal. Audio sampling frequency from 8 kHz up to 192 kHz can be set by 8-bit programmable linear prescaler. When operating in master mode it can output a clock for an external audio component at 256 times the sampling frequency.

Refer to *Table 9* for the features available in SPI1, SPI2 and SPI3.

| SPI features <sup>(1)</sup> | SPI1 | SPI2 | SPI3 |
|-----------------------------|------|------|------|
| Hardware CRC calculation    | Х    | Х    | Х    |
| Rx/Tx FIFO                  | Х    | Х    | Х    |
| NSS pulse mode              | Х    | Х    | Х    |
| I2S mode                    | -    | Х    | Х    |
| TI mode                     | Х    | Х    | Х    |

Table 9. STM32F303xB/STM32F303xC SPI/I2S implementation

1. X = supported.

## 3.23 Controller area network (CAN)

The CAN is compliant with specifications 2.0A and B (active) with a bit rate up to 1 Mbit/s. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. It has three transmit mailboxes, two receive FIFOs with 3 stages and 14 scalable filter banks.

## 3.24 Universal serial bus (USB)

The STM32F303xB/STM32F303xC devices embed an USB device peripheral compatible with the USB full-speed 12 Mbs. The USB interface implements a full-speed (12 Mbit/s) function interface. It has software-configurable endpoint setting and suspend/resume support. The dedicated 48 MHz clock is generated from the internal main PLL (the clock source must use a HSE crystal oscillator). The USB has a dedicated 512-bytes SRAM memory for data transmission and reception.



## 3.27 Development support

#### 3.27.1 Serial wire JTAG debug port (SWJ-DP)

The ARM SWJ-DP Interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target.

The JTAG TMS and TCK pins are shared respectively with SWDIO and SWCLK and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP.

#### 3.27.2 Embedded trace macrocell<sup>™</sup>

The ARM embedded trace macrocell provides a greater visibility of the instruction and data flow inside the CPU core by streaming compressed data at a very high rate from the STM32F303xB/STM32F303xC through a small number of ETM pins to an external hardware trace port analyzer (TPA) device. The TPA is connected to a host computer using a high-speed channel. Real-time instruction and data flow activity can be recorded and then formatted for display on the host computer running debugger software. TPA hardware is commercially available from common development tool vendors. It operates with third party debugger software tools.



|                           | Pin nu  | umber  |        |                                          |          |               |       | Pin fur                                                                                                                              | nctions              |  |
|---------------------------|---------|--------|--------|------------------------------------------|----------|---------------|-------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------|--|
| WLCSP100                  | LQFP100 | LQFP64 | LQFP48 | Pin name<br>(function<br>after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                                                  | Additional functions |  |
| B5                        | 90      | 56     | 40     | PB4                                      | I/O      | FT            | -     | SPI3_MISO, I2S3ext_SD,<br>SPI1_MISO, USART2_RX,<br>TIM3_CH1, TIM16_CH1,<br>TIM17_BKIN, TIM8_CH2N,<br>TSC_G5_IO2, NJTRST,<br>EVENTOUT | -                    |  |
| A6                        | 91      | 57     | 41     | PB5                                      | I/O      | FT            | -     | SPI3_MOSI, SPI1_MOSI,<br>I2S3_SD, I2C1_SMBA,<br>USART2_CK, TIM16_BKIN,<br>TIM3_CH2, TIM8_CH3N,<br>TIM17_CH1, EVENTOUT                | -                    |  |
| В6                        | 92      | 58     | 42     | PB6                                      | I/O      | FTf           | -     | I2C1_SCL, USART1_TX,<br>TIM16_CH1N, TIM4_CH1,<br>TIM8_CH1,TSC_G5_IO3,<br>TIM8_ETR, TIM8_BKIN2,<br>EVENTOUT                           | -                    |  |
| C5                        | 93      | 59     | 43     | PB7                                      | I/O      | FTf           | -     | I2C1_SDA, USART1_RX,<br>TIM3_CH4, TIM4_CH2,<br>TIM17_CH1N, TIM8_BKIN,<br>TSC_G5_IO4, EVENTOUT                                        | -                    |  |
| A7                        | 94      | 60     | 44     | BOOT0                                    | Ι        | В             | -     | Boot memo                                                                                                                            | ry selection         |  |
| D5                        | 95      | 61     | 45     | PB8                                      | I/O      | FTf           | -     | I2C1_SCL, CAN_RX,<br>TIM16_CH1, TIM4_CH3,<br>TIM8_CH2, TIM1_BKIN,<br>TSC_SYNC, COMP1_OUT,<br>EVENTOUT                                | -                    |  |
| C6                        | 96      | 62     | 46     | PB9                                      | I/O      | FTf           | -     | I2C1_SDA, CAN_TX,<br>TIM17_CH1, TIM4_CH4,<br>TIM8_CH3, IR_OUT,<br>COMP2_OUT, EVENTOUT                                                | -                    |  |
| В7                        | 97      | -      | -      | PE0                                      | I/O      | FT            | (1)   | USART1_TX, TIM4_ETR,<br>TIM16_CH1, EVENTOUT                                                                                          | -                    |  |
| A8                        | 98      | -      | -      | PE1                                      | I/O      | FT            | (1)   | USART1_RX, TIM17_CH1,<br>EVENTOUT                                                                                                    | -                    |  |
| C7                        | 99      | 63     | 47     | VSS                                      | S        | -             | -     | Ground                                                                                                                               |                      |  |
| A9,<br>A10,<br>B10,<br>B8 | 100     | 64     | 48     | VDD                                      | s        | -             | -     | Digital pov                                                                                                                          | wer supply           |  |

#### Table 13. STM32F303xB/STM32F303xC pin definitions (continued)



44/148

5

|                          | Table 14. Alternate functions for port A |                      |              |                |               |               |                      |                   |               |                |              |           |                |            |              |
|--------------------------|------------------------------------------|----------------------|--------------|----------------|---------------|---------------|----------------------|-------------------|---------------|----------------|--------------|-----------|----------------|------------|--------------|
| Port<br>&<br>Pin<br>Name | AF0                                      | AF1                  | AF2          | AF3            | AF4           | AF5           | AF6                  | AF7               | AF8           | AF9            | AF10         | AF11      | AF12           | AF14       | AF15         |
| PA0                      | -                                        | TIM2_<br>CH1_<br>ETR | -            | TSC_<br>G1_IO1 | -             | -             | -                    | USART2_<br>CTS    | COMP1<br>_OUT | TIM8_<br>BKIN  | TIM8_<br>ETR | -         | -              | -          | EVENT<br>OUT |
| PA1                      | RTC_<br>REFIN                            | TIM2_<br>CH2         | -            | TSC_<br>G1_IO2 | -             | -             | -                    | USART2_<br>RTS_DE |               | TIM15_<br>CH1N | -            | -         | -              | -          | EVENT<br>OUT |
| PA2                      | -                                        | TIM2_<br>CH3         | -            | TSC_<br>G1_IO3 | -             | -             | -                    | USART2_<br>TX     | COMP2<br>_OUT | TIM15_<br>CH1  | -            | -         | -              | -          | EVENT<br>OUT |
| PA3                      | -                                        | TIM2_<br>CH4         | -            | TSC_<br>G1_IO4 | -             | -             | -                    | USART2_<br>RX     | -             | TIM15_<br>CH2  | -            | -         | -              | -          | EVENT<br>OUT |
| PA4                      | -                                        | -                    | TIM3_<br>CH2 | TSC_<br>G2_IO1 | -             | SPI1_<br>NSS  | SPI3_NSS,<br>I2S3_WS | USART2_<br>CK     | -             | -              | -            | -         | -              | -          | EVENT<br>OUT |
| PA5                      | -                                        | TIM2_<br>CH1_<br>ETR | -            | TSC_<br>G2_IO2 | -             | SPI1_<br>SCK  | -                    | -                 | -             | -              | -            | -         | -              | -          | EVENT<br>OUT |
| PA6                      | -                                        | TIM16_<br>CH1        | TIM3_<br>CH1 | TSC_<br>G2_IO3 | TIM8_<br>BKIN | SPI1_<br>MISO | TIM1_BKIN            | -                 | COMP1<br>_OUT | -              | -            | -         | -              | -          | EVENT<br>OUT |
| PA7                      | -                                        | TIM17_<br>CH1        | TIM3_<br>CH2 | TSC_<br>G2_IO4 | TIM8_<br>CH1N | SPI1_<br>MOSI | TIM1_CH1N            | -                 | COMP2<br>_OUT | -              | -            | -         | -              | -          | EVENT<br>OUT |
| PA8                      | МСО                                      | -                    | -            | -              | I2C2_<br>SMBA | I2S2_<br>MCK  | TIM1_CH1             | USART1_<br>CK     | COMP3<br>_OUT | -              | TIM4_<br>ETR | -         | -              | -          | EVENT<br>OUT |
| PA9                      | -                                        | -                    | -            | TSC_<br>G4_IO1 | I2C2_<br>SCL  | I2S3_<br>MCK  | TIM1_CH2             | USART1_<br>TX     | COMP5<br>_OUT | TIM15_<br>BKIN | TIM2_<br>CH3 | -         | -              | -          | EVENT<br>OUT |
| PA10                     | -                                        | TIM17_<br>BKIN       | -            | TSC_<br>G4_IO2 | I2C2_<br>SDA  | -             | TIM1_CH3             | USART1_<br>RX     | COMP6<br>_OUT | -              | TIM2_<br>CH4 | TIM8_BKIN | -              | -          | EVENT<br>OUT |
| PA11                     | -                                        | -                    | -            | -              | -             | -             | TIM1_CH1N            | USART1_<br>CTS    | COMP1<br>_OUT | CAN_RX         | TIM4_<br>CH1 | TIM1_CH4  | TIM1_<br>BKIN2 | USB_<br>DM | EVENT<br>OUT |

Pinouts and pin description

STM32F303xB STM32F303xC

#### 6.3.4 Embedded reference voltage

The parameters given in *Table 28* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 24*.

| Symbol                 | Parameter                                                          | Conditions                        | Min | Тур  | Max                 | Unit   |
|------------------------|--------------------------------------------------------------------|-----------------------------------|-----|------|---------------------|--------|
| V                      | Internal reference voltage                                         | –40 °C < T <sub>A</sub> < +105 °C | 1.2 | 1.23 | 1.25                | V      |
| VREFINT                |                                                                    | –40 °C < T <sub>A</sub> < +85 °C  | 1.2 | 1.23 | 1.24 <sup>(1)</sup> | V      |
| T <sub>S_vrefint</sub> | ADC sampling time when reading the internal reference voltage      | -                                 | 2.2 | -    | -                   | μs     |
| V <sub>RERINT</sub>    | Internal reference voltage<br>spread over the<br>temperature range | V <sub>DD</sub> = 3 V ±10 mV      | -   | -    | 10 <sup>(2)</sup>   | mV     |
| T <sub>Coeff</sub>     | Temperature coefficient                                            | -                                 | -   | -    | 100 <sup>(2)</sup>  | ppm/°C |

| Table 28. Embedded interna | al reference voltage |
|----------------------------|----------------------|
|----------------------------|----------------------|

1. Guaranteed by characterization results.

2. Guaranteed by design.

| Calibration value name  | Description                                                              | Memory address            |  |  |  |  |  |  |
|-------------------------|--------------------------------------------------------------------------|---------------------------|--|--|--|--|--|--|
| V <sub>REFINT_CAL</sub> | Raw data acquired at<br>temperature of 30 °C<br>V <sub>DDA</sub> = 3.3 V | 0x1FFF F7BA - 0x1FFF F7BB |  |  |  |  |  |  |

#### Table 29. Internal reference voltage calibration values

#### 6.3.5 Supply current characteristics

The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code.

The current consumption is measured as described in *Figure 12: Current consumption measurement scheme*.

All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code.

#### Typical and maximum current consumption

The MCU is placed under the following conditions:

- All I/O pins are in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load)
- All peripherals are disabled except when explicitly mentioned
- The Flash memory access time is adjusted to the f<sub>HCLK</sub> frequency (0 wait state from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states from 48 to 72 MHz)
- Prefetch in ON (reminder: this bit must be set before clock setting and bus prescaling)
- When the peripherals are enabled f<sub>PCLK2</sub> = f<sub>HCLK</sub> and f<sub>PCLK1</sub> = f<sub>HCLK/2</sub>
- When f<sub>HCLK</sub> > 8 MHz, the PLL is ON and the PLL input is equal to HSI/2 (4 MHz) or HSE (8 MHz) in bypass mode.

DocID023353 Rev 13



- 1. The I2C characteristics are the requirements from I2C bus specification rev03. They are guaranteed by design when I2Cx\_TIMING register is correctly programmed (Refer to the RM0316 reference manual).
- The maximum tHD;DAT could be 3.45 µs, 0.9 µs and 0.45 µs for standard mode, fast mode and fast mode plus, but must be less than the maximum of tVD;DAT or tVD;ACK by a transition time.
- 3. The minimum width of the spikes filtered by the analog filter is above  $t_{SP}(max)$ .

| Table 62. I2C analog filter characteristics <sup>(1)</sup> |                                                                   |    |     |    |  |  |  |  |
|------------------------------------------------------------|-------------------------------------------------------------------|----|-----|----|--|--|--|--|
| Symbol Parameter Min Max Unit                              |                                                                   |    |     |    |  |  |  |  |
| t <sub>AF</sub>                                            | Pulse width of spikes that are<br>suppressed by the analog filter | 50 | 260 | ns |  |  |  |  |

1. Guaranteed by design.





<sup>1.</sup> Rs: Series protection resistors, Rp: Pull-up resistors, VDD\_I2C: I2C bus supply.



3. Channels available on PA2, PA6, PB1, PB12.

| Symbol                                             | Parameter               | C                                                                                          |                     | Min<br>(3)          | Тур  | Max<br>(3) | Unit |        |
|----------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------|---------------------|---------------------|------|------------|------|--------|
|                                                    |                         |                                                                                            | Single ended        | Fast channel 5.1 Ms | -    | ±3.5       | ±4.5 |        |
| ст                                                 | Total                   | d                                                                                          | Single ended        | Slow channel 4.8 Ms | -    | ±4         | ±4.5 |        |
| error                                              |                         | Differential                                                                               | Fast channel 5.1 Ms | -                   | ±3   | ±3         |      |        |
|                                                    |                         | Dillerential                                                                               | Slow channel 4.8 Ms | -                   | ±3   | ±3         |      |        |
|                                                    |                         |                                                                                            | Single ended        | Fast channel 5.1 Ms | -    | ±1         | ±1.5 |        |
| ГО                                                 | Offect error            |                                                                                            | Single ended        | Slow channel 4.8 Ms | -    | ±1         | ±2.5 |        |
| EO                                                 | Oliset entor            |                                                                                            | Differential        | Fast channel 5.1 Ms | -    | ±1         | ±1.5 |        |
|                                                    |                         |                                                                                            | Dillerential        | Slow channel 4.8 Ms | -    | ±1         | ±1.5 |        |
|                                                    |                         |                                                                                            | Cingle and d        | Fast channel 5.1 Ms | -    | ±3         | ±4   |        |
| EG Gain error                                      |                         | Single ended                                                                               | Slow channel 4.8 Ms | -                   | ±3.5 | ±4         |      |        |
|                                                    | Gain error              |                                                                                            | Differential        | Fast channel 5.1 Ms | -    | ±1.5       | ±2.5 | - LSB  |
|                                                    |                         |                                                                                            |                     | Slow channel 4.8 Ms | -    | ±2         | ±2.5 |        |
| Differential<br>ED linearity<br>error              | ADC clock freq. ≤72 MHz | Cingle and d                                                                               | Fast channel 5.1 Ms | -                   | ±1   | ±1.5       | 1    |        |
|                                                    | Differential            | erential Sampling freq. ≤ 5 Msps<br>arity $V_{DDA} = V_{REF+} = 3.3 V$<br>or $25^{\circ}C$ | Single ended        | Slow channel 4.8 Ms | -    | ±1         | ±1.5 | -      |
|                                                    | error                   |                                                                                            | Differential        | Fast channel 5.1 Ms | -    | ±1         | ±1   |        |
|                                                    | 100-pin package         | Dillerential                                                                               | Slow channel 4.8 Ms | -                   | ±1   | ±1         | -    |        |
| Integral                                           |                         | Single ended                                                                               | Fast channel 5.1 Ms | -                   | ±1.5 | ±2         |      |        |
|                                                    |                         |                                                                                            | Slow channel 4.8 Ms | -                   | ±1.5 | ±3         |      |        |
|                                                    | error                   | 1                                                                                          |                     | Fast channel 5.1 Ms | -    | ±1         | ±1.5 | -      |
|                                                    |                         |                                                                                            | Dillerential        | Slow channel 4.8 Ms | -    | ±1         | ±1.5 |        |
|                                                    |                         |                                                                                            | Cingle and d        | Fast channel 5.1 Ms | 10.7 | 10.8       | -    | - bits |
| ENOB <sup>(4)</sup> Effective<br>number of<br>bits | Effective               |                                                                                            | Single ended        | Slow channel 4.8 Ms | 10.7 | 10.8       | -    |        |
|                                                    | bits                    |                                                                                            | Differential        | Fast channel 5.1 Ms | 11.2 | 11.3       | -    |        |
|                                                    |                         |                                                                                            | Differential        | Slow channel 4.8 Ms | 11.1 | 11.3       | -    |        |
|                                                    | 0                       |                                                                                            | Oin als sudad       | Fast channel 5.1 Ms | 66   | 67         | -    |        |
|                                                    | noise and               |                                                                                            | Single ended        | Slow channel 4.8 Ms | 66   | 67         | -    | 1 _    |
| SINAD                                              | distortion              |                                                                                            | Differential        | Fast channel 5.1 Ms | 69   | 70         | -    | αв     |
| ratio                                              | ralio                   |                                                                                            | Dillerential        | Slow channel 4.8 Ms | 69   | 70         | -    |        |

|  | Table 70. | . ADC accuracy | y - limited test | conditions, | 100-pin | packages | (1)( | 2) |
|--|-----------|----------------|------------------|-------------|---------|----------|------|----|
|--|-----------|----------------|------------------|-------------|---------|----------|------|----|



## 6.3.19 DAC electrical specifications

| Symbol                               | Parameter                                                                                                                                                          | Conditions                                                                                                                                                |                             | Min | Тур                     | Мах                    | Unit |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----|-------------------------|------------------------|------|
| V <sub>DDA</sub>                     | Analog supply voltage                                                                                                                                              | -                                                                                                                                                         |                             | 2.4 | -                       | 3.6                    | V    |
| B (1)                                | Resistive load                                                                                                                                                     | DAC output Connected to V <sub>SSA</sub>                                                                                                                  |                             | 5   | -                       | -                      | kO   |
| I LOAD                               |                                                                                                                                                                    | buffer ON                                                                                                                                                 | Connected to $V_{DDA}$      | 25  | -                       | -                      | K22  |
| R <sub>0</sub> <sup>(1)</sup>        | Output impedance                                                                                                                                                   | DAC output buffer OFF                                                                                                                                     |                             | -   | -                       | 15                     | kΩ   |
| C <sub>LOAD</sub> <sup>(1)</sup>     | Capacitive load                                                                                                                                                    | DAC output                                                                                                                                                | buffer ON                   | -   | -                       | 50                     | pF   |
| V <sub>DAC_OUT</sub> <sup>(1)</sup>  | Voltage on DAC_OUT<br>output                                                                                                                                       | Corresponds to 12-bit input<br>code (0x0E0) to (0xF1C) at<br>$V_{DDA} = 3.6 V$<br>and (0x155) and (0xEAB) at<br>$V_{DDA} = 2.4 V DAC$ output buffer<br>ON |                             | 0.2 | -                       | V <sub>DDA</sub> – 0.2 | V    |
|                                      |                                                                                                                                                                    | DAC output                                                                                                                                                | -                           | 0.5 | V <sub>DDA</sub> - 1LSB | mV                     |      |
| I <sub></sub> (3)                    | DAC DC current                                                                                                                                                     | With no load<br>(0x800) on t                                                                                                                              | d, middle code<br>he input. | -   | -                       | 380                    | μA   |
| 'DDA                                 | mode (Standby mode) <sup>(2)</sup>                                                                                                                                 | With no load, worst code<br>(0xF1C) on the input.                                                                                                         |                             | -   | -                       | 480                    | μA   |
| <b>-</b> (3)                         | Differential non linearity                                                                                                                                         | Given for a 10-bit input code                                                                                                                             |                             | -   | -                       | ±0.5                   | LSB  |
| DNL <sup>(3)</sup>                   | Difference between two consecutive code-1LSB)                                                                                                                      | Given for a 12-bit input code                                                                                                                             |                             | -   | -                       | ±2                     | LSB  |
|                                      | Integral non linearity                                                                                                                                             | Given for a 10-bit input code                                                                                                                             |                             | -   | -                       | ±1                     | LSB  |
| INL <sup>(3)</sup>                   | INL <sup>(3)</sup> (difference between<br>measured value at Code i<br>and the value at Code i on a<br>line drawn between Code 0<br>and last Code 4095)             |                                                                                                                                                           | 12-bit input code           | -   | -                       | ±4                     | LSB  |
|                                      |                                                                                                                                                                    |                                                                                                                                                           | -                           | -   | -                       | ±10                    | mV   |
| Offset <sup>(3)</sup>                | Offset error (difference<br>between measured value at<br>Code (0x800) and the ideal                                                                                | Given for a 10-bit input code at<br>V <sub>DDA</sub> = 3.6 V                                                                                              |                             | -   | -                       | ±3                     | LSB  |
|                                      | value = $V_{DDA}/2$ )                                                                                                                                              | Given for a 12-bit input code at<br>V <sub>DDA</sub> = 3.6 V                                                                                              |                             | -   | -                       | ±12                    | LSB  |
| Gain error <sup>(3)</sup>            | Gain error                                                                                                                                                         | Given for a                                                                                                                                               | 12-bit input code           | -   | -                       | ±0.5                   | %    |
| t <sub>SETTLING</sub> <sup>(3)</sup> | Settling time (full scale: for a<br>12-bit input code transition<br>between the lowest and the<br>highest input codes when<br>DAC_OUT reaches final<br>value ±1LSB | C <sub>LOAD</sub>                                                                                                                                         | bF,<br>kΩ                   | -   | 3                       | 4                      | μs   |
| Update<br>rate <sup>(3)</sup>        | Max frequency for a correct<br>DAC_OUT change when<br>small variation in the input<br>code (from code i to i+1LSB)                                                 | C <sub>LOAD</sub> ⊈50 p<br>R <sub>LOAD</sub> ≥ 5                                                                                                          | ρF,<br>kΩ                   | -   | -                       | 1                      | MS/s |

#### Table 75. DAC characteristics



| Symbol            | Parameter                                      | Condition                                                             | Min | Тур      | Max                 | Unit             |  |
|-------------------|------------------------------------------------|-----------------------------------------------------------------------|-----|----------|---------------------|------------------|--|
|                   |                                                |                                                                       | -   | 2        | -                   | -                |  |
| PGA gain          |                                                |                                                                       | -   | 4        | -                   | -                |  |
|                   | Nor inverting gain value                       | -                                                                     | -   | 8        | -                   | -                |  |
|                   |                                                |                                                                       | -   | 16       | -                   | -                |  |
|                   |                                                | Gain=2                                                                | -   | 5.4/5.4  | -                   |                  |  |
| D                 | R2/R1 internal resistance values in            | Gain=4                                                                | -   | 16.2/5.4 | -                   | ko               |  |
| Rnetwork          | PGA mode <sup>(3)</sup>                        | Gain=8                                                                | -   | 37.8/5.4 | -                   | K22              |  |
|                   |                                                | Gain=16                                                               | -   | 40.5/2.7 | -                   |                  |  |
| PGA gain error    | ain error PGA gain error                       |                                                                       | -1% | -        | 1%                  |                  |  |
| I <sub>bias</sub> | OPAMP input bias current                       | -                                                                     | -   | -        | ±0.2 <sup>(4)</sup> | μA               |  |
|                   |                                                | PGA Gain = 2,<br>Cload = 50pF,<br>Rload = 4 K $\Omega$                | -   | 4        | -                   |                  |  |
|                   | PGA bandwidth for different non inverting gain | PGA Gain = 4,<br>Cload = 50pF,<br>Rload = 4 KΩ                        | -   | 2        | -                   |                  |  |
| PGA BW            |                                                | PGA Gain = 8,<br>Cload = 50pF,<br>Rload = 4 KΩ                        | -   | 1        | -                   | - MHZ            |  |
|                   |                                                | PGA Gain = 16,<br>Cload = 50pF,<br>Rload = 4 KΩ                       | -   | 0.5      | -                   |                  |  |
|                   |                                                | <ul> <li>@ 1KHz, Output</li> <li>loaded with</li> <li>4 KΩ</li> </ul> | -   | 109      | -                   |                  |  |
| en                | Voltage noise density                          | @ 10KHz,<br>Output loaded<br>with 4 KΩ                                | -   | 43       | -                   | <u>nV</u><br>√Hz |  |

Table 77. Operational amplifier characteristics<sup>(1)</sup> (continued)

1. Guaranteed by design.

2. The saturation voltage can be also limited by the lload (drive current).

 R2 is the internal resistance between OPAMP output and OPAMP inverting input. R1 is the internal resistance between OPAMP inverting input and ground. The PGA gain =1+R2/R1

4. Mostly TTa I/O leakage, when used in analog mode.



## 6.3.23 V<sub>BAT</sub> monitoring characteristics

| Symbol                                | Parameter                                                           | Min | Тур | Max | Unit |
|---------------------------------------|---------------------------------------------------------------------|-----|-----|-----|------|
| R                                     | Resistor bridge for V <sub>BAT</sub>                                | -   | 50  | -   | KΩ   |
| Q                                     | Ratio on V <sub>BAT</sub> measurement                               | -   | 2   | -   |      |
| Er <sup>(1)</sup>                     | Error on Q                                                          | -1  | -   | +1  | %    |
| T <sub>S_vbat</sub> <sup>(1)(2)</sup> | ADC sampling time when reading the V <sub>BAT</sub><br>1mV accuracy | 2.2 | -   | -   | μs   |

Table 80. V<sub>BAT</sub> monitoring characteristics

1. Guaranteed by design.

2. Shortest sampling time can be determined in the application by multiple iterations.



#### **Device marking**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.



Figure 41. LQFP100 – 14 x 14 mm, low-profile quad flat package top view example

 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



# 7.3 LQFP48 – 7 x 7 mm, low-profile quad flat package information



Figure 45. LQFP48 – 7 x 7 mm, low-profile quad flat package outline

1. Drawing is not to scale.



| Symbol |      | millimeters |      | inches <sup>(1)</sup> |        |        |  |
|--------|------|-------------|------|-----------------------|--------|--------|--|
| Symbol | Min  | Тур         | Max  | Min                   | Тур    | Мах    |  |
| A      | -    | -           | 1.60 | -                     | -      | 0.0630 |  |
| A1     | 0.05 | -           | 0.15 | 0.0020                | -      | 0.0059 |  |
| A2     | 1.35 | 1.40        | 1.45 | 0.0531                | 0.0551 | 0.0571 |  |
| b      | 0.17 | 0.22        | 0.27 | 0.0067                | 0.0087 | 0.0106 |  |
| С      | 0.09 | -           | 0.20 | 0.0035                | -      | 0.0079 |  |
| D      | 8.80 | 9.00        | 9.20 | 0.3465                | 0.3543 | 0.3622 |  |
| D1     | 6.80 | 7.00        | 7.20 | 0.2677                | 0.2756 | 0.2835 |  |
| D3     | -    | 5.50        | -    | -                     | 0.2165 | -      |  |
| E      | 8.80 | 9.00        | 9.20 | 0.3465                | 0.3543 | 0.3622 |  |



| Cumhal             |       | millimeters |       |        |        |        |
|--------------------|-------|-------------|-------|--------|--------|--------|
| Symbol             | Min   | Тур         | Max   | Тур    | Min    | Мах    |
| А                  | 0.525 | 0.555       | 0.585 | 0.0207 | 0.0219 | 0.0230 |
| A1                 | -     | 0.17        | -     | -      | 0.0067 | -      |
| A2                 | -     | 0.38        | -     | -      | 0.0150 | -      |
| A3 <sup>(2)</sup>  | -     | 0.025       | -     | -      | 0.0010 | -      |
| Ø b <sup>(3)</sup> | 0.22  | 0.25        | 0.28  | -      | 0.0098 | 0.0110 |
| D                  | 4.166 | 4.201       | 4.236 | -      | 0.1654 | 0.1668 |
| E                  | 4.628 | 4.663       | 4.698 | -      | 0.1836 | 0.1850 |
| е                  | -     | 0.4         | -     | -      | 0.0157 | -      |
| e1                 | -     | 3.6         | -     | -      | 0.1417 | -      |
| e2                 | -     | 3.6         | -     | -      | 0.1417 | -      |
| F                  | -     | 0.3005      | -     | -      | 0.0118 | -      |
| G                  | -     | 0.5315      | -     | -      | 0.0209 | -      |
| N                  | -     | 100         | -     | -      | 3.9370 | -      |
| aaa                | -     | 0.1         | -     | -      | 0.0039 | -      |
| bbb                | -     | 0.1         | -     | -      | 0.0039 | -      |
| CCC                | -     | 0.1         | -     | -      | 0.0039 | -      |
| ddd                | -     | 0.05        | -     | -      | 0.0020 | -      |
| eee                | -     | 0.05        | -     | -      | 0.0020 | -      |

## Table 84. WLCSP100 – 100L, 4.166 x 4.628 mm 0.4 mm pitch wafer level chip scale package mechanical data

1. Values in inches are converted from mm and rounded to 4 decimal digits.

2. Back side coating.

3. Dimension is measured at the maximum bump diameter parallel to primary datum Z.



| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17-Apr-2015 | 11       | Updated Section 7: Package information: with new package information<br>structure adding 1 sub paragraph for each package.<br>Updated Figure 41: LQFP100 – 14 x 14 mm, low-profile quad flat<br>package top view example removing gate mark.<br>Added note for all packages about the device marking orientation: "the<br>following figure gives an example of topside marking orientation versus<br>pin 1 identifier location".<br>Updated Table 82: LQFP64 – 10 x 10 mm, low-profile quad flat package<br>mechanical data.                                                                                                                                                                                                                                                                                                                                         |
| 11-Dec-2015 | 12       | <ul> <li>Added WLCSP100:</li> <li>Updated cover page.</li> <li>Updated Table 2: STM32F303xB/STM32F303xC family device features and peripheral counts.</li> <li>Added Figure 7: STM32F303xB/STM32F303xC WLCSP100 pinout.</li> <li>Updated Table 13: STM32F303xB/STM32F303xC pin definitions.</li> <li>Updated Table 24: General operating conditions.</li> <li>Added Section 7.4: WLCSP100 - 0.4 mm pitch wafer level chip scale package information.</li> <li>Updated Table 86: Package thermal characteristics.</li> <li>Updated Table 87: Ordering information scheme.</li> <li>Updated Figure 4, Figure 5, Figure 6, Table 13 and Table 22 removing all VDD and VSS indexes.</li> <li>Updated Table 68: ADC characteristics adding V<sub>REF-</sub> negative voltage reference.</li> <li>Update Table 21: Voltage characteristics adding table note 4.</li> </ul> |

| Table 66. Document revision mistory (continueu) | Table 88. | Document | revision | history | (continued) |
|-------------------------------------------------|-----------|----------|----------|---------|-------------|
|-------------------------------------------------|-----------|----------|----------|---------|-------------|



#### IMPORTANT NOTICE – PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics – All rights reserved

DocID023353 Rev 13

