

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

ĿXFI

| Product Status                 | Active                                                                    |
|--------------------------------|---------------------------------------------------------------------------|
| Number of LABs/CLBs            | -                                                                         |
| Number of Logic Elements/Cells | 260                                                                       |
| Total RAM Bits                 | -                                                                         |
| Number of I/O                  | 34                                                                        |
| Number of Gates                | 10000                                                                     |
| Voltage - Supply               | 1.14V ~ 1.575V                                                            |
| Mounting Type                  | Surface Mount                                                             |
| Operating Temperature          | -20°C ~ 85°C (TJ)                                                         |
| Package / Case                 | 48-VFQFN Exposed Pad                                                      |
| Supplier Device Package        | 48-QFN (6x6)                                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/agln010v2-qng48 |
|                                |                                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **IGLOO nano Device Status**

| IGLOO nano Devices | Status                           | IGLOO nano-Z Devices | Status                           |
|--------------------|----------------------------------|----------------------|----------------------------------|
| AGLN010            | Production                       |                      |                                  |
| AGLN015            | Not recommended for new designs. |                      |                                  |
| AGLN020            | Production                       |                      |                                  |
|                    |                                  | AGLN030Z             | Not recommended for new designs. |
| AGLN060            | Production                       | AGLN060Z             | Not recommended for new designs. |
| AGLN125            | Production                       | AGLN125Z             | Not recommended for new designs. |
| AGLN250            | Production                       | AGLN250Z             | Not recommended for new designs. |

# **Device Marking**

Microsemi normally topside marks the full ordering part number on each device. There are some exceptions to this, such as some of the Z feature grade nano devices, the V2 designator for IGLOO devices, and packages where space is physically limited. Packages that have limited characters available are UC36, UC81, CS81, QN48, QN68, and QFN132. On these specific packages, a subset of the device marking will be used that includes the required legal information and as much of the part number as allowed by character limitation of the device. In this case, devices will have a truncated device marking and may exclude the applications markings, such as the I designator for Industrial Devices or the ES designator for Engineering Samples.

Figure 1 shows an example of device marking based on the AGLN250V2-CSG81. The actual mark will vary by the device/package combination ordered.



Figure 1 • Example of Device Marking for Small Form Factor Packages



### **Flash Advantages**

### Low Power

Flash-based IGLOO nano devices exhibit power characteristics similar to those of an ASIC, making them an ideal choice for power-sensitive applications. IGLOO nano devices have only a very limited power-on current surge and no high-current transition period, both of which occur on many FPGAs.

IGLOO nano devices also have low dynamic power consumption to further maximize power savings; power is reduced even further by the use of a 1.2 V core voltage.

Low dynamic power consumption, combined with low static power consumption and Flash\*Freeze technology, gives the IGLOO nano device the lowest total system power offered by any FPGA.

#### Security

Nonvolatile, flash-based IGLOO nano devices do not require a boot PROM, so there is no vulnerable external bitstream that can be easily copied. IGLOO nano devices incorporate FlashLock, which provides a unique combination of reprogrammability and design security without external overhead, advantages that only an FPGA with nonvolatile flash programming can offer.

IGLOO nano devices utilize a 128-bit flash-based lock and a separate AES key to provide the highest level of security in the FPGA industry for programmed intellectual property and configuration data. In addition, all FlashROM data in IGLOO nano devices can be encrypted prior to loading, using the industry-leading AES-128 (FIPS192) bit block cipher encryption standard. AES was adopted by the National Institute of Standards and Technology (NIST) in 2000 and replaces the 1977 DES standard. IGLOO nano devices have a built-in AES decryption engine and a flash-based AES key that make them the most comprehensive programmable logic device security solution available today. IGLOO nano devices with AES-based security provide a high level of protection for remote field updates over public networks such as the Internet, and are designed to ensure that valuable IP remains out of the hands of system overbuilders, system cloners, and IP thieves.

Security, built into the FPGA fabric, is an inherent component of IGLOO nano devices. The flash cells are located beneath seven metal layers, and many device design and layout techniques have been used to make invasive attacks extremely difficult. IGLOO nano devices, with FlashLock and AES security, are unique in being highly resistant to both invasive and noninvasive attacks. Your valuable IP is protected with industry-standard security, making remote ISP possible. An IGLOO nano device provides the best available security for programmable logic designs.

### Single Chip

Flash-based FPGAs store their configuration information in on-chip flash cells. Once programmed, the configuration data is an inherent part of the FPGA structure, and no external configuration data needs to be loaded at system power-up (unlike SRAM-based FPGAs). Therefore, flash-based IGLOO nano FPGAs do not require system configuration components such as EEPROMs or microcontrollers to load device configuration data. This reduces bill-of-materials costs and PCB area, and increases security and system reliability.

### Instant On

Microsemi flash-based IGLOO nano devices support Level 0 of the Instant On classification standard. This feature helps in system component initialization, execution of critical tasks before the processor wakes up, setup and configuration of memory blocks, clock generation, and bus activity management. The Instant On feature of flash-based IGLOO nano devices greatly simplifies total system design and reduces total system cost, often eliminating the need for CPLDs and clock generation PLLs. In addition, glitches and brownouts in system power will not corrupt the IGLOO nano device's flash configuration, and unlike SRAM-based FPGAs, the device will not have to be reloaded when system power is restored. This enables the reduction or complete removal of the configuration PROM, expensive voltage monitor, brownout detection, and clock generator devices from the PCB design. Flash-based IGLOO nano devices simplify total system design and reduce cost and design risk while increasing system reliability and improving system initialization time.

IGLOO nano flash FPGAs enable the user to quickly enter and exit Flash\*Freeze mode. This is done almost instantly (within 1  $\mu$ s) and the device retains configuration and data in registers and RAM. Unlike SRAM-based FPGAs, the device does not need to reload configuration and design state from external memory components; instead it retains all necessary information to resume operation immediately.

IGLOO nano DC and Switching Characteristics

|                                           | Core<br>Voltage  | AGLN010 | AGLN015 | AGLN020 | AGLN060 | AGLN125 | AGLN250 | Units |
|-------------------------------------------|------------------|---------|---------|---------|---------|---------|---------|-------|
| VCCI= 1.2 V (per bank)<br>Typical (25°C)  | 1.2 V            | 1.7     | 1.7     | 1.7     | 1.7     | 1.7     | 1.7     | μA    |
| VCCI = 1.5 V (per bank)<br>Typical (25°C) | 1.2 V /<br>1.5 V | 1.8     | 1.8     | 1.8     | 1.8     | 1.8     | 1.8     | μA    |
| VCCI = 1.8 V (per bank)<br>Typical (25°C) | 1.2 V /<br>1.5 V | 1.9     | 1.9     | 1.9     | 1.9     | 1.9     | 1.9     | μA    |
| VCCI = 2.5 V (per bank)<br>Typical (25°C) | 1.2 V /<br>1.5 V | 2.2     | 2.2     | 2.2     | 2.2     | 2.2     | 2.2     | μA    |
| VCCI = 3.3 V (per bank)<br>Typical (25°C) | 1.2 V /<br>1.5 V | 2.5     | 2.5     | 2.5     | 2.5     | 2.5     | 2.5     | μA    |

### Table 2-10 • Quiescent Supply Current (IDD) Characteristics, IGLOO nano Sleep Mode\*

Note: \*I<sub>DD</sub> = N<sub>BANKS</sub> \* I<sub>CCI</sub>.

#### Table 2-11 • Quiescent Supply Current (IDD) Characteristics, IGLOO nano Shutdown Mode

|                   | Core Voltage  | AGLN010 | AGLN015 | AGLN020 | AGLN060 | AGLN125 | AGLN250 | Units |
|-------------------|---------------|---------|---------|---------|---------|---------|---------|-------|
| Typical<br>(25°C) | 1.2 V / 1.5 V | 0       | 0       | 0       | 0       | 0       | 0       | μA    |

#### Table 2-12 • Quiescent Supply Current (IDD), No IGLOO nano Flash\*Freeze Mode<sup>1</sup>

|                                                   | Core<br>Voltage | AGLN010 | AGLN015 | AGLN020 | AGLN060 | AGLN125 | AGLN250 | Units |
|---------------------------------------------------|-----------------|---------|---------|---------|---------|---------|---------|-------|
| ICCA Current <sup>2</sup>                         |                 | •       |         |         |         |         |         |       |
| Typical (25°C)                                    | 1.2 V           | 3.7     | 5       | 5       | 10      | 13      | 18      | μA    |
|                                                   | 1.5 V           | 8       | 14      | 14      | 20      | 28      | 44      | μΑ    |
| ICCI or IJTAG Current                             |                 |         |         |         |         |         |         |       |
| VCCI / VJTAG = 1.2 V (per<br>bank) Typical (25°C) | 1.2 V           | 1.7     | 1.7     | 1.7     | 1.7     | 1.7     | 1.7     | μA    |
| VCCI / VJTAG = 1.5 V (per<br>bank) Typical (25°C) | 1.2 V / 1.5 V   | 1.8     | 1.8     | 1.8     | 1.8     | 1.8     | 1.8     | μA    |
| VCCI / VJTAG = 1.8 V (per<br>bank) Typical (25°C) | 1.2 V / 1.5 V   | 1.9     | 1.9     | 1.9     | 1.9     | 1.9     | 1.9     | μA    |
| VCCI / VJTAG = 2.5 V (per<br>bank) Typical (25°C) | 1.2 V / 1.5 V   | 2.2     | 2.2     | 2.2     | 2.2     | 2.2     | 2.2     | μA    |
| VCCI / VJTAG = 3.3 V (per<br>bank) Typical (25°C) | 1.2 V / 1.5 V   | 2.5     | 2.5     | 2.5     | 2.5     | 2.5     | 2.5     | μA    |

Notes:

IDD = N<sub>BANKS</sub> \* ICCI + ICCA. JTAG counts as one bank when powered.
 Includes VCC, VCCPLL, and VPUMP currents.

IGLOO nano DC and Switching Characteristics





IGLOO nano Low Power Flash FPGAs



Figure 2-5 • Output Buffer Model and Delays (example)

IGLOO nano DC and Switching Characteristics

### Single-Ended I/O Characteristics

### 3.3 V LVTTL / 3.3 V LVCMOS

Low-Voltage Transistor–Transistor Logic (LVTTL) is a general purpose standard (EIA/JESD) for 3.3 V applications. It uses an LVTTL input buffer and push-pull output buffer.

| 3.3 V LVTTL /<br>3.3 V LVCMOS | v         | ΊL        | v         | н         | VOL       | VOH       | IOL | юн | IOSL                    | IOSH                    | IIL ¹           | IIH <sup>2</sup> |
|-------------------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----|----|-------------------------|-------------------------|-----------------|------------------|
| Drive<br>Strength             | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA  | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μA <sup>4</sup> | μA <sup>4</sup>  |
| 2 mA                          | -0.3      | 0.8       | 2         | 3.6       | 0.4       | 2.4       | 2   | 2  | 25                      | 27                      | 10              | 10               |
| 4 mA                          | -0.3      | 0.8       | 2         | 3.6       | 0.4       | 2.4       | 4   | 4  | 25                      | 27                      | 10              | 10               |
| 6 mA                          | -0.3      | 0.8       | 2         | 3.6       | 0.4       | 2.4       | 6   | 6  | 51                      | 54                      | 10              | 10               |
| 8 mA                          | -0.3      | 0.8       | 2         | 3.6       | 0.4       | 2.4       | 8   | 8  | 51                      | 54                      | 10              | 10               |

Table 2-34 • Minimum and Maximum DC Input and Output Levels

Notes:

1.  $I_{IL}$  is the input leakage current per I/O pin over recommended operating conditions where -0.3 < VIN < VIL.

 I<sub>IH</sub> is the input leakage current per I/O pin over recommended operating conditions where VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.

3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

4. Currents are measured at 85°C junction temperature.

5. Software default selection highlighted in gray.

Test Point 
$$rac{1}{5}$$
 pF  $R = 1 k$   
Datapath  $rac{1}{5}$  pF  $R = 1 k$   
Enable Path  $rac{1}{5}$  pF for  $t_{LZ} / t_{ZL} / t_{ZLS}$   
 $rac{1}{5}$  pF for  $t_{ZH} / t_{ZHS} / t_{ZL} / t_{ZLS}$ 

### Figure 2-7 • AC Loading

#### Table 2-35 • 3.3 V LVTTL/LVCMOS AC Waveforms, Measuring Points, and Capacitive Loads

| Input LOW (V) | Input HIGH (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) |
|---------------|----------------|----------------------|------------------------|
| 0             | 3.3            | 1.4                  | 5                      |

Note: \*Measuring point = Vtrip. See Table 2-23 on page 2-20 for a complete table of trip points.



Fully Registered I/O Buffers with Asynchronous Clear

Figure 2-13 • Timing Model of the Registered I/O Buffers with Asynchronous Clear

IGLOO nano DC and Switching Characteristics

#### 1.2 V DC Core Voltage

### Table 2-75 • Output Data Register Propagation Delays

#### Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V

| Parameter            | Description                                                          | Std. | Units |
|----------------------|----------------------------------------------------------------------|------|-------|
| t <sub>OCLKQ</sub>   | Clock-to-Q of the Output Data Register                               | 1.52 | ns    |
| tosud                | Data Setup Time for the Output Data Register                         | 1.15 | ns    |
| t <sub>OHD</sub>     | Data Hold Time for the Output Data Register                          | 0.00 | ns    |
| t <sub>OCLR2Q</sub>  | Asynchronous Clear-to-Q of the Output Data Register                  | 1.96 | ns    |
| t <sub>OPRE2Q</sub>  | Asynchronous Preset-to-Q of the Output Data Register                 | 1.96 | ns    |
| t <sub>OREMCLR</sub> | Asynchronous Clear Removal Time for the Output Data Register         | 0.00 | ns    |
| t <sub>ORECCLR</sub> | Asynchronous Clear Recovery Time for the Output Data Register        | 0.24 | ns    |
| t <sub>OREMPRE</sub> | Asynchronous Preset Removal Time for the Output Data Register        | 0.00 | ns    |
| t <sub>ORECPRE</sub> | Asynchronous Preset Recovery Time for the Output Data Register       | 0.24 | ns    |
| t <sub>OWCLR</sub>   | Asynchronous Clear Minimum Pulse Width for the Output Data Register  | 0.19 | ns    |
| t <sub>OWPRE</sub>   | Asynchronous Preset Minimum Pulse Width for the Output Data Register | 0.19 | ns    |
| t <sub>OCKMPWH</sub> | Clock Minimum Pulse Width HIGH for the Output Data Register          | 0.31 | ns    |
| t <sub>OCKMPWL</sub> | Clock Minimum Pulse Width LOW for the Output Data Register           | 0.28 | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values.

IGLOO nano DC and Switching Characteristics



### Figure 2-18 • Input DDR Timing Diagram

#### Timing Characteristics

1.5 V DC Core Voltage

| Table 2-79 • | Input DDR Propagation Delays                                              |  |
|--------------|---------------------------------------------------------------------------|--|
|              | Commercial-Case Conditions: $T_1 = 70^{\circ}$ C, Worst-Case VCC = 1.25 V |  |

| Parameter               | Description                                          | Std.   | Units |
|-------------------------|------------------------------------------------------|--------|-------|
| t <sub>DDRICLKQ1</sub>  | Clock-to-Out Out_QR for Input DDR                    | 0.48   | ns    |
| t <sub>DDRICLKQ2</sub>  | Clock-to-Out Out_QF for Input DDR                    | 0.65   | ns    |
| t <sub>DDRISUD1</sub>   | Data Setup for Input DDR (negedge)                   | 0.50   | ns    |
| t <sub>DDRISUD2</sub>   | Data Setup for Input DDR (posedge)                   | 0.40   | ns    |
| t <sub>DDRIHD1</sub>    | Data Hold for Input DDR (negedge)                    | 0.00   | ns    |
| t <sub>DDRIHD2</sub>    | Data Hold for Input DDR (posedge)                    | 0.00   | ns    |
| t <sub>DDRICLR2Q1</sub> | Asynchronous Clear-to-Out Out_QR for Input DDR       | 0.82   | ns    |
| t <sub>DDRICLR2Q2</sub> | Asynchronous Clear-to-Out Out_QF for Input DDR       | 0.98   | ns    |
| t <sub>DDRIREMCLR</sub> | Asynchronous Clear Removal Time for Input DDR        | 0.00   | ns    |
| t <sub>DDRIRECCLR</sub> | Asynchronous Clear Recovery Time for Input DDR       | 0.23   | ns    |
| t <sub>DDRIWCLR</sub>   | Asynchronous Clear Minimum Pulse Width for Input DDR | 0.19   | ns    |
| t <sub>DDRICKMPWH</sub> | Clock Minimum Pulse Width HIGH for Input DDR         | 0.31   | ns    |
| t <sub>DDRICKMPWL</sub> | Clock Minimum Pulse Width LOW for Input DDR          | 0.28   | ns    |
| F <sub>DDRIMAX</sub>    | Maximum Frequency for Input DDR                      | 250.00 | MHz   |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values.

# **Embedded SRAM and FIFO Characteristics**



### SRAM

Figure 2-27 • RAM Models

IGLOO nano DC and Switching Characteristics

### Timing Waveforms







Figure 2-29 • RAM Read for Pipelined Output. Applicable to Both RAM4K9 and RAM512x18.

IGLOO nano DC and Switching Characteristics

# **JTAG 1532 Characteristics**

JTAG timing delays do not include JTAG I/Os. To obtain complete JTAG timing, add I/O buffer delays to the corresponding standard selected; refer to the I/O timing characteristics in the "User I/O Characteristics" section on page 2-15 for more details.

### **Timing Characteristics**

1.5 V DC Core Voltage

#### Table 2-110 • JTAG 1532

#### Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V

| Parameter            | Description                 | Std.  | Units |
|----------------------|-----------------------------|-------|-------|
| t <sub>DISU</sub>    | Test Data Input Setup Time  | 1.00  | ns    |
| t <sub>DIHD</sub>    | Test Data Input Hold Time   | 2.00  | ns    |
| t <sub>TMSSU</sub>   | Test Mode Select Setup Time | 1.00  | ns    |
| t <sub>TMDHD</sub>   | Test Mode Select Hold Time  | 2.00  | ns    |
| t <sub>тск2Q</sub>   | Clock to Q (data out)       | 8.00  | ns    |
| t <sub>RSTB2Q</sub>  | Reset to Q (data out)       | 25.00 | ns    |
| F <sub>TCKMAX</sub>  | TCK Maximum Frequency       | 15    | MHz   |
| t <sub>TRSTREM</sub> | ResetB Removal Time         | 0.58  | ns    |
| t <sub>TRSTREC</sub> | ResetB Recovery Time        | 0.00  | ns    |
| t <sub>TRSTMPW</sub> | ResetB Minimum Pulse        | TBD   | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

#### 1.2 V DC Core Voltage

#### *Table 2-111* • JTAG 1532

#### Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V

| Parameter            | Description                 | Std.  | Units |
|----------------------|-----------------------------|-------|-------|
| t <sub>DISU</sub>    | Test Data Input Setup Time  | 1.50  | ns    |
| t <sub>DIHD</sub>    | Test Data Input Hold Time   | 3.00  | ns    |
| t <sub>TMSSU</sub>   | Test Mode Select Setup Time | 1.50  | ns    |
| t <sub>TMDHD</sub>   | Test Mode Select Hold Time  | 3.00  | ns    |
| t <sub>TCK2Q</sub>   | Clock to Q (data out)       | 11.00 | ns    |
| t <sub>RSTB2Q</sub>  | Reset to Q (data out)       | 30.00 | ns    |
| F <sub>TCKMAX</sub>  | TCK Maximum Frequency       | 9.00  | MHz   |
| t <sub>TRSTREM</sub> | ResetB Removal Time         | 1.18  | ns    |
| t <sub>TRSTREC</sub> | ResetB Recovery Time        | 0.00  | ns    |
| t <sub>TRSTMPW</sub> | ResetB Minimum Pulse        | TBD   | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

# 4 – Package Pin Assignments

# UC36



Note: This is the bottom view of the package.

### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx.



Package Pin Assignments

# **CS81**



Note: This is the bottom view of the package.

### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx.



Package Pin Assignments

| QN68       |                     | QN68       |                     |  |  |
|------------|---------------------|------------|---------------------|--|--|
| Pin Number | AGLN020<br>Function | Pin Number | AGLN020<br>Function |  |  |
| 1          | IO60RSB2            | 36         | TDO                 |  |  |
| 2          | IO54RSB2            | 37         | TRST                |  |  |
| 3          | IO52RSB2            | 38         | VJTAG               |  |  |
| 4          | IO50RSB2            | 39         | IO17RSB0            |  |  |
| 5          | IO49RSB2            | 40         | IO16RSB0            |  |  |
| 6          | GEC0/IO48RSB2       | 41         | GDA0/IO15RSB0       |  |  |
| 7          | GEA0/IO47RSB2       | 42         | GDC0/IO14RSB0       |  |  |
| 8          | VCC                 | 43         | IO13RSB0            |  |  |
| 9          | GND                 | 44         | VCCIB0              |  |  |
| 10         | VCCIB2              | 45         | GND                 |  |  |
| 11         | IO46RSB2            | 46         | VCC                 |  |  |
| 12         | IO45RSB2            | 47         | IO12RSB0            |  |  |
| 13         | IO44RSB2            | 48         | IO11RSB0            |  |  |
| 14         | IO43RSB2            | 49         | IO09RSB0            |  |  |
| 15         | IO42RSB2            | 50         | IO05RSB0            |  |  |
| 16         | IO41RSB2            | 51         | IO00RSB0            |  |  |
| 17         | IO40RSB2            | 52         | IO07RSB0            |  |  |
| 18         | FF/IO39RSB1         | 53         | IO03RSB0            |  |  |
| 19         | IO37RSB1            | 54         | IO18RSB1            |  |  |
| 20         | IO35RSB1            | 55         | IO20RSB1            |  |  |
| 21         | IO33RSB1            | 56         | IO22RSB1            |  |  |
| 22         | IO31RSB1            | 57         | IO24RSB1            |  |  |
| 23         | IO30RSB1            | 58         | IO28RSB1            |  |  |
| 24         | VCC                 | 59         | NC                  |  |  |
| 25         | GND                 | 60         | GND                 |  |  |
| 26         | VCCIB1              | 61         | NC                  |  |  |
| 27         | IO27RSB1            | 62         | IO32RSB1            |  |  |
| 28         | IO25RSB1            | 63         | IO34RSB1            |  |  |
| 29         | IO23RSB1            | 64         | IO36RSB1            |  |  |
| 30         | IO21RSB1            | 65         | IO61RSB2            |  |  |
| 31         | IO19RSB1            | 66         | IO58RSB2            |  |  |
| 32         | ТСК                 | 67         | IO56RSB2            |  |  |
| 33         | TDI                 | 68         | IO63RSB2            |  |  |
| 34         | TMS                 |            | •                   |  |  |
| 35         | VPUMP               |            |                     |  |  |



Package Pin Assignments

# VQ100



Note: This is the top view of the package.

### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx.

IGLOO nano Low Power Flash FPGAs

| VQ100      |                      |            | VQ100                |            | VQ100                |  |
|------------|----------------------|------------|----------------------|------------|----------------------|--|
| Pin Number | AGLN030Z<br>Function | Pin Number | AGLN030Z<br>Function | Pin Number | AGLN030Z<br>Function |  |
| 1          | GND                  | 36         | IO51RSB1             | 71         | IO29RSB0             |  |
| 2          | IO82RSB1             | 37         | VCC                  | 72         | IO28RSB0             |  |
| 3          | IO81RSB1             | 38         | GND                  | 73         | IO27RSB0             |  |
| 4          | IO80RSB1             | 39         | VCCIB1               | 74         | IO26RSB0             |  |
| 5          | IO79RSB1             | 40         | IO49RSB1             | 75         | IO25RSB0             |  |
| 6          | IO78RSB1             | 41         | IO47RSB1             | 76         | IO24RSB0             |  |
| 7          | IO77RSB1             | 42         | IO46RSB1             | 77         | IO23RSB0             |  |
| 8          | IO76RSB1             | 43         | IO45RSB1             | 78         | IO22RSB0             |  |
| 9          | GND                  | 44         | IO44RSB1             | 79         | IO21RSB0             |  |
| 10         | IO75RSB1             | 45         | IO43RSB1             | 80         | IO20RSB0             |  |
| 11         | IO74RSB1             | 46         | IO42RSB1             | 81         | IO19RSB0             |  |
| 12         | GEC0/IO73RSB1        | 47         | TCK                  | 82         | IO18RSB0             |  |
| 13         | GEA0/IO72RSB1        | 48         | TDI                  | 83         | IO17RSB0             |  |
| 14         | GEB0/IO71RSB1        | 49         | TMS                  | 84         | IO16RSB0             |  |
| 15         | IO70RSB1             | 50         | NC                   | 85         | IO15RSB0             |  |
| 16         | IO69RSB1             | 51         | GND                  | 86         | IO14RSB0             |  |
| 17         | VCC                  | 52         | VPUMP                | 87         | VCCIB0               |  |
| 18         | VCCIB1               | 53         | NC                   | 88         | GND                  |  |
| 19         | IO68RSB1             | 54         | TDO                  | 89         | VCC                  |  |
| 20         | IO67RSB1             | 55         | TRST                 | 90         | IO12RSB0             |  |
| 21         | IO66RSB1             | 56         | VJTAG                | 91         | IO10RSB0             |  |
| 22         | IO65RSB1             | 57         | IO41RSB0             | 92         | IO08RSB0             |  |
| 23         | IO64RSB1             | 58         | IO40RSB0             | 93         | IO07RSB0             |  |
| 24         | IO63RSB1             | 59         | IO39RSB0             | 94         | IO06RSB0             |  |
| 25         | IO62RSB1             | 60         | IO38RSB0             | 95         | IO05RSB0             |  |
| 26         | IO61RSB1             | 61         | IO37RSB0             | 96         | IO04RSB0             |  |
| 27         | FF/IO60RSB1          | 62         | IO36RSB0             | 97         | IO03RSB0             |  |
| 28         | IO59RSB1             | 63         | GDB0/IO34RSB0        | 98         | IO02RSB0             |  |
| 29         | IO58RSB1             | 64         | GDA0/IO33RSB0        | 99         | IO01RSB0             |  |
| 30         | IO57RSB1             | 65         | GDC0/IO32RSB0        | 100        | IO00RSB0             |  |
| 31         | IO56RSB1             | 66         | VCCIB0               |            |                      |  |
| 32         | IO55RSB1             | 67         | GND                  |            |                      |  |
| 33         | IO54RSB1             | 68         | VCC                  |            |                      |  |
| 34         | IO53RSB1             | 69         | IO31RSB0             |            |                      |  |
| 35         | IO52RSB1             | 70         | IO30RSB0             |            |                      |  |
|            |                      |            |                      |            |                      |  |

IGLOO nano Low Power Flash FPGAs

| VQ100         |                   |               | VQ100             | VQ100         |                   |
|---------------|-------------------|---------------|-------------------|---------------|-------------------|
| Pin<br>Number | AGLN125Z Function | Pin<br>Number | AGLN125Z Function | Pin<br>Number | AGLN125Z Function |
| 1             | GND               | 36            | IO93RSB1          | 71            | GBB2/IO43RSB0     |
| 2             | GAA2/IO67RSB1     | 37            | VCC               | 72            | IO42RSB0          |
| 3             | IO68RSB1          | 38            | GND               | 73            | GBA2/IO41RSB0     |
| 4             | GAB2/IO69RSB1     | 39            | VCCIB1            | 74            | VMV0              |
| 5             | IO132RSB1         | 40            | IO87RSB1          | 75            | GNDQ              |
| 6             | GAC2/IO131RSB1    | 41            | IO84RSB1          | 76            | GBA1/IO40RSB0     |
| 7             | IO130RSB1         | 42            | IO81RSB1          | 77            | GBA0/IO39RSB0     |
| 8             | IO129RSB1         | 43            | IO75RSB1          | 78            | GBB1/IO38RSB0     |
| 9             | GND               | 44            | GDC2/IO72RSB1     | 79            | GBB0/IO37RSB0     |
| 10            | GFB1/IO124RSB1    | 45            | GDB2/IO71RSB1     | 80            | GBC1/IO36RSB0     |
| 11            | GFB0/IO123RSB1    | 46            | GDA2/IO70RSB1     | 81            | GBC0/IO35RSB0     |
| 12            | VCOMPLF           | 47            | ТСК               | 82            | IO32RSB0          |
| 13            | GFA0/IO122RSB1    | 48            | TDI               | 83            | IO28RSB0          |
| 14            | VCCPLF            | 49            | TMS               | 84            | IO25RSB0          |
| 15            | GFA1/IO121RSB1    | 50            | VMV1              | 85            | IO22RSB0          |
| 16            | GFA2/IO120RSB1    | 51            | GND               | 86            | IO19RSB0          |
| 17            | VCC               | 52            | VPUMP             | 87            | VCCIB0            |
| 18            | VCCIB1            | 53            | NC                | 88            | GND               |
| 19            | GEC0/IO111RSB1    | 54            | TDO               | 89            | VCC               |
| 20            | GEB1/IO110RSB1    | 55            | TRST              | 90            | IO15RSB0          |
| 21            | GEB0/IO109RSB1    | 56            | VJTAG             | 91            | IO13RSB0          |
| 22            | GEA1/IO108RSB1    | 57            | GDA1/IO65RSB0     | 92            | IO11RSB0          |
| 23            | GEA0/IO107RSB1    | 58            | GDC0/IO62RSB0     | 93            | IO09RSB0          |
| 24            | VMV1              | 59            | GDC1/IO61RSB0     | 94            | IO07RSB0          |
| 25            | GNDQ              | 60            | GCC2/IO59RSB0     | 95            | GAC1/IO05RSB0     |
| 26            | GEA2/IO106RSB1    | 61            | GCB2/IO58RSB0     | 96            | GAC0/IO04RSB0     |
| 27            | FF/GEB2/IO105RSB1 | 62            | GCA0/IO56RSB0     | 97            | GAB1/IO03RSB0     |
| 28            | GEC2/IO104RSB1    | 63            | GCA1/IO55RSB0     | 98            | GAB0/IO02RSB0     |
| 29            | IO102RSB1         | 64            | GCC0/IO52RSB0     | 99            | GAA1/IO01RSB0     |
| 30            | IO100RSB1         | 65            | GCC1/IO51RSB0     | 100           | GAA0/IO00RSB0     |
| 31            | IO99RSB1          | 66            | VCCIB0            |               |                   |
| 32            | IO97RSB1          | 67            | GND               |               |                   |
| 33            | IO96RSB1          | 68            | VCC               |               |                   |
| 34            | IO95RSB1          | 69            | IO47RSB0          |               |                   |
| 35            | IO94RSB1          | 70            | GBC2/IO45RSB0     |               |                   |



Datasheet Information

# **Datasheet Categories**

### Categories

In order to provide the latest information to designers, some datasheet parameters are published before data has been fully characterized from silicon devices. The data provided for a given device, as highlighted in the "IGLOO nano Device Status" table on page III, is designated as either "Product Brief," "Advance," "Preliminary," or "Production." The definitions of these categories are as follows:

### **Product Brief**

The product brief is a summarized version of a datasheet (advance or production) and contains general product information. This document gives an overview of specific device and family information.

### Advance

This version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production. This label only applies to the DC and Switching Characteristics chapter of the datasheet and will only be used when the data has not been fully characterized.

### Preliminary

The datasheet contains information based on simulation and/or initial characterization. The information is believed to be correct, but changes are possible.

### Unmarked (production)

This version contains information that is considered to be final.

### **Export Administration Regulations (EAR)**

The products described in this document are subject to the Export Administration Regulations (EAR). They could require an approved export license prior to export from the United States. An export includes release of product or disclosure of technology to a foreign national inside or outside the United States.

# Safety Critical, Life Support, and High-Reliability Applications Policy

The Microsemi products described in this advance status document may not have completed Microsemi's qualification process. Microsemi may amend or enhance products during the product introduction and qualification process, resulting in changes in device functionality or performance. It is the responsibility of each customer to ensure the fitness of any Microsemi product (but especially a new product) for a particular purpose, including appropriateness for safety-critical, life-support, and other high-reliability applications. Consult Microsemi's Terms and Conditions for specific liability exclusions relating to life-support applications. A reliability report covering all of the Microsemi SoC Products Group's products is at http://www.microsemi.com/socdocuments/ORT\_Report.pdf. Microsemi also offers a variety of enhanced qualification and lot acceptance screening procedures. Contact your local Microsemi sales office for additional reliability information.