Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|----------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 384 | | Total RAM Bits | - | | Number of I/O | 49 | | Number of Gates | 15000 | | Voltage - Supply | 1.14V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 68-VFQFN Exposed Pad | | Supplier Device Package | 68-QFN (8x8) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/agln015v2-qng68i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Device Marking** Microsemi normally topside marks the full ordering part number on each device. There are some exceptions to this, such as some of the Z feature grade nano devices, the V2 designator for IGLOO devices, and packages where space is physically limited. Packages that have limited characters available are UC36, UC81, CS81, QN48, QN68, and QFN132. On these specific packages, a subset of the device marking will be used that includes the required legal information and as much of the part number as allowed by character limitation of the device. In this case, devices will have a truncated device marking and may exclude the applications markings, such as the I designator for Industrial Devices or the ES designator for Engineering Samples. Figure 1 shows an example of device marking based on the AGLN250V2-CSG81. The actual mark will vary by the device/package combination ordered. Figure 1 • Example of Device Marking for Small Form Factor Packages Revision 19 V The inputs of the six CCC blocks are accessible from the FPGA core or from dedicated connections to the CCC block, which are located near the CCC. The CCC block has these key features: - Wide input frequency range ( $f_{IN CCC}$ ) = 1.5 MHz up to 250 MHz - Output frequency range (f<sub>OUT CCC</sub>) = 0.75 MHz up to 250 MHz - 2 programmable delay types for clock skew minimization - Clock frequency synthesis (for PLL only) #### Additional CCC specifications: - Internal phase shift = 0°, 90°, 180°, and 270°. Output phase shift depends on the output divider configuration (for PLL only). - Output duty cycle = 50% ± 1.5% or better (for PLL only) - Low output jitter: worst case < 2.5% × clock period peak-to-peak period jitter when single global network used (for PLL only) - Maximum acquisition time is 300 µs (for PLL only) - Exceptional tolerance to input period jitter—allowable input jitter is up to 1.5 ns (for PLL only) - Four precise phases; maximum misalignment between adjacent phases of 40 ps × 250 MHz / f<sub>OUT\_CCC</sub> (for PLL only) ### **Global Clocking** IGLOO nano devices have extensive support for multiple clocking domains. In addition to the CCC and PLL support described above, there is a comprehensive global clock distribution network. Each VersaTile input and output port has access to nine VersaNets: six chip (main) and three quadrant global networks. The VersaNets can be driven by the CCC or directly accessed from the core via multiplexers (MUXes). The VersaNets can be used to distribute low-skew clock signals or for rapid distribution of high-fanout nets. ## I/Os with Advanced I/O Standards IGLOO nano FPGAs feature a flexible I/O structure, supporting a range of voltages (1.2 V, 1.2 V wide range, 1.5 V, 1.8 V, 2.5 V, 3.0 V wide range, and 3.3 V). The I/Os are organized into banks with two, three, or four banks per device. The configuration of these banks determines the I/O standards supported. Each I/O module contains several input, output, and enable registers. These registers allow the implementation of various single-data-rate applications for all versions of nano devices and double-data-rate applications for the AGLN060, AGLN125, and AGLN250 devices. IGLOO nano devices support LVTTL and LVCMOS I/O standards, are hot-swappable, and support cold-sparing and Schmitt trigger. Hot-swap (also called hot-plug, or hot-insertion) is the operation of hot-insertion or hot-removal of a card in a powered-up system. Cold-sparing (also called cold-swap) refers to the ability of a device to leave system data undisturbed when the system is powered up, while the component itself is powered down, or when power supplies are floating. ## Wide Range I/O Support IGLOO nano devices support JEDEC-defined wide range I/O operation. IGLOO nano devices support both the JESD8-B specification, covering both 3 V and 3.3 V supplies, for an effective operating range of 2.7 V to 3.6 V, and JESD8-12 with its 1.2 V nominal, supporting an effective operating range of 1.14 V to 1.575 V. Wider I/O range means designers can eliminate power supplies or power conditioning components from the board or move to less costly components with greater tolerances. Wide range eases I/O bank management and provides enhanced protection from system voltage spikes, while providing the flexibility to easily run custom voltage applications. 1-8 Revision 19 Table 2-7 • Temperature and Voltage Derating Factors for Timing Delays (normalized to $T_J$ = 70°C, VCC = 1.14 V) For IGLOO nano V2, 1.2 V DC Core Supply Voltage | Array Voltage | | Junction Temperature (°C) | | | | | | | | | | | | |---------------|-------|---------------------------|-------|-------|-------|-------|-------|--|--|--|--|--|--| | VCC (V) | -40°C | -20°C | 0°C | 25°C | 70°C | 85°C | 100°C | | | | | | | | 1.14 | 0.968 | 0.974 | 0.979 | 0.991 | 1.000 | 1.006 | 1.009 | | | | | | | | 1.2 | 0.863 | 0.868 | 0.873 | 0.884 | 0.892 | 0.898 | 0.901 | | | | | | | | 1.26 | 0.792 | 0.797 | 0.801 | 0.811 | 0.819 | 0.824 | 0.827 | | | | | | | # **Calculating Power Dissipation** ## **Quiescent Supply Current** Quiescent supply current (IDD) calculation depends on multiple factors, including operating voltages (VCC, VCCI, and VJTAG), operating temperature, system clock frequency, and power mode usage. Microsemi recommends using the Power Calculator and SmartPower software estimation tools to evaluate the projected static and active power based on the user design, power mode usage, operating voltage, and temperature. Table 2-8 • Power Supply State per Mode | | Power Supply Configurations | | | | | | | | | | |----------------------|-----------------------------|--------|------|-------|-----------------|--|--|--|--|--| | Modes/Power Supplies | VCC | VCCPLL | VCCI | VJTAG | VPUMP | | | | | | | Flash*Freeze | On | On | On | On | On/off/floating | | | | | | | Sleep | Off | Off | On | Off | Off | | | | | | | Shutdown | Off | Off | Off | Off | Off | | | | | | | No Flash*Freeze | On | On | On | On | On/off/floating | | | | | | Note: Off: Power Supply level = 0 V Table 2-9 • Quiescent Supply Current (IDD) Characteristics, IGLOO nano Flash\*Freeze Mode\* | | Core<br>Voltage | AGLN010 | AGLN015 | AGLN020 | AGLN060 | AGLN125 | AGLN250 | Units | |----------------|-----------------|---------|---------|---------|---------|---------|---------|-------| | Typical (25°C) | 1.2 V | 1.9 | 3.3 | 3.3 | 8 | 13 | 20 | μΑ | | | 1.5 V | 5.8 | 6 | 6 | 10 | 18 | 34 | μA | Note: \*IDD includes VCC, VPUMP, VCCI, VCCPLL, and VMV currents. Values do not include I/O static contribution, which is shown in Table 2-13 on page 2-9 through Table 2-14 on page 2-9 and Table 2-15 on page 2-10 through Table 2-18 on page 2-11 (PDC6 and PDC7). Table 2-10 • Quiescent Supply Current (IDD) Characteristics, IGLOO nano Sleep Mode\* | | Core<br>Voltage | AGLN010 | AGLN015 | AGLN020 | AGLN060 | AGLN125 | AGLN250 | Units | |-------------------------------------------|------------------|---------|---------|---------|---------|---------|---------|-------| | VCCI= 1.2 V (per bank)<br>Typical (25°C) | 1.2 V | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | μΑ | | VCCI = 1.5 V (per bank)<br>Typical (25°C) | 1.2 V /<br>1.5 V | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | μΑ | | VCCI = 1.8 V (per bank)<br>Typical (25°C) | 1.2 V /<br>1.5 V | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | μΑ | | VCCI = 2.5 V (per bank)<br>Typical (25°C) | 1.2 V /<br>1.5 V | 2.2 | 2.2 | 2.2 | 2.2 | 2.2 | 2.2 | μΑ | | VCCI = 3.3 V (per bank)<br>Typical (25°C) | 1.2 V /<br>1.5 V | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | μΑ | Note: $*I_{DD} = N_{BANKS} * I_{CCI}$ . Table 2-11 • Quiescent Supply Current (IDD) Characteristics, IGLOO nano Shutdown Mode | | Core Voltage | AGLN010 | AGLN015 | AGLN020 AGLN060 | | AGLN125 | AGLN250 | Units | |-------------------|---------------|---------|---------|-----------------|---|---------|---------|-------| | Typical<br>(25°C) | 1.2 V / 1.5 V | 0 | 0 | 0 | 0 | 0 | 0 | μА | Table 2-12 • Quiescent Supply Current (IDD), No IGLOO nano Flash\*Freeze Mode<sup>1</sup> | | Core<br>Voltage | AGLN010 | AGLN015 | AGLN020 | AGLN060 | AGLN125 | AGLN250 | Units | |---------------------------------------------------|-----------------|---------|---------|---------|---------|---------|---------|-------| | ICCA Current <sup>2</sup> | | | | | | | | | | Typical (25°C) | 1.2 V | 3.7 | 5 | 5 | 10 | 13 | 18 | μA | | | 1.5 V | 8 | 14 | 14 | 20 | 28 | 44 | μΑ | | ICCI or IJTAG Current | | | | | | | | | | VCCI / VJTAG = 1.2 V (per bank) Typical (25°C) | 1.2 V | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | μA | | VCCI / VJTAG = 1.5 V (per bank) Typical (25°C) | 1.2 V / 1.5 V | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | μA | | VCCI / VJTAG = 1.8 V (per bank) Typical (25°C) | 1.2 V / 1.5 V | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | μA | | VCCI / VJTAG = 2.5 V (per<br>bank) Typical (25°C) | 1.2 V / 1.5 V | 2.2 | 2.2 | 2.2 | 2.2 | 2.2 | 2.2 | μA | | VCCI / VJTAG = 3.3 V (per bank) Typical (25°C) | 1.2 V / 1.5 V | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | μA | ### Notes: - IDD = N<sub>BANKS</sub> \* ICCI + ICCA. JTAG counts as one bank when powered. Includes VCC, VCCPLL, and VPUMP currents. 2-8 Revision 19 Table 2-17 • Different Components Contributing to Dynamic Power Consumption in IGLOO nano Devices For IGLOO nano V2 Devices, 1.2 V Core Supply Voltage | | | [ | Device-Spe | cific Dyna | mic Power | r (µW/MHz) | ) | | | | |-----------|----------------------------------------------------------------|-----------|-------------------|------------|-------------|------------|---------|--|--|--| | Parameter | Definition | AGLN250 | AGLN125 | AGLN060 | AGLN020 | AGLN015 | AGLN010 | | | | | PAC1 | Clock contribution of a Global Rib | 2.829 | 2.829 2.875 1.728 | | 0 | 0 | 0 | | | | | PAC2 | Clock contribution of a Global Spine | 1.731 | 1.265 | 1.268 | 2.562 | 2.562 | 1.685 | | | | | PAC3 | Clock contribution of a VersaTile row | 0.957 | 0.963 | 0.967 | 0.862 | 0.862 | 0.858 | | | | | PAC4 | Clock contribution of a VersaTile used as a sequential module | 0.098 | 0.098 | 0.098 | 0.094 | 0.094 | 0.091 | | | | | PAC5 | First contribution of a VersaTile used as a sequential module | | 0.045 | | | | | | | | | PAC6 | Second contribution of a VersaTile used as a sequential module | 0.186 | | | | | | | | | | PAC7 | Contribution of a VersaTile used as a combinatorial module | | | 0.1 | 11 | | | | | | | PAC8 | Average contribution of a routing net | | | 0.4 | <b>1</b> 5 | | | | | | | PAC9 | Contribution of an I/O input pin (standard-dependent) | | See | Table 2-10 | 3 on page 2 | 2-9 | | | | | | PAC10 | Contribution of an I/O output pin (standard-dependent) | | See | Table 2-14 | 4 on page 2 | 2-9 | | | | | | PAC11 | Average contribution of a RAM block during a read operation | | 25.00 | N/A | | | | | | | | PAC12 | Average contribution of a RAM block during a write operation | 30.00 N/A | | | | | | | | | | PAC13 | Dynamic contribution for PLL | | 2.10 | | | N/A | | | | | Table 2-18 • Different Components Contributing to the Static Power Consumption in IGLOO nano Devices For IGLOO nano V2 Devices, 1.2 V Core Supply Voltage | | | | Device | -Specific S | tatic Powe | er (mW) | | | | | |-------------------|-------------------------------------------------------|----------------------------|----------------------------|-------------|-------------|---------|---------|--|--|--| | Parameter | Definition | AGLN250 | AGLN125 | AGLN060 | AGLN020 | AGLN015 | AGLN010 | | | | | PDC1 | Array static power in Active mode | | Se | e Table 2-1 | 2 on page 2 | 2-8 | | | | | | PDC2 | Array static power in Static (Idle) mode | | See Table 2-12 on page 2-8 | | | | | | | | | PDC3 | Array static power in Flash*Freeze mode | | See Table 2-9 on page 2-7 | | | | | | | | | PDC4 <sup>1</sup> | Static PLL contribution | | 0.90 | | | N/A | | | | | | PDC5 | Bank quiescent power<br>(VCCI-dependent) <sup>2</sup> | See Table 2-12 on page 2-8 | | | | | | | | | #### Notes: - 1. Minimum contribution of the PLL when running at lowest frequency. - 2. For a different output load, drive strength, or slew rate, Microsemi recommends using the Microsemi power spreadsheet calculator or the SmartPower tool in Libero SoC. #### Combinatorial Cells Contribution—P<sub>C-CELL</sub> $P_{C-CELL} = N_{C-CELL} * \alpha_1 / 2 * PAC7 * F_{CLK}$ N<sub>C-CFLL</sub> is the number of VersaTiles used as combinatorial modules in the design. $\alpha_{\text{1}}$ is the toggle rate of VersaTile outputs—guidelines are provided in Table 2-19 on page 2-14. F<sub>CLK</sub> is the global clock signal frequency. ## Routing Net Contribution—P<sub>NET</sub> $P_{NET} = (N_{S-CELL} + N_{C-CELL}) * \alpha_1 / 2 * PAC8 * F_{CLK}$ N<sub>S-CELL</sub> is the number of VersaTiles used as sequential modules in the design. N<sub>C-CFLL</sub> is the number of VersaTiles used as combinatorial modules in the design. $\alpha_1$ is the toggle rate of VersaTile outputs—guidelines are provided in Table 2-19 on page 2-14. F<sub>CLK</sub> is the global clock signal frequency. ## I/O Input Buffer Contribution—PINPUTS $P_{INPUTS} = N_{INPUTS} * \alpha_2 / 2 * PAC9 * F_{CLK}$ N<sub>INPLITS</sub> is the number of I/O input buffers used in the design. $\alpha_2$ is the I/O buffer toggle rate—guidelines are provided in Table 2-19 on page 2-14. F<sub>CLK</sub> is the global clock signal frequency. ## I/O Output Buffer Contribution—POUTPUTS $P_{OUTPUTS} = N_{OUTPUTS} * \alpha_2 / 2 * \beta_1 * PAC10 * F_{CLK}$ $N_{\mbox{OUTPUTS}}$ is the number of I/O output buffers used in the design. $\alpha_2$ is the I/O buffer toggle rate—guidelines are provided in Table 2-19 on page 2-14. $\beta_1$ is the I/O buffer enable rate—guidelines are provided in Table 2-20 on page 2-14. F<sub>CLK</sub> is the global clock signal frequency. ### RAM Contribution—P<sub>MEMORY</sub> $\mathsf{P}_{\mathsf{MEMORY}} = \mathsf{PAC11} * \mathsf{N}_{\mathsf{BLOCKS}} * \mathsf{F}_{\mathsf{READ\text{-}CLOCK}} * \beta_2 + \mathsf{PAC12} * \mathsf{N}_{\mathsf{BLOCK}} * \mathsf{F}_{\mathsf{WRITE\text{-}CLOCK}} * \beta_3$ N<sub>BLOCKS</sub> is the number of RAM blocks used in the design. F<sub>READ-CLOCK</sub> is the memory read clock frequency. $\beta_2$ is the RAM enable rate for read operations. F<sub>WRITE-CLOCK</sub> is the memory write clock frequency. $\beta_3$ is the RAM enable rate for write operations—guidelines are provided in Table 2-20 on page 2-14. #### PLL Contribution—P<sub>PLL</sub> P<sub>PLL</sub> = PDC4 + PAC13 \*F<sub>CLKOUT</sub> F<sub>CLKOUT</sub> is the output clock frequency.<sup>1</sup> If a PLL is used to generate more than one output clock, include each output clock in the formula by adding its corresponding contribution (PAC13\* FCLKOUT product) to the total PLL contribution. # Summary of I/O Timing Characteristics – Default I/O Software Settings Table 2-23 • Summary of AC Measuring Points | Standard | Measuring Trip Point (Vtrip) | |----------------------------|------------------------------| | 3.3 V LVTTL / 3.3 V LVCMOS | 1.4 V | | 3.3 V LVCMOS Wide Range | 1.4 V | | 2.5 V LVCMOS | 1.2 V | | 1.8 V LVCMOS | 0.90 V | | 1.5 V LVCMOS | 0.75 V | | 1.2 V LVCMOS | 0.60 V | | 1.2 V LVCMOS Wide Range | 0.60 V | ## Table 2-24 • I/O AC Parameter Definitions | Parameter | Parameter Definition | |-------------------|-----------------------------------------------------------------------------| | t <sub>DP</sub> | Data to Pad delay through the Output Buffer | | t <sub>PY</sub> | Pad to Data delay through the Input Buffer | | t <sub>DOUT</sub> | Data to Output Buffer delay through the I/O interface | | t <sub>EOUT</sub> | Enable to Output Buffer Tristate Control delay through the I/O interface | | t <sub>DIN</sub> | Input Buffer to Data delay through the I/O interface | | $t_{HZ}$ | Enable to Pad delay through the Output Buffer—HIGH to Z | | t <sub>ZH</sub> | Enable to Pad delay through the Output Buffer—Z to HIGH | | $t_{LZ}$ | Enable to Pad delay through the Output Buffer—LOW to Z | | $t_{ZL}$ | Enable to Pad delay through the Output Buffer—Z to LOW | | t <sub>ZHS</sub> | Enable to Pad delay through the Output Buffer with delayed enable—Z to HIGH | | t <sub>ZLS</sub> | Enable to Pad delay through the Output Buffer with delayed enable—Z to LOW | 2-20 Revision 19 ## Applies to IGLOO nano at 1.2 V Core Operating Conditions Table 2-26 • Summary of I/O Timing Characteristics—Software Default Settings STD Speed Grade, Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 3.0 V | I/O Standard | Drive Strength (mA) | Equiv. Software Default<br>Drive Strength Option <sup>1</sup> | Slew Rate | Capacitive Load (pF) | tвоит | t <sub>DP</sub> | t <sub>DIN</sub> | tpy) | t <sub>PYS</sub> | <sup>t</sup> Eo∪T | tzı | tzн | t <sub>LZ</sub> | thz | Units | |-----------------------------------------|---------------------|---------------------------------------------------------------|-----------|----------------------|-------|-----------------|------------------|------|------------------|-------------------|------|------|-----------------|------|-------| | 3.3 V LVTTL /<br>3.3 V LVCMOS | 8 mA | 8 mA | High | 5 pF | 1.55 | 2.31 | 0.26 | 0.97 | 1.36 | 1.10 | 2.34 | 1.90 | 2.43 | 3.14 | ns | | 3.3 V LVCMOS<br>Wide Range <sup>2</sup> | 100 μΑ | 8 mA | High | 5 pF | 1.55 | 3.25 | 0.26 | 1.31 | 1.91 | 1.10 | 3.25 | 2.61 | 3.38 | 4.27 | ns | | 2.5 V LVCMOS | 8 mA | 8 mA | High | 5 pF | 1.55 | 2.30 | 0.26 | 1.21 | 1.39 | 1.10 | 2.33 | 2.04 | 2.41 | 2.99 | ns | | 1.8 V LVCMOS | 4 mA | 4 mA | High | 5 pF | 1.55 | 2.49 | 0.26 | 1.13 | 1.59 | 1.10 | 2.53 | 2.34 | 2.42 | 2.81 | ns | | 1.5 V LVCMOS | 2 mA | 2 mA | High | 5 pF | 1.55 | 2.78 | 0.26 | 1.27 | 1.77 | 1.10 | 2.82 | 2.62 | 2.44 | 2.74 | ns | | 1.2 V LVCMOS | 1 mA | 1 mA | High | 5 pF | 1.55 | 3.50 | 0.26 | 1.56 | 2.27 | 1.10 | 3.37 | 3.10 | 2.55 | 2.66 | ns | | 1.2 V LVCMOS<br>Wide Range <sup>3</sup> | 100 μΑ | 1 mA | High | 5 pF | 1.55 | 3.50 | 0.26 | 1.56 | 2.27 | 1.10 | 3.37 | 3.10 | 2.55 | 2.66 | ns | #### Notes: - The minimum drive strength for any LVCMOS 1.2 V or LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range, as specified in the JESD8-B specification. - 3. All LVCMOS 1.2 V software macros support LVCMOS 1.2 V side range as specified in the JESD8-12 specification. - 4. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-22 Revision 19 IGLOO nano Low Power Flash FPGAs ## **Timing Characteristics** ## Applies to 1.5 V DC Core Voltage Table 2-36 • 3.3 V LVTTL / 3.3 V LVCMOS Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | STD | 0.97 | 3.52 | 0.19 | 0.86 | 1.16 | 0.66 | 3.59 | 3.42 | 1.75 | 1.90 | ns | | 4 mA | STD | 0.97 | 3.52 | 0.19 | 0.86 | 1.16 | 0.66 | 3.59 | 3.42 | 1.75 | 1.90 | ns | | 6 mA | STD | 0.97 | 2.90 | 0.19 | 0.86 | 1.16 | 0.66 | 2.96 | 2.83 | 1.98 | 2.29 | ns | | 8 mA | STD | 0.97 | 2.90 | 0.19 | 0.86 | 1.16 | 0.66 | 2.96 | 2.83 | 1.98 | 2.29 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-37 • 3.3 V LVTTL / 3.3 V LVCMOS High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | STD | 0.97 | 2.16 | 0.19 | 0.86 | 1.16 | 0.66 | 2.20 | 1.80 | 1.75 | 1.99 | ns | | 4 mA | STD | 0.97 | 2.16 | 0.19 | 0.86 | 1.16 | 0.66 | 2.20 | 1.80 | 1.75 | 1.99 | ns | | 6 mA | STD | 0.97 | 1.79 | 0.19 | 0.86 | 1.16 | 0.66 | 1.83 | 1.45 | 1.98 | 2.38 | ns | | 8 mA | STD | 0.97 | 1.79 | 0.19 | 0.86 | 1.16 | 0.66 | 1.83 | 1.45 | 1.98 | 2.38 | ns | ## Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. IGLOO nano Low Power Flash FPGAs ## **Timing Characteristics** ## Applies to 1.5 V DC Core Voltage Table 2-47 • 2.5 V LVCMOS Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | STD | 0.97 | 4.13 | 0.19 | 1.10 | 1.24 | 0.66 | 4.01 | 4.13 | 1.73 | 1.74 | ns | | 4 mA | STD | 0.97 | 4.13 | 0.19 | 1.10 | 1.24 | 0.66 | 4.01 | 4.13 | 1.73 | 1.74 | ns | | 8 mA | STD | 0.97 | 3.39 | 0.19 | 1.10 | 1.24 | 0.66 | 3.31 | 3.39 | 1.98 | 2.19 | ns | | 8 mA | STD | 0.97 | 3.39 | 0.19 | 1.10 | 1.24 | 0.66 | 3.31 | 3.39 | 1.98 | 2.19 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-48 • 2.5 V LVCMOS High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | STD | 0.97 | 2.19 | 0.19 | 1.10 | 1.24 | 0.66 | 2.23 | 2.11 | 1.72 | 1.80 | ns | | 4 mA | STD | 0.97 | 2.19 | 0.19 | 1.10 | 1.24 | 0.66 | 2.23 | 2.11 | 1.72 | 1.80 | ns | | 6 mA | STD | 0.97 | 1.81 | 0.19 | 1.10 | 1.24 | 0.66 | 1.85 | 1.63 | 1.97 | 2.26 | ns | | 8 mA | STD | 0.97 | 1.81 | 0.19 | 1.10 | 1.24 | 0.66 | 1.85 | 1.63 | 1.97 | 2.26 | ns | ### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. ## 1.2 V LVCMOS Wide Range Table 2-67 • Minimum and Maximum DC Input and Output Levels | 1.2 V<br>LVCMOS<br>Wide<br>Range | | VIL | VIH | | VOL | VOH | IOL | ЮН | IOSL | юзн | IIL <sup>1</sup> | IIH <sup>2</sup> | |----------------------------------|-----------|------------|------------|-----------|-----------|------------|-----|-----|-------------------------|-------------------------|-------------------------|-------------------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 1 mA | -0.3 | 0.3 * VCCI | 0.7 * VCCI | 3.6 | 0.1 | VCCI - 0.1 | 100 | 100 | 10 | 13 | 10 | 10 | #### Notes: - 1. I<sub>II</sub> is the input leakage current per I/O pin over recommended operating conditions where –0.3 < VIN < VIL. - 2. $I_{IH}$ is the input leakage current per I/O pin over recommended operating conditions where VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges. - 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - Applicable to IGLOO nano V2 devices operating at VCCI ≥ VCC. - 6. Software default selection highlighted in gray. ## Timing Characteristics Applies to 1.2 V DC Core Voltage Table 2-68 • 1.2 V LVCMOS Wide Range Low Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.14 V | Drive | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |--------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 100 μΑ | 1 mA | STD | 1.55 | 8.30 | 0.26 | 1.56 | 2.27 | 1.10 | 7.97 | 7.54 | 2.56 | 2.55 | ns | #### Notes: - The minimum drive strength for any LVCMOS 1.2 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-69 • 1.2 V LVCMOS Wide Range HIgh Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.14 V | Drive | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |--------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 100 μΑ | 1 mA | STD | 1.55 | 3.50 | 0.26 | 1.56 | 2.27 | 1.10 | 3.37 | 3.10 | 2.55 | 2.66 | ns | #### Notes: - 1. The minimum drive strength for any LVCMOS 1.2 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. - 3. Software default selection highlighted in gray. 2-40 Revision 19 Figure 2-22 • Timing Model and Waveforms 2-58 Revision 19 ## **Global Tree Timing Characteristics** Global clock delays include the central rib delay, the spine delay, and the row delay. Delays do not include I/O input buffer clock delays, as these are I/O standard–dependent, and the clock may be driven and conditioned internally by the CCC module. For more details on clock conditioning capabilities, refer to the "Clock Conditioning Circuits" section on page 2-70. Table 2-88 to Table 2-96 on page 2-68 present minimum and maximum global clock delays within each device. Minimum and maximum delays are measured with minimum and maximum loading. ## **Timing Characteristics** 1.5 V DC Core Voltage Table 2-88 • AGLN010 Global Resource Commercial-Case Conditions: T<sub>.I</sub> = 70°C, VCC = 1.425 V | | | S | td. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 1.13 | 1.42 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 1.15 | 1.50 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width HIGH for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width LOW for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.35 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-89 • AGLN015 Global Resource Commercial-Case Conditions: T<sub>.I</sub> = 70°C, VCC = 1.425 V | | | | Std. | | | |----------------------|-------------------------------------------|---|-------------------|-------------------|-------| | Parameter | Description | F | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | | 1.21 | 1.55 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | | 1.23 | 1.65 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width HIGH for Global Clock | | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width LOW for Global Clock | | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | | 0.42 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-64 Revision 19 IGLOO nano Low Power Flash FPGAs ## 1.2 V DC Core Voltage Table 2-104 • RAM4K9 Commercial-Case Conditions: $T_J = 70$ °C, Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |-----------------------|---------------------------------------------------------------------------------------------------------------------|-------|-------| | t <sub>AS</sub> | Address setup time | 1.28 | ns | | t <sub>AH</sub> | Address hold time | 0.25 | ns | | t <sub>ENS</sub> | REN, WEN setup time | 1.25 | ns | | t <sub>ENH</sub> | REN, WEN hold time | 0.25 | ns | | t <sub>BKS</sub> | BLK setup time | 2.54 | ns | | t <sub>BKH</sub> | BLK hold time | 0.25 | ns | | t <sub>DS</sub> | Input data (DIN) setup time | 1.10 | ns | | t <sub>DH</sub> | Input data (DIN) hold time | 0.55 | ns | | t <sub>CKQ1</sub> | Clock HIGH to new data valid on DOUT (output retained, WMODE = 0) | 5.51 | ns | | | Clock HIGH to new data valid on DOUT (flow-through, WMODE = 1) | 4.77 | ns | | t <sub>CKQ2</sub> | Clock HIGH to new data valid on DOUT (pipelined) | 2.82 | ns | | t <sub>C2CWWL</sub> 1 | Address collision clk-to-clk delay for reliable write after write on same address; applicable to closing edge | 0.30 | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address; applicable to opening edge | 0.89 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address; applicable to opening edge | 1.01 | ns | | t <sub>RSTBQ</sub> | RESET LOW to data out LOW on DOUT (flow-through) | 3.21 | ns | | | RESET LOW to data out LOW on DO (pipelined) | 3.21 | ns | | t <sub>REMRSTB</sub> | RESET removal | 0.93 | ns | | t <sub>RECRSTB</sub> | RESET recovery | 4.94 | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | 1.18 | ns | | t <sub>CYC</sub> | Clock cycle time | 10.90 | ns | | F <sub>MAX</sub> | Maximum frequency | 92 | MHz | ### Notes: <sup>1.</sup> For more information, refer to the application note AC374: Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based FPGAs and SoC FPGAs App Note. <sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. # 3 - Pin Descriptions # **Supply Pins** #### GND Ground Ground supply voltage to the core, I/O outputs, and I/O logic. ## GNDQ Ground (quiet) Quiet ground supply voltage to input buffers of I/O banks. Within the package, the GNDQ plane is decoupled from the simultaneous switching noise originated from the output buffer ground domain. This minimizes the noise transfer within the package and improves input signal integrity. GNDQ must always be connected to GND on the board. ### VCC Core Supply Voltage Supply voltage to the FPGA core, nominally 1.5 V for IGLOO nano V5 devices, and 1.2 V or 1.5 V for IGLOO nano V2 devices. VCC is required for powering the JTAG state machine in addition to VJTAG. Even when a device is in bypass mode in a JTAG chain of interconnected devices, both VCC and VJTAG must remain powered to allow JTAG signals to pass through the device. #### VCCIBx I/O Supply Voltage Supply voltage to the bank's I/O output buffers and I/O logic. Bx is the I/O bank number. There are up to eight I/O banks on low power flash devices plus a dedicated VJTAG bank. Each bank can have a separate VCCI connection. All I/Os in a bank will run off the same VCCIBx supply. VCCI can be 1.2 V, 1.5 V, 1.8 V, 2.5 V, or 3.3 V, nominal voltage. Unused I/O banks should have their corresponding VCCI pins tied to GND. #### VMVx I/O Supply Voltage (quiet) Quiet supply voltage to the input buffers of each I/O bank. *x* is the bank number. Within the package, the VMV plane biases the input stage of the I/Os in the I/O banks. This minimizes the noise transfer within the package and improves input signal integrity. Each bank must have at least one VMV connection, and no VMV should be left unconnected. All I/Os in a bank run off the same VMVx supply. VMV is used to provide a quiet supply voltage to the input buffers of each I/O bank. VMVx can be 1.2 V, 1.5 V, 1.8 V, 2.5 V, or 3.3 V, nominal voltage. Unused I/O banks should have their corresponding VMV pins tied to GND. VMV and VCCI should be at the same voltage within a given I/O bank. Used VMV pins must be connected to the corresponding VCCI pins of the same bank (i.e., VMV0 to VCCIB0, VMV1 to VCCIB1, etc.). ### VCCPLA/B/C/D/E/F PLL Supply Voltage Supply voltage to analog PLL, nominally 1.5 V or 1.2 V. When the PLLs are not used, the Microsemi Designer place-and-route tool automatically disables the unused PLLs to lower power consumption. The user should tie unused VCCPLx and VCOMPLx pins to ground. Microsemi recommends tying VCCPLx to VCC and using proper filtering circuits to decouple VCC noise from the PLLs. Refer to the PLL Power Supply Decoupling section of the "Clock Conditioning Circuits in IGLOO and ProASIC3 Devices" chapter in the *IGLOO nano FPGA Fabric User's Guide* for a complete board solution for the PLL analog power supply and ground. There is one VCCPLF pin on IGLOO nano devices. #### VCOMPLA/B/C/D/E/F PLL Ground Ground to analog PLL power supplies. When the PLLs are not used, the Microsemi Designer place-and-route tool automatically disables the unused PLLs to lower power consumption. The user should tie unused VCCPLx and VCOMPLx pins to ground. There is one VCOMPLF pin on IGLOO nano devices. #### VJTAG JTAG Supply Voltage Low power flash devices have a separate bank for the dedicated JTAG pins. The JTAG pins can be run at any voltage from 1.5 V to 3.3 V (nominal). Isolating the JTAG power supply in a separate I/O bank gives greater flexibility in supply selection and simplifies power supply and PCB design. If the JTAG # 4 – Package Pin Assignments # **UC36** Note: This is the bottom view of the package. ## Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx. ## Package Pin Assignments | | UC36 | |------------|---------------------| | Pin Number | AGLN010<br>Function | | A1 | IO21RSB1 | | A2 | IO18RSB1 | | A3 | IO13RSB1 | | A4 | GDC0/IO00RSB0 | | A5 | IO06RSB0 | | A6 | GDA0/IO04RSB0 | | B1 | GEC0/IO37RSB1 | | B2 | IO20RSB1 | | В3 | IO15RSB1 | | B4 | IO09RSB0 | | B5 | IO08RSB0 | | B6 | IO07RSB0 | | C1 | IO22RSB1 | | C2 | GEA0/IO34RSB1 | | C3 | GND | | C4 | GND | | C5 | VCCIB0 | | C6 | IO02RSB0 | | D1 | IO33RSB1 | | D2 | VCCIB1 | | D3 | VCC | | D4 | VCC | | D5 | IO10RSB0 | | D6 | IO11RSB0 | | E1 | IO32RSB1 | | E2 | FF/IO31RSB1 | | E3 | TCK | | E4 | VPUMP | | E5 | TRST | | E6 | VJTAG | | F1 | IO29RSB1 | | F2 | IO25RSB1 | | F3 | IO23RSB1 | | F4 | TDI | | UC36 | | | | | | | | |------------|---------------------|--|--|--|--|--|--| | Pin Number | AGLN010<br>Function | | | | | | | | F5 | TMS | | | | | | | | F6 | TDO | | | | | | | 4-2 Revision 19 ## Package Pin Assignments | | CS81 | | |------------|-------------------|--| | Pin Number | AGLN060Z Function | | | A1 | GAA0/IO02RSB0 | | | A2 | GAA1/IO03RSB0 | | | A3 | GAC0/IO06RSB0 | | | A4 | IO09RSB0 | | | A5 | IO13RSB0 | | | A6 | IO18RSB0 | | | A7 | GBB0/IO21RSB0 | | | A8 | GBA1/IO24RSB0 | | | A9 | GBA2/IO25RSB0 | | | B1 | GAA2/IO95RSB1 | | | B2 | GAB0/IO04RSB0 | | | В3 | GAC1/IO07RSB0 | | | B4 | IO08RSB0 | | | B5 | IO15RSB0 | | | В6 | GBC0/IO19RSB0 | | | В7 | GBB1/IO22RSB0 | | | В8 | IO26RSB0 | | | В9 | GBB2/IO27RSB0 | | | C1 | GAB2/IO93RSB1 | | | C2 | IO94RSB1 | | | C3 | GND | | | C4 | IO10RSB0 | | | C5 | IO17RSB0 | | | C6 | GND | | | C7 | GBA0/IO23RSB0 | | | C8 | GBC2/IO29RSB0 | | | C9 | IO31RSB0 | | | D1 | GAC2/IO91RSB1 | | | D2 | IO92RSB1 | | | D3 | GFA2/IO80RSB1 | | | D4 | VCC | | | D5 | VCCIB0 | | | D6 | GND | | | | | | | CS81 | | | |--------------------------------|------------------|--| | Pin Number AGLN060Z Function | | | | D8 | GCC1/IO35RSB0 | | | D9 | GCC0/IO36RSB0 | | | E1 | GFB0/IO83RSB1 | | | E2 | GFB1/IO84RSB1 | | | E3 | GFA1/IO81RSB1 | | | E4 | VCCIB1 | | | E5 | VCC | | | E6 | VCCIB0 | | | E7 | GCA1/IO39RSB0 | | | E8 | GCA0/IO40RSB0 | | | E9 | GCB2/IO42RSB0 | | | F1 <sup>1</sup> | VCCPLF | | | F2 <sup>1</sup> | VCOMPLF | | | F3 | GND | | | F4 | GND | | | F5 | VCCIB1 | | | F6 | GND | | | F7 | GDA1/IO49RSB0 | | | F8 | GDC1/IO45RSB0 | | | F9 | GDC0/IO46RSB0 | | | G1 | GEA0/IO69RSB1 | | | G2 | GEC1/IO74RSB1 | | | G3 | GEB1/IO72RSB1 | | | G4 | IO63RSB1 | | | G5 | IO60RSB1 | | | G6 | IO54RSB1 | | | G7 | GDB2/IO52RSB1 | | | G8 | VJTAG | | | G9 | TRST | | | H1 | GEA1/IO70RSB1 | | | H2 | FF/GEB2/IO67RSB1 | | | H3 | IO65RSB1 | | | H4 | IO62RSB1 | | | H5 | IO59RSB1 | | | CS81 | | | |-----------------|-------------------|--| | Pin Number | AGLN060Z Function | | | H6 | IO56RSB1 | | | H7 <sup>2</sup> | GDA2/IO51RSB1 | | | H8 | TDI | | | H9 | TDO | | | J1 | GEA2/IO68RSB1 | | | J2 | GEC2/IO66RSB1 | | | J3 | IO64RSB1 | | | J4 | IO61RSB1 | | | J5 | IO58RSB1 | | | J6 | IO55RSB1 | | | J7 | TCK | | | J8 | TMS | | | J9 | VPUMP | | ### Notes: - 1. Pin numbers F1 and F2 must be connected to ground because a PLL is not supported for AGLN060Z-CS81. - 2. The bus hold attribute (hold previous I/O state in Flash\*Freeze mode) is not supported for pin H7 in AGLN060Z-CS81. 4-10 Revision 19 IGLOO nano Low Power Flash FPGAs | QN68 | | | |------------|---------------|--| | AGLN015 | | | | Pin Number | Function | | | 1 | IO60RSB2 | | | 2 | IO54RSB2 | | | 3 | IO52RSB2 | | | 4 | IO50RSB2 | | | 5 | IO49RSB2 | | | 6 | GEC0/IO48RSB2 | | | 7 | GEA0/IO47RSB2 | | | 8 | VCC | | | 9 | GND | | | 10 | VCCIB2 | | | 11 | IO46RSB2 | | | 12 | IO45RSB2 | | | 13 | IO44RSB2 | | | 14 | IO43RSB2 | | | 15 | IO42RSB2 | | | 16 | IO41RSB2 | | | 17 | IO40RSB2 | | | 18 | FF/IO39RSB1 | | | 19 | IO37RSB1 | | | 20 | IO35RSB1 | | | 21 | IO33RSB1 | | | 22 | IO31RSB1 | | | 23 | IO30RSB1 | | | 24 | VCC | | | 25 | GND | | | 26 | VCCIB1 | | | 27 | IO27RSB1 | | | 28 | IO25RSB1 | | | 29 | IO23RSB1 | | | 30 | IO21RSB1 | | | 31 | IO19RSB1 | | | 32 | TCK | | | 33 | TDI | | | 34 | 34 TMS | | | 35 | VPUMP | | | ONEO | | | | |------------|---------------------|--|--| | QN68 | | | | | Pin Number | AGLN015<br>Function | | | | 36 | TDO | | | | 37 | TRST | | | | 38 | VJTAG | | | | 39 | IO17RSB0 | | | | 40 | IO16RSB0 | | | | 41 | GDA0/IO15RSB0 | | | | 42 | GDC0/IO14RSB0 | | | | 43 | IO13RSB0 | | | | 44 | VCCIB0 | | | | 45 | GND | | | | 46 | VCC | | | | 47 | IO12RSB0 | | | | 48 | IO11RSB0 | | | | 49 | IO09RSB0 | | | | 50 | IO05RSB0 | | | | 51 | IO00RSB0 | | | | 52 | IO07RSB0 | | | | 53 | IO03RSB0 | | | | 54 | IO18RSB1 | | | | 55 | IO20RSB1 | | | | 56 | IO22RSB1 | | | | 57 | IO24RSB1 | | | | 58 | IO28RSB1 | | | | 59 | NC | | | | 60 | GND | | | | 61 | NC | | | | 62 | IO32RSB1 | | | | 63 | IO34RSB1 | | | | 64 | IO36RSB1 | | | | 65 | IO61RSB2 | | | | 66 | IO58RSB2 | | | | 67 | 7 IO56RSB2 | | | | 68 | IO63RSB2 | | | Package Pin Assignments | VQ100 | | VQ100 | | |------------|------------------|------------|------------------| | Pin Number | AGLN060 Function | Pin Number | AGLN060 Function | | 1 | GND | 36 | IO61RSB1 | | 2 | GAA2/IO51RSB1 | 37 | VCC | | 3 | IO52RSB1 | 38 | GND | | 4 | GAB2/IO53RSB1 | 39 | VCCIB1 | | 5 | IO95RSB1 | 40 | IO60RSB1 | | 6 | GAC2/IO94RSB1 | 41 | IO59RSB1 | | 7 | IO93RSB1 | 42 | IO58RSB1 | | 8 | IO92RSB1 | 43 | IO57RSB1 | | 9 | GND | 44 | GDC2/IO56RSB1 | | 10 | GFB1/IO87RSB1 | 45* | GDB2/IO55RSB1 | | 11 | GFB0/IO86RSB1 | 46 | GDA2/IO54RSB1 | | 12 | VCOMPLF | 47 | TCK | | 13 | GFA0/IO85RSB1 | 48 | TDI | | 14 | VCCPLF | 49 | TMS | | 15 | GFA1/IO84RSB1 | 50 | VMV1 | | 16 | GFA2/IO83RSB1 | 51 | GND | | 17 | VCC | 52 | VPUMP | | 18 | VCCIB1 | 53 | NC | | 19 | GEC1/IO77RSB1 | 54 | TDO | | 20 | GEB1/IO75RSB1 | 55 | TRST | | 21 | GEB0/IO74RSB1 | 56 | VJTAG | | 22 | GEA1/IO73RSB1 | 57 | GDA1/IO49RSB0 | | 23 | GEA0/IO72RSB1 | 58 | GDC0/IO46RSB0 | | 24 | VMV1 | 59 | GDC1/IO45RSB0 | | 25 | GNDQ | 60 | GCC2/IO43RSB0 | | 26 | GEA2/IO71RSB1 | 61 | GCB2/IO42RSB0 | | 27 | FF/GEB2/IO70RSB1 | 62 | GCA0/IO40RSB0 | | 28 | GEC2/IO69RSB1 | 63 | GCA1/IO39RSB0 | | 29 | IO68RSB1 | 64 | GCC0/IO36RSB0 | | 30 | IO67RSB1 | 65 | GCC1/IO35RSB0 | | 31 | IO66RSB1 | 66 | VCCIB0 | | 32 | IO65RSB1 | 67 | GND | | 33 | IO64RSB1 | 68 | VCC | | 34 | IO63RSB1 | 69 | IO31RSB0 | | 35 | IO62RSB1 | 70 | GBC2/IO29RSB0 | | VQ100 | | | |------------|------------------|--| | Pin Number | AGLN060 Function | | | 71 | GBB2/IO27RSB0 | | | 72 | IO26RSB0 | | | 73 | GBA2/IO25RSB0 | | | 74 | VMV0 | | | 75 | GNDQ | | | 76 | GBA1/IO24RSB0 | | | 77 | GBA0/IO23RSB0 | | | 78 | GBB1/IO22RSB0 | | | 79 | GBB0/IO21RSB0 | | | 80 | GBC1/IO20RSB0 | | | 81 | GBC0/IO19RSB0 | | | 82 | IO18RSB0 | | | 83 | IO17RSB0 | | | 84 | IO15RSB0 | | | 85 | IO13RSB0 | | | 86 | IO11RSB0 | | | 87 | VCCIB0 | | | 88 | GND | | | 89 | VCC | | | 90 | IO10RSB0 | | | 91 | IO09RSB0 | | | 92 | IO08RSB0 | | | 93 | GAC1/IO07RSB0 | | | 94 | GAC0/IO06RSB0 | | | 95 | GAB1/IO05RSB0 | | | 96 | GAB0/IO04RSB0 | | | 97 | GAA1/IO03RSB0 | | | 98 | GAA0/IO02RSB0 | | | 99 | IO01RSB0 | | | 100 | IO00RSB0 | | Note: \*The bus hold attribute (hold previous I/O state in Flash\*Freeze mode) is not supported for pin 45 in AGLN060-VQ100. 4-24 Revision 19