Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 384 | | Total RAM Bits | - | | Number of I/O | 49 | | Number of Gates | 15000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -20°C ~ 85°C (TJ) | | Package / Case | 68-VFQFN Exposed Pad | | Supplier Device Package | 68-QFN (8x8) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/agln015v5-qng68 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # Flash Advantages ### Low Power Flash-based IGLOO nano devices exhibit power characteristics similar to those of an ASIC, making them an ideal choice for power-sensitive applications. IGLOO nano devices have only a very limited power-on current surge and no high-current transition period, both of which occur on many FPGAs. IGLOO nano devices also have low dynamic power consumption to further maximize power savings; power is reduced even further by the use of a 1.2 V core voltage. Low dynamic power consumption, combined with low static power consumption and Flash\*Freeze technology, gives the IGLOO nano device the lowest total system power offered by any FPGA. ### Security Nonvolatile, flash-based IGLOO nano devices do not require a boot PROM, so there is no vulnerable external bitstream that can be easily copied. IGLOO nano devices incorporate FlashLock, which provides a unique combination of reprogrammability and design security without external overhead, advantages that only an FPGA with nonvolatile flash programming can offer. IGLOO nano devices utilize a 128-bit flash-based lock and a separate AES key to provide the highest level of security in the FPGA industry for programmed intellectual property and configuration data. In addition, all FlashROM data in IGLOO nano devices can be encrypted prior to loading, using the industry-leading AES-128 (FIPS192) bit block cipher encryption standard. AES was adopted by the National Institute of Standards and Technology (NIST) in 2000 and replaces the 1977 DES standard. IGLOO nano devices have a built-in AES decryption engine and a flash-based AES key that make them the most comprehensive programmable logic device security solution available today. IGLOO nano devices with AES-based security provide a high level of protection for remote field updates over public networks such as the Internet, and are designed to ensure that valuable IP remains out of the hands of system overbuilders, system cloners, and IP thieves. Security, built into the FPGA fabric, is an inherent component of IGLOO nano devices. The flash cells are located beneath seven metal layers, and many device design and layout techniques have been used to make invasive attacks extremely difficult. IGLOO nano devices, with FlashLock and AES security, are unique in being highly resistant to both invasive and noninvasive attacks. Your valuable IP is protected with industry-standard security, making remote ISP possible. An IGLOO nano device provides the best available security for programmable logic designs. ### Single Chip Flash-based FPGAs store their configuration information in on-chip flash cells. Once programmed, the configuration data is an inherent part of the FPGA structure, and no external configuration data needs to be loaded at system power-up (unlike SRAM-based FPGAs). Therefore, flash-based IGLOO nano FPGAs do not require system configuration components such as EEPROMs or microcontrollers to load device configuration data. This reduces bill-of-materials costs and PCB area, and increases security and system reliability. #### Instant On Microsemi flash-based IGLOO nano devices support Level 0 of the Instant On classification standard. This feature helps in system component initialization, execution of critical tasks before the processor wakes up, setup and configuration of memory blocks, clock generation, and bus activity management. The Instant On feature of flash-based IGLOO nano devices greatly simplifies total system design and reduces total system cost, often eliminating the need for CPLDs and clock generation PLLs. In addition, glitches and brownouts in system power will not corrupt the IGLOO nano device's flash configuration, and unlike SRAM-based FPGAs, the device will not have to be reloaded when system power is restored. This enables the reduction or complete removal of the configuration PROM, expensive voltage monitor, brownout detection, and clock generator devices from the PCB design. Flash-based IGLOO nano devices simplify total system design and reduce cost and design risk while increasing system reliability and improving system initialization time. IGLOO nano flash FPGAs enable the user to quickly enter and exit Flash\*Freeze mode. This is done almost instantly (within 1 µs) and the device retains configuration and data in registers and RAM. Unlike SRAM-based FPGAs, the device does not need to reload configuration and design state from external memory components; instead it retains all necessary information to resume operation immediately. 1-2 Revision 19 ### Reduced Cost of Ownership Advantages to the designer extend beyond low unit cost, performance, and ease of use. Unlike SRAM-based FPGAs, flash-based IGLOO nano devices allow all functionality to be Instant On; no external boot PROM is required. On-board security mechanisms prevent access to all the programming information and enable secure remote updates of the FPGA logic. Designers can perform secure remote in-system reprogramming to support future design iterations and field upgrades with confidence that valuable intellectual property cannot be compromised or copied. Secure ISP can be performed using the industry-standard AES algorithm. The IGLOO nano device architecture mitigates the need for ASIC migration at higher user volumes. This makes IGLOO nano devices cost-effective ASIC replacement solutions, especially for applications in the consumer, networking/communications, computing, and avionics markets. With a variety of devices under \$1, IGLOO nano FPGAs enable cost-effective implementation of programmable logic and quick time to market. # Firm-Error Immunity Firm errors occur most commonly when high-energy neutrons, generated in the upper atmosphere, strike a configuration cell of an SRAM FPGA. The energy of the collision can change the state of the configuration cell and thus change the logic, routing, or I/O behavior in an unpredictable way. These errors are impossible to prevent in SRAM FPGAs. The consequence of this type of error can be a complete system failure. Firm errors do not exist in the configuration memory of IGLOO nano flash-based FPGAs. Once it is programmed, the flash cell configuration element of IGLOO nano FPGAs cannot be altered by high-energy neutrons and is therefore immune to them. Recoverable (or soft) errors occur in the user data SRAM of all FPGA devices. These can easily be mitigated by using error detection and correction (EDAC) circuitry built into the FPGA fabric. ### Advanced Flash Technology The IGLOO nano device offers many benefits, including nonvolatility and reprogrammability, through an advanced flash-based, 130-nm LVCMOS process with seven layers of metal. Standard CMOS design techniques are used to implement logic and control functions. The combination of fine granularity, enhanced flexible routing resources, and abundant flash switches allows for very high logic utilization without compromising device routability or performance. Logic functions within the device are interconnected through a four-level routing hierarchy. IGLOO nano FPGAs utilize design and process techniques to minimize power consumption in all modes of operation. ### Advanced Architecture The proprietary IGLOO nano architecture provides granularity comparable to standard-cell ASICs. The IGLOO nano device consists of five distinct and programmable architectural features (Figure 1-3 on page 1-5 to Figure 1-4 on page 1-5): - Flash\*Freeze technology - FPGA VersaTiles - Dedicated FlashROM - Dedicated SRAM/FIFO memory<sup>†</sup> - Extensive CCCs and PLLs<sup>†</sup> - Advanced I/O structure The FPGA core consists of a sea of VersaTiles. Each VersaTile can be configured as a three-input logic function, a D-flip-flop (with or without enable), or a latch by programming the appropriate flash switch interconnections. The versatility of the IGLOO nano core tile as either a three-input lookup table (LUT) equivalent or a D-flip-flop/latch with enable allows for efficient use of the FPGA fabric. The VersaTile capability is unique to the ProASIC<sup>®</sup> family of third-generation-architecture flash FPGAs. VersaTiles are connected with any of the four levels of routing hierarchy. Flash switches are distributed throughout the device to provide nonvolatile, reconfigurable interconnect programming. Maximum core utilization is possible for virtually any design. <sup>†</sup> The AGLN030 and smaller devices do not support PLL or SRAM. # Power per I/O Pin Table 2-13 • Summary of I/O Input Buffer Power (per pin) – Default I/O Software Settings Applicable to IGLOO nano I/O Banks | | VCCI (V) | Dynamic Power<br>PAC9 (μW/MHz) <sup>1</sup> | |--------------------------------------------------------|----------|---------------------------------------------| | Single-Ended | | • | | 3.3 V LVTTL / 3.3 V LVCMOS | 3.3 | 16.38 | | 3.3 V LVTTL / 3.3 V LVCMOS – Schmitt Trigger | 3.3 | 18.89 | | 3.3 V LVCMOS Wide Range <sup>2</sup> | 3.3 | 16.38 | | 3.3 V LVCMOS Wide Range – Schmitt Trigger | 3.3 | 18.89 | | 2.5 V LVCMOS | 2.5 | 4.71 | | 2.5 V LVCMOS – Schmitt Trigger | 2.5 | 6.13 | | 1.8 V LVCMOS | 1.8 | 1.64 | | 1.8 V LVCMOS – Schmitt Trigger | 1.8 | 1.79 | | 1.5 V LVCMOS (JESD8-11) | 1.5 | 0.97 | | 1.5 V LVCMOS (JESD8-11) – Schmitt Trigger | 1.5 | 0.96 | | 1.2 V LVCMOS <sup>3</sup> | 1.2 | 0.57 | | 1.2 V LVCMOS – Schmitt Trigger <sup>3</sup> | 1.2 | 0.52 | | 1.2 V LVCMOS Wide Range <sup>3</sup> | 1.2 | 0.57 | | 1.2 V LVCMOS Wide Range – Schmitt Trigger <sup>3</sup> | 1.2 | 0.52 | ### Notes: - 1. PAC9 is the total dynamic power measured on V<sub>CCI</sub>. - 2. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD8-B specification. - 3. Applicable to IGLOO nano V2 devices operating at VCCI ≥ VCC. Table 2-14 • Summary of I/O Output Buffer Power (per pin) – Default I/O Software Settings<sup>1</sup> Applicable to IGLOO nano I/O Banks | | C <sub>LOAD</sub> (pF) | VCCI (V) | Dynamic Power<br>PAC10 (μW/MHz) <sup>2</sup> | |--------------------------------------|------------------------|----------|----------------------------------------------| | Single-Ended | | | | | 3.3 V LVTTL / 3.3 V LVCMOS | 5 | 3.3 | 107.98 | | 3.3 V LVCMOS Wide Range <sup>3</sup> | 5 | 3.3 | 107.98 | | 2.5 V LVCMOS | 5 | 2.5 | 61.24 | | 1.8 V LVCMOS | 5 | 1.8 | 31.28 | | 1.5 V LVCMOS (JESD8-11) | 5 | 1.5 | 21.50 | | 1.2 V LVCMOS <sup>4</sup> | 5 | 1.2 | 15.22 | ### Notes: - 1. Dynamic power consumption is given for standard load and software default drive strength and output slew. - 2. PAC10 is the total dynamic power measured on VCCI. - 3. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD8-B specification. - 4. Applicable for IGLOO nano V2 devices operating at VCCI ≥ VCC. Table 2-17 • Different Components Contributing to Dynamic Power Consumption in IGLOO nano Devices For IGLOO nano V2 Devices, 1.2 V Core Supply Voltage | | | [ | Device-Spe | cific Dyna | mic Power | r (µW/MHz) | ) | |-----------|----------------------------------------------------------------|------------------------------|------------|------------|-------------|------------|---------| | Parameter | Definition | AGLN250 | AGLN125 | AGLN060 | AGLN020 | AGLN015 | AGLN010 | | PAC1 | Clock contribution of a Global Rib | 2.829 | 2.875 | 1.728 | 0 | 0 | 0 | | PAC2 | Clock contribution of a Global Spine | 1.731 | 1.265 | 1.268 | 2.562 | 2.562 | 1.685 | | PAC3 | Clock contribution of a VersaTile row | 0.957 | 0.963 | 0.967 | 0.862 | 0.862 | 0.858 | | PAC4 | Clock contribution of a VersaTile used as a sequential module | 0.098 | 0.098 | 0.098 | 0.094 | 0.094 | 0.091 | | PAC5 | First contribution of a VersaTile used as a sequential module | 0.045 | | | | | | | PAC6 | Second contribution of a VersaTile used as a sequential module | 0.186 | | | | | | | PAC7 | Contribution of a VersaTile used as a combinatorial module | | | 0.1 | 11 | | | | PAC8 | Average contribution of a routing net | | | 0.4 | <b>1</b> 5 | | | | PAC9 | Contribution of an I/O input pin (standard-dependent) | | See | Table 2-10 | 3 on page 2 | 2-9 | | | PAC10 | Contribution of an I/O output pin (standard-dependent) | n See Table 2-14 on page 2-9 | | | | | | | PAC11 | Average contribution of a RAM block during a read operation | 25.00 | | | | N/A | | | PAC12 | Average contribution of a RAM block during a write operation | 30.00 N/A | | | | | | | PAC13 | Dynamic contribution for PLL | | 2.10 | | | N/A | | Table 2-18 • Different Components Contributing to the Static Power Consumption in IGLOO nano Devices For IGLOO nano V2 Devices, 1.2 V Core Supply Voltage | | | | Device-Specific Static Power (mW) | | | | | |-------------------|-------------------------------------------------------|----------------------------|-----------------------------------|-------------|-------------|---------|---------| | Parameter | Definition | AGLN250 | AGLN125 | AGLN060 | AGLN020 | AGLN015 | AGLN010 | | PDC1 | Array static power in Active mode | See Table 2-12 on page 2-8 | | | | | | | PDC2 | Array static power in Static (Idle) mode | | See Table 2-12 on page 2-8 | | | | | | PDC3 | Array static power in Flash*Freeze mode | See Table 2-9 on page 2-7 | | | | | | | PDC4 <sup>1</sup> | Static PLL contribution | | 0.90 | | | N/A | | | PDC5 | Bank quiescent power<br>(VCCI-dependent) <sup>2</sup> | | Se | e Table 2-1 | 2 on page 2 | 2-8 | | #### Notes: - 1. Minimum contribution of the PLL when running at lowest frequency. - 2. For a different output load, drive strength, or slew rate, Microsemi recommends using the Microsemi power spreadsheet calculator or the SmartPower tool in Libero SoC. Figure 2-5 • Output Buffer Model and Delays (example) Figure 2-6 • Tristate Output Buffer Timing Model and Delays (example) 2-18 Revision 19 # **Detailed I/O DC Characteristics** Table 2-27 • Input Capacitance | Symbol | Definition | Conditions | Min. | Max. | Units | |--------------------|------------------------------------|----------------------|------|------|-------| | C <sub>IN</sub> | Input capacitance | VIN = 0, f = 1.0 MHz | | 8 | pF | | C <sub>INCLK</sub> | Input capacitance on the clock pin | VIN = 0, f = 1.0 MHz | | 8 | pF | # Table 2-28 • I/O Output Buffer Maximum Resistances <sup>1</sup> | Standard | Drive Strength | $R_{PULL-DOWN} \ (\Omega)^2$ | $R_{PULL\text{-}UP} \ (\Omega)^3$ | |--------------------------------------|----------------|------------------------------|-----------------------------------| | 3.3 V LVTTL / 3.3V LVCMOS | 2 mA | 100 | 300 | | | 4 mA | 100 | 300 | | | 6 mA | 50 | 150 | | | 8 mA | 50 | 150 | | 3.3 V LVCMOS Wide Range | 100 μΑ | Same as equivalent s | software default drive | | 2.5 V LVCMOS | 2 mA | 100 | 200 | | | 4 mA | 100 | 200 | | | 6 mA | 50 | 100 | | | 8 mA | 50 | 100 | | 1.8 V LVCMOS | 2 mA | 200 | 225 | | | 4 mA | 100 | 112 | | 1.5 V LVCMOS | 2 mA | 200 | 224 | | 1.2 V LVCMOS <sup>4</sup> | 1 mA | 315 | 315 | | 1.2 V LVCMOS Wide Range <sup>4</sup> | 100 μΑ | 315 | 315 | ### Notes: <sup>1.</sup> These maximum values are provided for informational reasons only. Minimum output buffer resistance values depend on VCCI, drive strength selection, temperature, and process. For board design considerations and detailed output buffer resistances, use the corresponding IBIS models posted at http://www.microsemi.com/soc/download/ibis/default.aspx. <sup>2.</sup> $R_{(PULL\text{-}DOWN\text{-}MAX)} = (VOLspec) / IOLspec$ <sup>3.</sup> $R_{(PULL-UP-MAX)} = (VCCImax - VOHspec) / I_{OHspec}$ <sup>4.</sup> Applicable to IGLOO nano V2 devices operating at VCCI ≥ VCC. # 3.3 V LVCMOS Wide Range Table 2-40 • Minimum and Maximum DC Input and Output Levels for LVCMOS 3.3 V Wide Range | 3.3 V LVCMOS<br>Wide Range <sup>1</sup> | _ | | ΊL | , | VIH | VOL | VOH | IOL | I <sub>OH</sub> | IIL <sup>2</sup> | IIH <sup>3</sup> | |-----------------------------------------|-----------------------------------------------------|-----------|-----------|-----------|-----------|-----------|------------|-----|-----------------|-------------------------|-------------------------| | Drive<br>Strength | Default<br>Drive<br>Strength<br>Option <sup>4</sup> | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | μΑ | μА | μ <b>Α</b> <sup>5</sup> | μ <b>Α</b> <sup>5</sup> | | 100 μΑ | 2 mA | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VCCI - 0.2 | 100 | 100 | 10 | 10 | | 100 μΑ | 4 mA | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VCCI - 0.2 | 100 | 100 | 10 | 10 | | 100 μΑ | 6 mA | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VCCI - 0.2 | 100 | 100 | 10 | 10 | | 100 μΑ | 8 mA | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VCCI - 0.2 | 100 | 100 | 10 | 10 | #### Notes: - 1. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V Wide Range, as specified in the JEDEC JESD8-B specification. - 2. I<sub>IL</sub> is the input leakage current per I/O pin over recommended operating conditions where -0.3 < VIN < VIL. - 3. I<sub>IH</sub> is the input leakage current per I/O pin over recommended operating conditions where VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges. - 4. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 5. Currents are measured at 85°C junction temperature. - 6. Software default selection is highlighted in gray. # Fully Registered I/O Buffers with Asynchronous Clear Figure 2-13 • Timing Model of the Registered I/O Buffers with Asynchronous Clear ### 1.2 V DC Core Voltage Table 2-83 • Output DDR Propagation Delays Commercial-Case Conditions: $T_J = 70^{\circ}\text{C}$ , Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |-------------------------|-------------------------------------------------------|--------|-------| | t <sub>DDROCLKQ</sub> | Clock-to-Out of DDR for Output DDR | 1.60 | ns | | t <sub>DDROSUD1</sub> | Data_F Data Setup for Output DDR | 1.09 | ns | | t <sub>DDROSUD2</sub> | Data_R Data Setup for Output DDR | 1.16 | ns | | t <sub>DDROHD1</sub> | Data_F Data Hold for Output DDR | 0.00 | ns | | t <sub>DDROHD2</sub> | Data_R Data Hold for Output DDR | 0.00 | ns | | t <sub>DDROCLR2Q</sub> | Asynchronous Clear-to-Out for Output DDR | 1.99 | ns | | t <sub>DDROREMCLR</sub> | Asynchronous Clear Removal Time for Output DDR | 0.00 | ns | | t <sub>DDRORECCLR</sub> | Asynchronous Clear Recovery Time for Output DDR | 0.24 | ns | | t <sub>DDROWCLR1</sub> | Asynchronous Clear Minimum Pulse Width for Output DDR | 0.19 | ns | | t <sub>DDROCKMPWH</sub> | Clock Minimum Pulse Width HIGH for the Output DDR | 0.31 | ns | | t <sub>DDROCKMPWL</sub> | Clock Minimum Pulse Width LOW for the Output DDR | 0.28 | ns | | F <sub>DDOMAX</sub> | Maximum Frequency for the Output DDR | 160.00 | MHz | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. 2-56 Revision 19 ### 1.2 V DC Core Voltage Table 2-87 • Register Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |---------------------|---------------------------------------------------------------|------|-------| | t <sub>CLKQ</sub> | Clock-to-Q of the Core Register | 1.61 | ns | | t <sub>SUD</sub> | Data Setup Time for the Core Register | 1.17 | ns | | $t_{HD}$ | Data Hold Time for the Core Register | 0.00 | ns | | t <sub>SUE</sub> | Enable Setup Time for the Core Register | 1.29 | ns | | t <sub>HE</sub> | Enable Hold Time for the Core Register | 0.00 | ns | | t <sub>CLR2Q</sub> | Asynchronous Clear-to-Q of the Core Register | 0.87 | ns | | t <sub>PRE2Q</sub> | Asynchronous Preset-to-Q of the Core Register | 0.89 | ns | | t <sub>REMCLR</sub> | Asynchronous Clear Removal Time for the Core Register | 0.00 | ns | | t <sub>RECCLR</sub> | Asynchronous Clear Recovery Time for the Core Register | 0.24 | ns | | t <sub>REMPRE</sub> | Asynchronous Preset Removal Time for the Core Register | 0.00 | ns | | t <sub>RECPRE</sub> | Asynchronous Preset Recovery Time for the Core Register | 0.24 | ns | | t <sub>WCLR</sub> | Asynchronous Clear Minimum Pulse Width for the Core Register | 0.46 | ns | | t <sub>WPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Core Register | 0.46 | ns | | t <sub>CKMPWH</sub> | Clock Minimum Pulse Width HIGH for the Core Register | 0.95 | ns | | t <sub>CKMPWL</sub> | Clock Minimum Pulse Width LOW for the Core Register | 0.95 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. 2-62 Revision 19 Table 2-103 • RAM512X18 ### Commercial-Case Conditions: $T_J = 70$ °C, Worst-Case VCC = 1.425 V | Parameter | Description | Std. | Units | |-----------------------|---------------------------------------------------------------------------------------------------------------------|------|-------| | t <sub>AS</sub> | Address setup time | 0.69 | ns | | t <sub>AH</sub> | Address hold time | 0.13 | ns | | t <sub>ENS</sub> | REN, WEN setup time | 0.61 | ns | | t <sub>ENH</sub> | REN, WEN hold time | 0.07 | ns | | t <sub>DS</sub> | Input data (WD) setup time | 0.59 | ns | | t <sub>DH</sub> | Input data (WD) hold time | 0.30 | ns | | t <sub>CKQ1</sub> | Clock HIGH to new data valid on RD (output retained) | 3.51 | ns | | t <sub>CKQ2</sub> | Clock HIGH to new data valid on RD (pipelined) | 1.43 | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address; applicable to opening edge | 0.35 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address; applicable to opening edge | 0.42 | ns | | t <sub>RSTBQ</sub> | RESET Low to data out Low on RD (flow-through) | 1.72 | ns | | | RESET Low to data out Low on RD (pipelined) | 1.72 | ns | | t <sub>REMRSTB</sub> | RESET removal | 0.51 | 0.51 | | t <sub>RECRSTB</sub> | RESET recovery | 2.68 | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | 0.68 | ns | | t <sub>CYC</sub> | Clock cycle time | 6.24 | ns | | F <sub>MAX</sub> | Maximum frequency | 160 | MHz | #### Notes: 2-78 Revision 19 For more information, refer to the application note AC374: Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based FPGAs and SoC FPGAs App Note. <sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-105 • RAM512X18 ### Commercial-Case Conditions: $T_J = 70^{\circ}C$ , Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |-----------------------|---------------------------------------------------------------------------------------------------------------------|-------|-------| | t <sub>AS</sub> | Address setup time | 1.28 | ns | | t <sub>AH</sub> | Address hold time | 0.25 | ns | | t <sub>ENS</sub> | REN, WEN setup time | 1.13 | ns | | t <sub>ENH</sub> | REN, WEN hold time | 0.13 | ns | | t <sub>DS</sub> | Input data (WD) setup time | 1.10 | ns | | t <sub>DH</sub> | Input data (WD) hold time | 0.55 | ns | | t <sub>CKQ1</sub> | Clock High to new data valid on RD (output retained) | 6.56 | ns | | t <sub>CKQ2</sub> | Clock High to new data valid on RD (pipelined) | 2.67 | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address; applicable to opening edge | 0.87 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address; applicable to opening edge | 1.04 | ns | | t <sub>RSTBQ</sub> | RESET LOW to data out LOW on RD (flow through) | 3.21 | ns | | | RESET LOW to data out LOW on RD (pipelined) | 3.21 | ns | | t <sub>REMRSTB</sub> | RESET removal | 0.93 | ns | | t <sub>RECRSTB</sub> | RESET recovery | 4.94 | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | 1.18 | ns | | t <sub>CYC</sub> | Clock cycle time | 10.90 | ns | | F <sub>MAX</sub> | Maximum frequency | 92 | MHz | #### Notes: 2-80 Revision 19 <sup>1.</sup> For more information, refer to the application note AC374: Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based FPGAs and SoC FPGAs App Note. <sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. Figure 2-38 • FIFO FULL Flag and AFULL Flag Assertion Figure 2-39 • FIFO EMPTY Flag and AEMPTY Flag Deassertion Figure 2-40 • FIFO FULL Flag and AFULL Flag Deassertion 2-84 Revision 19 # 1.2 V DC Core Voltage Table 2-107 • FIFO Worst Commercial-Case Conditions: $T_J = 70$ °C, VCC = 1.14 V | Parameter | Description | Std. | Units | |----------------------|---------------------------------------------------|-------|-------| | t <sub>ENS</sub> | REN, WEN Setup Time | 3.44 | ns | | t <sub>ENH</sub> | REN, WEN Hold Time | 0.26 | ns | | t <sub>BKS</sub> | BLK Setup Time | 0.30 | ns | | t <sub>BKH</sub> | BLK Hold Time | 0.00 | ns | | t <sub>DS</sub> | Input Data (DI) Setup Time | 1.30 | ns | | t <sub>DH</sub> | Input Data (DI) Hold Time | 0.41 | ns | | t <sub>CKQ1</sub> | Clock High to New Data Valid on RD (flow-through) | 5.67 | ns | | t <sub>CKQ2</sub> | Clock High to New Data Valid on RD (pipelined) | 3.02 | ns | | t <sub>RCKEF</sub> | RCLK High to Empty Flag Valid | 6.02 | ns | | t <sub>WCKFF</sub> | WCLK High to Full Flag Valid | 5.71 | ns | | t <sub>CKAF</sub> | Clock High to Almost Empty/Full Flag Valid | 22.17 | ns | | t <sub>RSTFG</sub> | RESET LOW to Empty/Full Flag Valid | 5.93 | ns | | t <sub>RSTAF</sub> | RESET LOW to Almost Empty/Full Flag Valid | 21.94 | ns | | t <sub>RSTBQ</sub> | RESET LOW to Data Out Low on RD (flow-through) | 3.41 | ns | | | RESET LOW to Data Out Low on RD (pipelined) | 4.09 | 3.41 | | t <sub>REMRSTB</sub> | RESET Removal | 1.02 | ns | | t <sub>RECRSTB</sub> | RESET Recovery | 5.48 | ns | | t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width | 1.18 | ns | | t <sub>CYC</sub> | Clock Cycle Time | 10.90 | ns | | F <sub>MAX</sub> | Maximum Frequency for FIFO | 92 | MHz | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. 2-86 Revision 19 Pin Descriptions Table 3-3 • TRST and TCK Pull-Down Recommendations | VJTAG | Tie-Off Resistance* | |----------------|---------------------| | VJTAG at 3.3 V | 200 Ω to 1 kΩ | | VJTAG at 2.5 V | 200 Ω to 1 kΩ | | VJTAG at 1.8 V | 500 Ω to 1 kΩ | | VJTAG at 1.5 V | 500 Ω to 1 kΩ | Note: Equivalent parallel resistance if more than one device is on the JTAG chain ### TDI Test Data Input Serial input for JTAG boundary scan, ISP, and UJTAG usage. There is an internal weak pull-up resistor on the TDI pin. ### TDO Test Data Output Serial output for JTAG boundary scan, ISP, and UJTAG usage. #### TMS Test Mode Select The TMS pin controls the use of the IEEE 1532 boundary scan pins (TCK, TDI, TDO, TRST). There is an internal weak pull-up resistor on the TMS pin. ### TRST Boundary Scan Reset Pin The TRST pin functions as an active-low input to asynchronously initialize (or reset) the boundary scan circuitry. There is an internal weak pull-up resistor on the TRST pin. If JTAG is not used, an external pull-down resistor could be included to ensure the test access port (TAP) is held in reset mode. The resistor values must be chosen from Table 3-2 and must satisfy the parallel resistance value requirement. The values in Table 3-2 correspond to the resistor recommended when a single device is used, and the equivalent parallel resistor when multiple devices are connected via a JTAG chain. In critical applications, an upset in the JTAG circuit could allow entrance to an undesired JTAG state. In such cases, Microsemi recommends tying off TRST to GND through a resistor placed close to the FPGA pin. Note that to operate at all VJTAG voltages, 500 $\Omega$ to 1 k $\Omega$ will satisfy the requirements. # **Special Function Pins** #### NC No Connect This pin is not connected to circuitry within the device. These pins can be driven to any voltage or can be left floating with no effect on the operation of the device. #### DC Do Not Connect This pin should not be connected to any signals on the PCB. These pins should be left unconnected. # **Packaging** Semiconductor technology is constantly shrinking in size while growing in capability and functional integration. To enable next-generation silicon technologies, semiconductor packages have also evolved to provide improved performance and flexibility. Microsemi consistently delivers packages that provide the necessary mechanical and environmental protection to ensure consistent reliability and performance. Microsemi IC packaging technology efficiently supports high-density FPGAs with large-pin-count Ball Grid Arrays (BGAs), but is also flexible enough to accommodate stringent form factor requirements for Chip Scale Packaging (CSP). In addition, Microsemi offers a variety of packages designed to meet your most demanding application and economic requirements for today's embedded and mobile systems. 3-4 Revision 19 Package Pin Assignments | | CS81 | |------------|-------------------| | Pin Number | AGLN125Z Function | | A1 | GAA0/IO00RSB0 | | A2 | GAA1/IO01RSB0 | | A3 | GAC0/IO04RSB0 | | A4 | IO13RSB0 | | A5 | IO22RSB0 | | A6 | IO32RSB0 | | A7 | GBB0/IO37RSB0 | | A8 | GBA1/IO40RSB0 | | A9 | GBA2/IO41RSB0 | | B1 | GAA2/IO132RSB1 | | B2 | GAB0/IO02RSB0 | | В3 | GAC1/IO05RSB0 | | B4 | IO11RSB0 | | B5 | IO25RSB0 | | В6 | GBC0/IO35RSB0 | | В7 | GBB1/IO38RSB0 | | B8 | IO42RSB0 | | В9 | GBB2/IO43RSB0 | | C1 | GAB2/IO130RSB1 | | C2 | IO131RSB1 | | C3 | GND | | C4 | IO15RSB0 | | C5 | IO28RSB0 | | C6 | GND | | C7 | GBA0/IO39RSB0 | | C8 | GBC2/IO45RSB0 | | C9 | IO47RSB0 | | D1 | GAC2/IO128RSB1 | | D2 | IO129RSB1 | | D3 | GFA2/IO117RSB1 | | D4 | VCC | | D5 | VCCIB0 | | D6 | GND | | D7 | GCC2/IO59RSB0 | | D8 | GCC1/IO51RSB0 | | D9 | GCC0/IO52RSB0 | | CS81 | | | |------------|-------------------|--| | Pin Number | AGLN125Z Function | | | E1 | GFB0/IO120RSB1 | | | E2 | GFB1/IO121RSB1 | | | E3 | GFA1/IO118RSB1 | | | E4 | VCCIB1 | | | E5 | VCC | | | E6 | VCCIB0 | | | E7 | GCA0/IO56RSB0 | | | E8 | GCA1/IO55RSB0 | | | E9 | GCB2/IO58RSB0 | | | F1* | VCCPLF | | | F2* | VCOMPLF | | | F3 | GND | | | F4 | GND | | | F5 | VCCIB1 | | | F6 | GND | | | F7 | GDA1/IO65RSB0 | | | F8 | GDC1/IO61RSB0 | | | F9 | GDC0/IO62RSB0 | | | G1 | GEA0/IO104RSB1 | | | G2 | GEC0/IO108RSB1 | | | G3 | GEB1/IO107RSB1 | | | G4 | IO96RSB1 | | | G5 | IO92RSB1 | | | G6 | IO72RSB1 | | | G7 | GDB2/IO68RSB1 | | | G8 | VJTAG | | | G9 | TRST | | | H1 | GEA1/IO105RSB1 | | | H2 | FF/GEB2/IO102RSB1 | | | НЗ | IO99RSB1 | | | H4 | IO94RSB1 | | | H5 | IO91RSB1 | | | H6 | IO81RSB1 | | | H7 | GDA2/IO67RSB1 | | | H8 | TDI | | | H9 | TDO | | | CS81 | | | |------------|-------------------|--| | Pin Number | AGLN125Z Function | | | J1 | GEA2/IO103RSB1 | | | J2 | GEC2/IO101RSB1 | | | J3 | IO97RSB1 | | | J4 | IO93RSB1 | | | J5 | IO90RSB1 | | | J6 | IO78RSB1 | | | J7 | TCK | | | J8 | TMS | | | J9 | VPUMP | | Note: \* Pin numbers F1 and F2 must be connected to ground because a PLL is not supported for AGLN125Z-CS81. 4-12 Revision 19 | VQ100 | | | |------------|----------------------|--| | Pin Number | AGLN030Z<br>Function | | | 1 | GND | | | 2 | IO82RSB1 | | | 3 | IO81RSB1 | | | 4 | IO80RSB1 | | | 5 | IO79RSB1 | | | 6 | IO78RSB1 | | | 7 | IO77RSB1 | | | 8 | IO76RSB1 | | | 9 | GND | | | 10 | IO75RSB1 | | | 11 | IO74RSB1 | | | 12 | GEC0/IO73RSB1 | | | 13 | GEA0/IO72RSB1 | | | 14 | GEB0/IO71RSB1 | | | 15 | IO70RSB1 | | | 16 | IO69RSB1 | | | 17 | VCC | | | 18 | VCCIB1 | | | 19 | IO68RSB1 | | | 20 | IO67RSB1 | | | 21 | IO66RSB1 | | | 22 | IO65RSB1 | | | 23 | IO64RSB1 | | | 24 | IO63RSB1 | | | 25 | IO62RSB1 | | | 26 | IO61RSB1 | | | 27 | FF/IO60RSB1 | | | 28 | IO59RSB1 | | | 29 | IO58RSB1 | | | 30 | IO57RSB1 | | | 31 | IO56RSB1 | | | 32 | IO55RSB1 | | | 33 | IO54RSB1 | | | 34 | IO53RSB1 | | | 35 | IO52RSB1 | | | VQ100 | | | |------------|----------------------|--| | Pin Number | AGLN030Z<br>Function | | | 36 | IO51RSB1 | | | 37 | VCC | | | 38 | GND | | | 39 | VCCIB1 | | | 40 | IO49RSB1 | | | 41 | IO47RSB1 | | | 42 | IO46RSB1 | | | 43 | IO45RSB1 | | | 44 | IO44RSB1 | | | 45 | IO43RSB1 | | | 46 | IO42RSB1 | | | 47 | TCK | | | 48 | TDI | | | 49 | TMS | | | 50 | NC | | | 51 | GND | | | 52 | VPUMP | | | 53 | NC | | | 54 | TDO | | | 55 | TRST | | | 56 | VJTAG | | | 57 | IO41RSB0 | | | 58 | IO40RSB0 | | | 59 | IO39RSB0 | | | 60 | IO38RSB0 | | | 61 | IO37RSB0 | | | 62 | IO36RSB0 | | | 63 | GDB0/IO34RSB0 | | | 64 | GDA0/IO33RSB0 | | | 65 | GDC0/IO32RSB0 | | | 66 | VCCIB0 | | | 67 | GND | | | 68 | VCC | | | 69 | IO31RSB0 | | | 70 | IO30RSB0 | | | | | | | VQ100 | | | |------------|----------------------|--| | Pin Number | AGLN030Z<br>Function | | | 71 | IO29RSB0 | | | 72 | IO28RSB0 | | | 73 | IO27RSB0 | | | 74 | IO26RSB0 | | | 75 | IO25RSB0 | | | 76 | IO24RSB0 | | | 77 | IO23RSB0 | | | 78 | IO22RSB0 | | | 79 | IO21RSB0 | | | 80 | IO20RSB0 | | | 81 | IO19RSB0 | | | 82 | IO18RSB0 | | | 83 | IO17RSB0 | | | 84 | IO16RSB0 | | | 85 | IO15RSB0 | | | 86 | IO14RSB0 | | | 87 | VCCIB0 | | | 88 | GND | | | 89 | VCC | | | 90 | IO12RSB0 | | | 91 | IO10RSB0 | | | 92 | IO08RSB0 | | | 93 | IO07RSB0 | | | 94 | IO06RSB0 | | | 95 | IO05RSB0 | | | 96 | IO04RSB0 | | | 97 | IO03RSB0 | | | 98 | IO02RSB0 | | | 99 | IO01RSB0 | | | 100 | IO00RSB0 | | | VQ100 | | | |--------|-------------------|--| | Pin | | | | Number | AGLN125Z Function | | | 1 | GND | | | 2 | GAA2/IO67RSB1 | | | 3 | IO68RSB1 | | | 4 | GAB2/IO69RSB1 | | | 5 | IO132RSB1 | | | 6 | GAC2/IO131RSB1 | | | 7 | IO130RSB1 | | | 8 | IO129RSB1 | | | 9 | GND | | | 10 | GFB1/IO124RSB1 | | | 11 | GFB0/IO123RSB1 | | | 12 | VCOMPLF | | | 13 | GFA0/IO122RSB1 | | | 14 | VCCPLF | | | 15 | GFA1/IO121RSB1 | | | 16 | GFA2/IO120RSB1 | | | 17 | VCC | | | 18 | VCCIB1 | | | 19 | GEC0/IO111RSB1 | | | 20 | GEB1/IO110RSB1 | | | 21 | GEB0/IO109RSB1 | | | 22 | GEA1/IO108RSB1 | | | 23 | GEA0/IO107RSB1 | | | 24 | VMV1 | | | 25 | GNDQ | | | 26 | GEA2/IO106RSB1 | | | 27 | FF/GEB2/IO105RSB1 | | | 28 | GEC2/IO104RSB1 | | | 29 | IO102RSB1 | | | 30 | IO100RSB1 | | | 31 | IO99RSB1 | | | 32 | IO97RSB1 | | | 33 | IO96RSB1 | | | 34 | IO95RSB1 | | | 35 | IO94RSB1 | | | • | • | | | VQ100 | | | |---------------|-------------------|--| | Pin<br>Number | AGLN125Z Function | | | 36 | IO93RSB1 | | | 37 | VCC | | | 38 | GND | | | 39 | VCCIB1 | | | 40 | IO87RSB1 | | | 41 | IO84RSB1 | | | 42 | IO81RSB1 | | | 43 | IO75RSB1 | | | 44 | GDC2/IO72RSB1 | | | 45 | GDB2/IO71RSB1 | | | 46 | GDA2/IO70RSB1 | | | 47 | TCK | | | 48 | TDI | | | 49 | TMS | | | 50 | VMV1 | | | 51 | GND | | | 52 | VPUMP | | | 53 | NC | | | 54 | TDO | | | 55 | TRST | | | 56 | VJTAG | | | 57 | GDA1/IO65RSB0 | | | 58 | GDC0/IO62RSB0 | | | 59 | GDC1/IO61RSB0 | | | 60 | GCC2/IO59RSB0 | | | 61 | GCB2/IO58RSB0 | | | 62 | GCA0/IO56RSB0 | | | 63 | GCA1/IO55RSB0 | | | 64 | GCC0/IO52RSB0 | | | 65 | GCC1/IO51RSB0 | | | 66 | VCCIB0 | | | 67 | GND | | | 68 | VCC | | | 69 | IO47RSB0 | | | 70 | GBC2/IO45RSB0 | | | VQ100 | | | |---------------|-------------------|--| | Pin<br>Number | AGLN125Z Function | | | 71 | GBB2/IO43RSB0 | | | 72 | IO42RSB0 | | | 73 | GBA2/IO41RSB0 | | | 74 | VMV0 | | | 75 | GNDQ | | | 76 | GBA1/IO40RSB0 | | | 77 | GBA0/IO39RSB0 | | | 78 | GBB1/IO38RSB0 | | | 79 | GBB0/IO37RSB0 | | | 80 | GBC1/IO36RSB0 | | | 81 | GBC0/IO35RSB0 | | | 82 | IO32RSB0 | | | 83 | IO28RSB0 | | | 84 | IO25RSB0 | | | 85 | IO22RSB0 | | | 86 | IO19RSB0 | | | 87 | VCCIB0 | | | 88 | GND | | | 89 | VCC | | | 90 | IO15RSB0 | | | 91 | IO13RSB0 | | | 92 | IO11RSB0 | | | 93 | IO09RSB0 | | | 94 | IO07RSB0 | | | 95 | GAC1/IO05RSB0 | | | 96 | GAC0/IO04RSB0 | | | 97 | GAB1/IO03RSB0 | | | 98 | GAB0/IO02RSB0 | | | 99 | GAA1/IO01RSB0 | | | 100 | GAA0/IO00RSB0 | | | VQ100 | | | |------------|-------------------|--| | Pin Number | AGLN250Z Function | | | 1 | GND | | | 2 | GAA2/IO67RSB3 | | | 3 | IO66RSB3 | | | 4 | GAB2/IO65RSB3 | | | 5 | IO64RSB3 | | | 6 | GAC2/IO63RSB3 | | | 7 | IO62RSB3 | | | 8 | IO61RSB3 | | | 9 | GND | | | 10 | GFB1/IO60RSB3 | | | 11 | GFB0/IO59RSB3 | | | 12 | VCOMPLF | | | 13 | GFA0/IO57RSB3 | | | 14 | VCCPLF | | | 15 | GFA1/IO58RSB3 | | | 16 | GFA2/IO56RSB3 | | | 17 | VCC | | | 18 | VCCIB3 | | | 19 | GFC2/IO55RSB3 | | | 20 | GEC1/IO54RSB3 | | | 21 | GEC0/IO53RSB3 | | | 22 | GEA1/IO52RSB3 | | | 23 | GEA0/IO51RSB3 | | | 24 | VMV3 | | | 25 | GNDQ | | | 26 | GEA2/IO50RSB2 | | | 27 | FF/GEB2/IO49RSB2 | | | 28 | GEC2/IO48RSB2 | | | 29 | IO47RSB2 | | | 30 | IO46RSB2 | | | 31 | IO45RSB2 | | | 32 | IO44RSB2 | | | 33 | IO43RSB2 | | | 34 | IO42RSB2 | | | 35 | IO41RSB2 | | | 36 | IO40RSB2 | | | VQ100 | | | |------------|---------------|--| | Pin Number | | | | 37 | VCC | | | 38 | GND | | | 39 | VCCIB2 | | | 40 | IO39RSB2 | | | 41 | IO38RSB2 | | | 42 | IO37RSB2 | | | 43 | GDC2/IO36RSB2 | | | 44 | GDB2/IO35RSB2 | | | 45 | GDA2/IO34RSB2 | | | 46 | GNDQ | | | 47 | TCK | | | 48 | TDI | | | 49 | TMS | | | 50 | VMV2 | | | 51 | GND | | | 52 | VPUMP | | | 53 | NC | | | 54 | TDO | | | 55 | TRST | | | 56 | VJTAG | | | 57 | GDA1/IO33RSB1 | | | 58 | GDC0/IO32RSB1 | | | 59 | GDC1/IO31RSB1 | | | 60 | IO30RSB1 | | | 61 | GCB2/IO29RSB1 | | | 62 | GCA1/IO27RSB1 | | | 63 | GCA0/IO28RSB1 | | | 64 | GCC0/IO26RSB1 | | | 65 | GCC1/IO25RSB1 | | | 66 | VCCIB1 | | | 67 | GND | | | 68 | VCC | | | 69 | IO24RSB1 | | | 70 | GBC2/IO23RSB1 | | | 71 | GBB2/IO22RSB1 | | | 72 | IO21RSB1 | | | | | | | VQ100 | | |------------|-------------------| | Pin Number | AGLN250Z Function | | 73 | GBA2/IO20RSB1 | | 74 | VMV1 | | 75 | GNDQ | | 76 | GBA1/IO19RSB0 | | 77 | GBA0/IO18RSB0 | | 78 | GBB1/IO17RSB0 | | 79 | GBB0/IO16RSB0 | | 80 | GBC1/IO15RSB0 | | 81 | GBC0/IO14RSB0 | | 82 | IO13RSB0 | | 83 | IO12RSB0 | | 84 | IO11RSB0 | | 85 | IO10RSB0 | | 86 | IO09RSB0 | | 87 | VCCIB0 | | 88 | GND | | 89 | VCC | | 90 | IO08RSB0 | | 91 | IO07RSB0 | | 92 | IO06RSB0 | | 93 | GAC1/IO05RSB0 | | 94 | GAC0/IO04RSB0 | | 95 | GAB1/IO03RSB0 | | 96 | GAB0/IO02RSB0 | | 97 | GAA1/IO01RSB0 | | 98 | GAA0/IO00RSB0 | | 99 | GNDQ | | 100 | VMV0 |