Welcome to **E-XFL.COM** # **Understanding Embedded - FPGAs (Field Programmable Gate Array)** Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 1536 | | Total RAM Bits | 18432 | | Number of I/O | 71 | | Number of Gates | 60000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -20°C ~ 85°C (TJ) | | Package / Case | 100-TQFP | | Supplier Device Package | 100-VQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/agln060v5-zvqg100 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # IGLOO nano Products Available in the Z Feature Grade | IGLOO nano-Z Devices | AGLN030Z* | AGLN060Z* | AGLN125Z* | AGLN250Z* | |----------------------|-----------|-----------|-----------|-----------| | | QN48 | - | - | _ | | | QN68 | ı | - | _ | | | UC81 | - | - | - | | | CS81 | CS81 | CS81 | CS81 | | Packages | VQ100 | VQ100 | VQ100 | VQ100 | Note: \*Not recommended for new designs. # **Temperature Grade Offerings** | | AGLN010 | AGLN015 <sup>*</sup> | AGLN020 | | AGLN060 | AGLN125 | AGLN250 | |---------|---------|----------------------|---------|-----------|-----------|-----------|-----------------------| | Package | | | | AGLN030Z* | AGLN060Z* | AGLN125Z* | AGLN250Z <sup>*</sup> | | UC36 | C, I | - | _ | _ | - | - | - | | QN48 | C, I | - | - | C, I | - | - | - | | QN68 | - | C, I | C, I | C, I | - | - | - | | UC81 | _ | - | C, I | C, I | - | _ | - | | CS81 | _ | - | C, I | C, I | C, I | C, I | C, I | | VQ100 | _ | - | - | C, I | C, I | C, I | C, I | Note: \* Not recommended for new designs. C = Enhanced Commercial temperature range: -20°C to +85°C junction temperature I = Industrial temperature range: -40°C to +100°C junction temperature Contact your local Microsemi representative for device availability: http://www.microsemi.com/soc/contact/default.aspx. VI Revision 19 # User Nonvolatile FlashROM IGLOO nano devices have 1 kbit of on-chip, user-accessible, nonvolatile FlashROM. The FlashROM can be used in diverse system applications: - · Internet protocol addressing (wireless or fixed) - · System calibration settings - Device serialization and/or inventory control - · Subscription-based business models (for example, set-top boxes) - Secure key storage for secure communications algorithms - Asset management/tracking - Date stamping - Version management The FlashROM is written using the standard IGLOO nano IEEE 1532 JTAG programming interface. The core can be individually programmed (erased and written), and on-chip AES decryption can be used selectively to securely load data over public networks (except in the AGLN030 and smaller devices), as in security keys stored in the FlashROM for a user design. The FlashROM can be programmed via the JTAG programming interface, and its contents can be read back either through the JTAG programming interface or via direct FPGA core addressing. Note that the FlashROM can only be programmed from the JTAG interface and cannot be programmed from the internal logic array. The FlashROM is programmed as 8 banks of 128 bits; however, reading is performed on a byte-by-byte basis using a synchronous interface. A 7-bit address from the FPGA core defines which of the 8 banks and which of the 16 bytes within that bank are being read. The three most significant bits (MSBs) of the FlashROM address determine the bank, and the four least significant bits (LSBs) of the FlashROM address define the byte. The IGLOO nano development software solutions, Libero<sup>®</sup> System-on-Chip (SoC) and Designer, have extensive support for the FlashROM. One such feature is auto-generation of sequential programming files for applications requiring a unique serial number in each part. Another feature enables the inclusion of static data for system version control. Data for the FlashROM can be generated quickly and easily using Microsemi Libero SoC and Designer software tools. Comprehensive programming file support is also included to allow for easy programming of large numbers of parts with differing FlashROM contents. ### SRAM and FIFO IGLOO nano devices (except the AGLN030 and smaller devices) have embedded SRAM blocks along their north and south sides. Each variable-aspect-ratio SRAM block is 4,608 bits in size. Available memory configurations are 256×18, 512×9, 1k×4, 2k×2, and 4k×1 bits. The individual blocks have independent read and write ports that can be configured with different bit widths on each port. For example, data can be sent through a 4-bit port and read as a single bitstream. The embedded SRAM blocks can be initialized via the device JTAG port (ROM emulation mode) using the UJTAG macro (except in the AGLN030 and smaller devices). In addition, every SRAM block has an embedded FIFO control unit. The control unit allows the SRAM block to be configured as a synchronous FIFO without using additional core VersaTiles. The FIFO width and depth are programmable. The FIFO also features programmable Almost Empty (AEMPTY) and Almost Full (AFULL) flags in addition to the normal Empty and Full flags. The embedded FIFO control unit contains the counters necessary for generation of the read and write address pointers. The embedded SRAM/FIFO blocks can be cascaded to create larger configurations. ### PLL and CCC Higher density IGLOO nano devices using either the two I/O bank or four I/O bank architectures provide designers with very flexible clock conditioning capabilities. AGLN060, AGLN125, and AGLN250 contain six CCCs. One CCC (center west side) has a PLL. The AGLN030 and smaller devices use different CCCs in their architecture (CCC-GL). These CCC-GLs contain a global MUX but do not have any PLLs or programmable delays. For devices using the six CCC block architecture, these are located at the four corners and the centers of the east and west sides. All six CCC blocks are usable; the four corner CCCs and the east CCC allow simple clock delay operations as well as clock spine access. IGLOO nano DC and Switching Characteristics ## PLL Behavior at Brownout Condition Microsemi recommends using monotonic power supplies or voltage regulators to ensure proper powerup behavior. Power ramp-up should be monotonic at least until VCC and VCCPLX exceed brownout activation levels (see Figure 2-1 and Figure 2-2 on page 2-5 for more details). When PLL power supply voltage and/or VCC levels drop below the VCC brownout levels (0.75 V $\pm$ 0.25 V for V5 devices, and 0.75 V $\pm$ 0.2 V for V2 devices), the PLL output lock signal goes LOW and/or the output clock is lost. Refer to the "Brownout Voltage" section in the "Power-Up/-Down Behavior of Low Power Flash Devices" chapter of the *IGLOO nano FPGA Fabric User's Guide* for information on clock and lock recovery. # Internal Power-Up Activation Sequence - Core - 2. Input buffers - 3. Output buffers, after 200 ns delay from input buffer activation To make sure the transition from input buffers to output buffers is clean, ensure that there is no path longer than 100 ns from input buffer to output buffer in your design. Figure 2-1 • V5 Devices – I/O State as a Function of VCCI and VCC Voltage Levels 2-4 Revision 19 IGLOO nano DC and Switching Characteristics ### **Timing Characteristics** Applies to 1.5 V DC Core Voltage Table 2-41 • 3.3 V LVCMOS Wide Range Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.7 V | Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-------------------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 100 μΑ | 2 mA | STD | 0.97 | 5.23 | 0.19 | 1.20 | 1.66 | 0.66 | 5.24 | 5.00 | 2.47 | 2.56 | ns | | 100 μΑ | 4 mA | STD | 0.97 | 5.23 | 0.19 | 1.20 | 1.66 | 0.66 | 5.24 | 5.00 | 2.47 | 2.56 | ns | | 100 μΑ | 6 mA | STD | 0.97 | 4.27 | 0.19 | 1.20 | 1.66 | 0.66 | 4.28 | 4.12 | 2.83 | 3.16 | ns | | 100 μΑ | 8 mA | STD | 0.97 | 4.27 | 0.19 | 1.20 | 1.66 | 0.66 | 4.28 | 4.12 | 2.83 | 3.16 | ns | #### Notes: - 1. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-42 • 3.3 V LVCMOS Wide Range High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.7 V | Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-------------------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 100 μΑ | 2 mA | STD | 0.97 | 3.11 | 0.19 | 1.20 | 1.66 | 0.66 | 3.13 | 2.55 | 2.47 | 2.70 | ns | | 100 μΑ | 4 mA | STD | 0.97 | 3.11 | 0.19 | 1.20 | 1.66 | 0.66 | 3.13 | 2.55 | 2.47 | 2.70 | ns | | 100 μΑ | 6 mA | STD | 0.97 | 2.56 | 0.19 | 1.20 | 1.66 | 0.66 | 2.57 | 2.02 | 2.82 | 3.31 | ns | | 100 μΑ | 8 mA | STD | 0.97 | 2.56 | 0.19 | 1.20 | 1.66 | 0.66 | 2.57 | 2.02 | 2.82 | 3.31 | ns | #### Notes: - 1. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. - 3. Software default selection highlighted in gray. 2-30 Revision 19 IGLOO nano Low Power Flash FPGAs ### 1.8 V LVCMOS Low-voltage CMOS for 1.8 V is an extension of the LVCMOS standard (JESD8-5) used for general purpose 1.8 V applications. It uses a 1.8 V input buffer and a push-pull output buffer. Table 2-51 • Minimum and Maximum DC Input and Output Levels | 1.8 V<br>LVCMOS | | VIL | VIH | | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>1</sup> | I <sub>I</sub> H <sup>2</sup> | |-------------------|-----------|-------------|-------------|-----------|-----------|-------------|-----|----|-------------------------|-------------------------|-------------------------|-------------------------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 2 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.45 | VCCI - 0.45 | 2 | 2 | 9 | 11 | 10 | 10 | | 4 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.45 | VCCI - 0.45 | 4 | 4 | 17 | 22 | 10 | 10 | ### Notes: - 1. $I_{|L|}$ is the input leakage current per I/O pin over recommended operating conditions where -0.3 < VIN < VIL. - 2. $I_{IH}$ is the input leakage current per I/O pin over recommended operating conditions where VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges. - 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - 5. Software default selection highlighted in gray. Figure 2-9 • AC Loading Table 2-52 • 1.8 V LVCMOS AC Waveforms, Measuring Points, and Capacitive Loads | Input LOW (V) | Input HIGH (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|------------------------| | 0 | 1.8 | 0.9 | 5 | Note: \*Measuring point = Vtrip. See Table 2-23 on page 2-20 for a complete table of trip points. ### 1.2 V LVCMOS (JESD8-12A) Low-Voltage CMOS for 1.2 V complies with the LVCMOS standard JESD8-12A for general purpose 1.2 V applications. It uses a 1.2 V input buffer and a push-pull output buffer. Table 2-63 • Minimum and Maximum DC Input and Output Levels | 1.2 V<br>LVCMOS | | VIL | VIH | | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>1</sup> | IIH <sup>2</sup> | |-------------------|-----------|-------------|-------------|-----------|-------------|-------------|-----|----|-------------------------|-------------------------|-------------------------|-------------------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 1 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 1 | 1 | 10 | 13 | 10 | 10 | #### Notes: - 1. I<sub>IL</sub> is the input leakage current per I/O pin over recommended operating conditions where –0.3 < VIN < VIL. - 2. I<sub>IH</sub> is the input leakage current per I/O pin over recommended operating conditions where VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges. - 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - 5. Software default selection highlighted in gray. Figure 2-11 • AC Loading Table 2-64 • 1.2 V LVCMOS AC Waveforms, Measuring Points, and Capacitive Loads | Input LOW (V) | Input HIGH (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|------------------------| | 0 | 1.2 | 0.6 | 5 | Note: \*Measuring point = Vtrip. See Table 2-23 on page 2-20 for a complete table of trip points. ### **Timing Characteristics** Applies to 1.2 V DC Core Voltage Table 2-65 • 1.2 V LVCMOS Low Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.14 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 1 mA | STD | 1.55 | 8.30 | 0.26 | 1.56 | 2.27 | 1.10 | 7.97 | 7.54 | 2.56 | 2.55 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-66 • 1.2 V LVCMOS High Slew Commercial-Case Conditions: $T_J = 70$ °C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.14 V | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 1 mA | STD | 1.55 | 3.50 | 0.26 | 1.56 | 2.27 | 1.10 | 3.37 | 3.10 | 2.55 | 2.66 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. IGLOO nano Low Power Flash FPGAs # **Timing Characteristics** 1.5 V DC Core Voltage Table 2-84 • Combinatorial Cell Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Combinatorial Cell | Equation | Parameter | Std. | Units | |--------------------|-------------------------|-----------------|------|-------| | INV | Y = !A | t <sub>PD</sub> | 0.76 | ns | | AND2 | Y = A · B | t <sub>PD</sub> | 0.87 | ns | | NAND2 | Y = !(A · B) | t <sub>PD</sub> | 0.91 | ns | | OR2 | Y = A + B | t <sub>PD</sub> | 0.90 | ns | | NOR2 | Y = !(A + B) | t <sub>PD</sub> | 0.94 | ns | | XOR2 | Y = A ⊕ B | t <sub>PD</sub> | 1.39 | ns | | MAJ3 | Y = MAJ(A, B, C) | t <sub>PD</sub> | 1.44 | ns | | XOR3 | Y = A ⊕ B ⊕ C | t <sub>PD</sub> | 1.60 | ns | | MUX2 | Y = A !S + B S | t <sub>PD</sub> | 1.17 | ns | | AND3 | $Y = A \cdot B \cdot C$ | t <sub>PD</sub> | 1.18 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. ## 1.2 V DC Core Voltage Table 2-85 • Combinatorial Cell Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V | Combinatorial Cell | Equation | Parameter | Std. | Units | |--------------------|-------------------------|-----------------|------|-------| | INV | Y = !A | t <sub>PD</sub> | 1.33 | ns | | AND2 | Y = A · B | t <sub>PD</sub> | 1.48 | ns | | NAND2 | Y = !(A · B) | t <sub>PD</sub> | 1.58 | ns | | OR2 | Y = A + B | t <sub>PD</sub> | 1.53 | ns | | NOR2 | Y = !(A + B) | t <sub>PD</sub> | 1.63 | ns | | XOR2 | Y = A ⊕ B | t <sub>PD</sub> | 2.34 | ns | | MAJ3 | Y = MAJ(A, B, C) | t <sub>PD</sub> | 2.59 | ns | | XOR3 | Y = A ⊕ B ⊕ C | t <sub>PD</sub> | 2.74 | ns | | MUX2 | Y = A !S + B S | t <sub>PD</sub> | 2.03 | ns | | AND3 | $Y = A \cdot B \cdot C$ | t <sub>PD</sub> | 2.11 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. IGLOO nano DC and Switching Characteristics # **Global Tree Timing Characteristics** Global clock delays include the central rib delay, the spine delay, and the row delay. Delays do not include I/O input buffer clock delays, as these are I/O standard–dependent, and the clock may be driven and conditioned internally by the CCC module. For more details on clock conditioning capabilities, refer to the "Clock Conditioning Circuits" section on page 2-70. Table 2-88 to Table 2-96 on page 2-68 present minimum and maximum global clock delays within each device. Minimum and maximum delays are measured with minimum and maximum loading. ### **Timing Characteristics** 1.5 V DC Core Voltage Table 2-88 • AGLN010 Global Resource Commercial-Case Conditions: T<sub>.I</sub> = 70°C, VCC = 1.425 V | | | S | Std. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 1.13 | 1.42 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 1.15 | 1.50 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width HIGH for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width LOW for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.35 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-89 • AGLN015 Global Resource Commercial-Case Conditions: T<sub>.I</sub> = 70°C, VCC = 1.425 V | | | Std. | | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 1.21 | 1.55 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 1.23 | 1.65 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width HIGH for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width LOW for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.42 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-64 Revision 19 Figure 2-30 • RAM Write, Output Retained (WMODE = 0). Applicable to Both RAM4K9 and RAM512x18. Figure 2-31 • RAM Write, Output as Write Data (WMODE = 1). Applicable to RAM4K9 Only. Figure 2-32 • RAM Reset. Applicable to Both RAM4K9 and RAM512x18. 2-76 Revision 19 IGLOO nano Low Power Flash FPGAs # **Timing Characteristics** 1.5 V DC Core Voltage Table 2-102 • RAM4K9 Commercial-Case Conditions: $T_J = 70^{\circ}C$ , Worst-Case VCC = 1.425 V | Parameter | Description | Std. | Units | |-----------------------|---------------------------------------------------------------------------------------------------------------------|------|-------| | t <sub>AS</sub> | Address setup time | 0.69 | ns | | t <sub>AH</sub> | Address hold time | 0.13 | ns | | t <sub>ENS</sub> | REN, WEN setup time | 0.68 | ns | | t <sub>ENH</sub> | REN, WEN hold time | 0.13 | ns | | t <sub>BKS</sub> | BLK setup time | 1.37 | ns | | t <sub>BKH</sub> | BLK hold time | 0.13 | ns | | t <sub>DS</sub> | Input data (DIN) setup time | 0.59 | ns | | t <sub>DH</sub> | Input data (DIN) hold time | 0.30 | ns | | t <sub>CKQ1</sub> | Clock HIGH to new data valid on DOUT (output retained, WMODE = 0) | 2.94 | ns | | | Clock HIGH to new data valid on DOUT (flow-through, WMODE = 1) | 2.55 | ns | | t <sub>CKQ2</sub> | Clock HIGH to new data valid on DOUT (pipelined) | 1.51 | ns | | t <sub>C2CWWL</sub> 1 | Address collision clk-to-clk delay for reliable write after write on same address; applicable to closing edge | 0.23 | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address; applicable to opening edge | 0.35 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address; applicable to opening edge | 0.41 | ns | | t <sub>RSTBQ</sub> | RESET Low to data out Low on DOUT (flow-through) | 1.72 | ns | | | RESET Low to data out Low on DOUT (pipelined) | 1.72 | ns | | t <sub>REMRSTB</sub> | RESET removal | 0.51 | ns | | t <sub>RECRSTB</sub> | RESET recovery | 2.68 | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | 0.68 | ns | | t <sub>CYC</sub> | Clock cycle time | 6.24 | ns | | F <sub>MAX</sub> | Maximum frequency | 160 | MHz | #### Notes: <sup>1.</sup> For more information, refer to the application note AC374: Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based FPGAs and SoC FPGAs App Note. <sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. ## **FIFO** Figure 2-33 • FIFO Model Figure 2-36 • FIFO Reset Figure 2-37 • FIFO EMPTY Flag and AEMPTY Flag Assertion # **Related Documents** ## **User Guides** IGLOO nano FPGA Fabric User's Guide # **Packaging Documents** The following documents provide packaging information and device selection for low power flash devices. ## **Product Catalog** FPGA and SoC Product Catalog Lists devices currently recommended for new designs and the packages available for each member of the family. Use this document or the datasheet tables to determine the best package for your design, and which package drawing to use. ### Package Mechanical Drawings This document contains the package mechanical drawings for all packages currently or previously supplied by Microsemi. Use the bookmarks to navigate to the package mechanical drawings. Additional packaging materials are on the Microsemi SoC Products Group website: http://www.microsemi.com/soc/products/solutions/package/docs.aspx. | CS81 | | | |------------|-------------------|--| | Pin Number | AGLN125Z Function | | | A1 | GAA0/IO00RSB0 | | | A2 | GAA1/IO01RSB0 | | | A3 | GAC0/IO04RSB0 | | | A4 | IO13RSB0 | | | A5 | IO22RSB0 | | | A6 | IO32RSB0 | | | A7 | GBB0/IO37RSB0 | | | A8 | GBA1/IO40RSB0 | | | A9 | GBA2/IO41RSB0 | | | B1 | GAA2/IO132RSB1 | | | B2 | GAB0/IO02RSB0 | | | В3 | GAC1/IO05RSB0 | | | B4 | IO11RSB0 | | | B5 | IO25RSB0 | | | В6 | GBC0/IO35RSB0 | | | В7 | GBB1/IO38RSB0 | | | B8 | IO42RSB0 | | | В9 | GBB2/IO43RSB0 | | | C1 | GAB2/IO130RSB1 | | | C2 | IO131RSB1 | | | C3 | GND | | | C4 | IO15RSB0 | | | C5 | IO28RSB0 | | | C6 | GND | | | C7 | GBA0/IO39RSB0 | | | C8 | GBC2/IO45RSB0 | | | C9 | IO47RSB0 | | | D1 | GAC2/IO128RSB1 | | | D2 | IO129RSB1 | | | D3 | GFA2/IO117RSB1 | | | D4 | VCC | | | D5 | VCCIB0 | | | D6 | GND | | | D7 | GCC2/IO59RSB0 | | | D8 | GCC1/IO51RSB0 | | | D9 | GCC0/IO52RSB0 | | | CS81 | | |------------|-------------------| | Pin Number | AGLN125Z Function | | E1 | GFB0/IO120RSB1 | | E2 | GFB1/IO121RSB1 | | E3 | GFA1/IO118RSB1 | | E4 | VCCIB1 | | E5 | VCC | | E6 | VCCIB0 | | E7 | GCA0/IO56RSB0 | | E8 | GCA1/IO55RSB0 | | E9 | GCB2/IO58RSB0 | | F1* | VCCPLF | | F2* | VCOMPLF | | F3 | GND | | F4 | GND | | F5 | VCCIB1 | | F6 | GND | | F7 | GDA1/IO65RSB0 | | F8 | GDC1/IO61RSB0 | | F9 | GDC0/IO62RSB0 | | G1 | GEA0/IO104RSB1 | | G2 | GEC0/IO108RSB1 | | G3 | GEB1/IO107RSB1 | | G4 | IO96RSB1 | | G5 | IO92RSB1 | | G6 | IO72RSB1 | | G7 | GDB2/IO68RSB1 | | G8 | VJTAG | | G9 | TRST | | H1 | GEA1/IO105RSB1 | | H2 | FF/GEB2/IO102RSB1 | | НЗ | IO99RSB1 | | H4 | IO94RSB1 | | H5 | IO91RSB1 | | H6 | IO81RSB1 | | H7 | GDA2/IO67RSB1 | | H8 | TDI | | H9 | TDO | | CS81 | | | |------------|-------------------|--| | Pin Number | AGLN125Z Function | | | J1 | GEA2/IO103RSB1 | | | J2 | GEC2/IO101RSB1 | | | J3 | IO97RSB1 | | | J4 | IO93RSB1 | | | J5 | IO90RSB1 | | | J6 | IO78RSB1 | | | J7 | TCK | | | J8 | TMS | | | J9 | VPUMP | | Note: \* Pin numbers F1 and F2 must be connected to ground because a PLL is not supported for AGLN125Z-CS81. 4-12 Revision 19 IGLOO nano Low Power Flash FPGAs | CS81 | | |------------|------------------| | Pin Number | AGLN250 Function | | A1 | GAA0/IO00RSB0 | | A2 | GAA1/IO01RSB0 | | A3 | GAC0/IO04RSB0 | | A4 | IO07RSB0 | | A5 | IO09RSB0 | | A6 | IO12RSB0 | | A7 | GBB0/IO16RSB0 | | A8 | GBA1/IO19RSB0 | | A9 | GBA2/IO20RSB1 | | B1 | GAA2/IO67RSB3 | | B2 | GAB0/IO02RSB0 | | В3 | GAC1/IO05RSB0 | | B4 | IO06RSB0 | | B5 | IO10RSB0 | | В6 | GBC0/IO14RSB0 | | В7 | GBB1/IO17RSB0 | | B8 | IO21RSB1 | | В9 | GBB2/IO22RSB1 | | C1 | GAB2/IO65RSB3 | | C2 | IO66RSB3 | | C3 | GND | | C4 | IO08RSB0 | | C5 | IO11RSB0 | | C6 | GND | | C7 | GBA0/IO18RSB0 | | C8 | GBC2/IO23RSB1 | | C9 | IO24RSB1 | | D1 | GAC2/IO63RSB3 | | D2 | IO64RSB3 | | D3 | GFA2/IO56RSB3 | | D4 | VCC | | D5 | VCCIB0 | | D6 | GND | | D7 | IO30RSB1 | | D8 | GCC1/IO25RSB1 | | D9 | GCC0/IO26RSB1 | | CS81 | | | |------------|------------------|--| | Pin Number | AGLN250 Function | | | E1 | GFB0/IO59RSB3 | | | E2 | GFB1/IO60RSB3 | | | E3 | GFA1/IO58RSB3 | | | E4 | VCCIB3 | | | E5 | VCC | | | E6 | VCCIB1 | | | E7 | GCA0/IO28RSB1 | | | E8 | GCA1/IO27RSB1 | | | E9 | GCB2/IO29RSB1 | | | F1 | VCCPLF | | | F2 | VCOMPLF | | | F3 | GND | | | F4 | GND | | | F5 | VCCIB2 | | | F6 | GND | | | F7 | GDA1/IO33RSB1 | | | F8 | GDC1/IO31RSB1 | | | F9 | GDC0/IO32RSB1 | | | G1 | GEA0/IO51RSB3 | | | G2 | GEC1/IO54RSB3 | | | G3 | GEC0/IO53RSB3 | | | G4 | IO45RSB2 | | | G5 | IO42RSB2 | | | G6 | IO37RSB2 | | | G7 | GDB2/IO35RSB2 | | | G8 | VJTAG | | | G9 | TRST | | | H1 | GEA1/IO52RSB3 | | | H2 | FF/GEB2/IO49RSB2 | | | H3 | IO47RSB2 | | | H4 | IO44RSB2 | | | H5 | IO41RSB2 | | | H6 | IO39RSB2 | | | H7 | GDA2/IO34RSB2 | | | H8 | TDI | | | H9 | TDO | | | CS81 | | | |------------|------------------|--| | Pin Number | AGLN250 Function | | | J1 | GEA2/IO50RSB2 | | | J2 | GEC2/IO48RSB2 | | | J3 | IO46RSB2 | | | J4 | IO43RSB2 | | | J5 | IO40RSB2 | | | J6 | IO38RSB2 | | | J7 | TCK | | | J8 | TMS | | | J9 | VPUMP | | | J9 | VPUMP | | Note: \* Pin numbers F1 and F2 must be connected to ground because a PLL is not supported for AGLN250-CS81. | CS81 | | | |------------|-------------------|--| | Pin Number | AGLN250Z Function | | | A1 | GAA0/IO00RSB0 | | | A2 | GAA1/IO01RSB0 | | | A3 | GAC0/IO04RSB0 | | | A4 | IO07RSB0 | | | A5 | IO09RSB0 | | | A6 | IO12RSB0 | | | A7 | GBB0/IO16RSB0 | | | A8 | GBA1/IO19RSB0 | | | A9 | GBA2/IO20RSB1 | | | B1 | GAA2/IO67RSB3 | | | B2 | GAB0/IO02RSB0 | | | В3 | GAC1/IO05RSB0 | | | B4 | IO06RSB0 | | | B5 | IO10RSB0 | | | B6 | GBC0/IO14RSB0 | | | В7 | GBB1/IO17RSB0 | | | B8 | IO21RSB1 | | | В9 | GBB2/IO22RSB1 | | | C1 | GAB2/IO65RSB3 | | | C2 | IO66RSB3 | | | C3 | GND | | | C4 | IO08RSB0 | | | C5 | IO11RSB0 | | | C6 | GND | | | C7 | GBA0/IO18RSB0 | | | C8 | GBC2/IO23RSB1 | | | C9 | IO24RSB1 | | | D1 | GAC2/IO63RSB3 | | | D2 | IO64RSB3 | | | D3 | GFA2/IO56RSB3 | | | D4 | VCC | | | D5 | VCCIB0 | | | D6 | GND | | | D7 | IO30RSB1 | | | D8 | GCC1/IO25RSB1 | | | D9 | GCC0/IO26RSB1 | | | CS81 | | | |------------|-------------------|--| | Pin Number | AGLN250Z Function | | | E1 | GFB0/IO59RSB3 | | | E2 | GFB1/IO60RSB3 | | | E3 | GFA1/IO58RSB3 | | | E4 | VCCIB3 | | | E5 | VCC | | | E6 | VCCIB1 | | | E7 | GCA0/IO28RSB1 | | | E8 | GCA1/IO27RSB1 | | | E9 | GCB2/IO29RSB1 | | | F1* | VCCPLF | | | F2* | VCOMPLF | | | F3 | GND | | | F4 | GND | | | F5 | VCCIB2 | | | F6 | GND | | | F7 | GDA1/IO33RSB1 | | | F8 | GDC1/IO31RSB1 | | | F9 | GDC0/IO32RSB1 | | | G1 | GEA0/IO51RSB3 | | | G2 | GEC1/IO54RSB3 | | | G3 | GEC0/IO53RSB3 | | | G4 | IO45RSB2 | | | G5 | IO42RSB2 | | | G6 | IO37RSB2 | | | G7 | GDB2/IO35RSB2 | | | G8 | VJTAG | | | G9 | TRST | | | H1 | GEA1/IO52RSB3 | | | H2 | FF/GEB2/IO49RSB2 | | | H3 | IO47RSB2 | | | H4 | IO44RSB2 | | | H5 | IO41RSB2 | | | H6 | IO39RSB2 | | | H7 | GDA2/IO34RSB2 | | | H8 | TDI | | | H9 | TDO | | | CS81 | | | |------------|-------------------|--| | Pin Number | AGLN250Z Function | | | J1 | GEA2/IO50RSB2 | | | J2 | GEC2/IO48RSB2 | | | J3 | IO46RSB2 | | | J4 | IO43RSB2 | | | J5 | IO40RSB2 | | | J6 | IO38RSB2 | | | J7 | TCK | | | J8 | TMS | | | J9 | VPUMP | | Note: \* Pin numbers F1 and F2 must be connected to ground because a PLL is not supported for AGLN250Z-CS81. 4-14 Revision 19 | VQ100 | | | |------------|-------------------|--| | Pin Number | AGLN125 Function | | | 1 | GND | | | 2 | GAA2/IO67RSB1 | | | 3 | IO68RSB1 | | | 4 | GAB2/IO69RSB1 | | | 5 | IO132RSB1 | | | 6 | GAC2/IO131RSB1 | | | 7 | IO130RSB1 | | | 8 | IO129RSB1 | | | 9 | GND | | | 10 | GFB1/IO124RSB1 | | | 11 | GFB0/IO123RSB1 | | | 12 | VCOMPLF | | | 13 | GFA0/IO122RSB1 | | | 14 | VCCPLF | | | 15 | GFA1/IO121RSB1 | | | 16 | GFA2/IO120RSB1 | | | 17 | VCC | | | 18 | VCCIB1 | | | 19 | GEC0/IO111RSB1 | | | 20 | GEB1/IO110RSB1 | | | 21 | GEB0/IO109RSB1 | | | 22 | GEA1/IO108RSB1 | | | 23 | GEA0/IO107RSB1 | | | 24 | VMV1 | | | 25 | GNDQ | | | 26 | GEA2/IO106RSB1 | | | 27 | FF/GEB2/IO105RSB1 | | | 28 | GEC2/IO104RSB1 | | | 29 | IO102RSB1 | | | 30 | IO100RSB1 | | | 31 | IO99RSB1 | | | 32 | IO97RSB1 | | | 33 | IO96RSB1 | | | 34 | IO95RSB1 | | | 35 | IO94RSB1 | | | 36 | IO93RSB1 | | | VQ100 | | | |------------|------------------|--| | Pin Number | AGLN125 Function | | | 37 | VCC | | | 38 | GND | | | 39 | VCCIB1 | | | 40 | IO87RSB1 | | | 41 | IO84RSB1 | | | 42 | IO81RSB1 | | | 43 | IO75RSB1 | | | 44 | GDC2/IO72RSB1 | | | 45 | GDB2/IO71RSB1 | | | 46 | GDA2/IO70RSB1 | | | 47 | TCK | | | 48 | TDI | | | 49 | TMS | | | 50 | VMV1 | | | 51 | GND | | | 52 | VPUMP | | | 53 | NC | | | 54 | TDO | | | 55 | TRST | | | 56 | VJTAG | | | 57 | GDA1/IO65RSB0 | | | 58 | GDC0/IO62RSB0 | | | 59 | GDC1/IO61RSB0 | | | 60 | GCC2/IO59RSB0 | | | 61 | GCB2/IO58RSB0 | | | 62 | GCA0/IO56RSB0 | | | 63 | GCA1/IO55RSB0 | | | 64 | GCC0/IO52RSB0 | | | 65 | GCC1/IO51RSB0 | | | 66 | VCCIB0 | | | 67 | GND | | | 68 | VCC | | | 69 | IO47RSB0 | | | 70 | GBC2/IO45RSB0 | | | 71 | GBB2/IO43RSB0 | | | 72 | IO42RSB0 | | | | | | | VQ100 | | | |------------|------------------|--| | Pin Number | AGLN125 Function | | | 73 | GBA2/IO41RSB0 | | | 74 | VMV0 | | | 75 | GNDQ | | | 76 | GBA1/IO40RSB0 | | | 77 | GBA0/IO39RSB0 | | | 78 | GBB1/IO38RSB0 | | | 79 | GBB0/IO37RSB0 | | | 80 | GBC1/IO36RSB0 | | | 81 | GBC0/IO35RSB0 | | | 82 | IO32RSB0 | | | 83 | IO28RSB0 | | | 84 | IO25RSB0 | | | 85 | IO22RSB0 | | | 86 | IO19RSB0 | | | 87 | VCCIB0 | | | 88 | GND | | | 89 | VCC | | | 90 | IO15RSB0 | | | 91 | IO13RSB0 | | | 92 | IO11RSB0 | | | 93 | IO09RSB0 | | | 94 | IO07RSB0 | | | 95 | GAC1/IO05RSB0 | | | 96 | GAC0/IO04RSB0 | | | 97 | GAB1/IO03RSB0 | | | 98 | GAB0/IO02RSB0 | | | 99 | GAA1/IO01RSB0 | | | 100 | GAA0/IO00RSB0 | | 4-26 Revision 19 | VQ100 | | |------------|------------------| | Pin Number | AGLN250 Function | | 1 | GND | | 2 | GAA2/IO67RSB3 | | 3 | IO66RSB3 | | 4 | GAB2/IO65RSB3 | | 5 | IO64RSB3 | | 6 | GAC2/IO63RSB3 | | 7 | IO62RSB3 | | 8 | IO61RSB3 | | 9 | GND | | 10 | GFB1/IO60RSB3 | | 11 | GFB0/IO59RSB3 | | 12 | VCOMPLF | | 13 | GFA0/IO57RSB3 | | 14 | VCCPLF | | 15 | GFA1/IO58RSB3 | | 16 | GFA2/IO56RSB3 | | 17 | VCC | | 18 | VCCIB3 | | 19 | GFC2/IO55RSB3 | | 20 | GEC1/IO54RSB3 | | 21 | GEC0/IO53RSB3 | | 22 | GEA1/IO52RSB3 | | 23 | GEA0/IO51RSB3 | | 24 | VMV3 | | 25 | GNDQ | | 26 | GEA2/IO50RSB2 | | 27 | FF/GEB2/IO49RSB2 | | 28 | GEC2/IO48RSB2 | | 29 | IO47RSB2 | | 30 | IO46RSB2 | | 31 | IO45RSB2 | | 32 | IO44RSB2 | | 33 | IO43RSB2 | | 34 | IO42RSB2 | | 35 | IO41RSB2 | | 36 | IO40RSB2 | | VQ100 | | |------------|------------------| | Pin Number | AGLN250 Function | | 37 | VCC | | 38 | GND | | 39 | VCCIB2 | | 40 | IO39RSB2 | | 41 | IO38RSB2 | | 42 | IO37RSB2 | | 43 | GDC2/IO36RSB2 | | 44 | GDB2/IO35RSB2 | | 45 | GDA2/IO34RSB2 | | 46 | GNDQ | | 47 | TCK | | 48 | TDI | | 49 | TMS | | 50 | VMV2 | | 51 | GND | | 52 | VPUMP | | 53 | NC | | 54 | TDO | | 55 | TRST | | 56 | VJTAG | | 57 | GDA1/IO33RSB1 | | 58 | GDC0/IO32RSB1 | | 59 | GDC1/IO31RSB1 | | 60 | IO30RSB1 | | 61 | GCB2/IO29RSB1 | | 62 | GCA1/IO27RSB1 | | 63 | GCA0/IO28RSB1 | | 64 | GCC0/IO26RSB1 | | 65 | GCC1/IO25RSB1 | | 66 | VCCIB1 | | 67 | GND | | 68 | VCC | | 69 | IO24RSB1 | | 70 | GBC2/IO23RSB1 | | 71 | GBB2/IO22RSB1 | | 72 | IO21RSB1 | | VQ100 | | | |-------------|------------------|--| | Pin Number | AGLN250 Function | | | 73 | GBA2/IO20RSB1 | | | 74 | VMV1 | | | 75 | GNDQ | | | 76 | GBA1/IO19RSB0 | | | 77 | GBA0/IO18RSB0 | | | 78 | GBB1/IO17RSB0 | | | 79 | GBB0/IO16RSB0 | | | 80 | GBC1/IO15RSB0 | | | 81 | GBC0/IO14RSB0 | | | 82 | IO13RSB0 | | | 83 | IO12RSB0 | | | 84 | IO11RSB0 | | | 85 | IO10RSB0 | | | 86 IO09RSB0 | IO09RSB0 | | | 87 | VCCIB0 | | | 88 | GND | | | 89 | VCC | | | 90 | IO08RSB0 | | | 91 | IO07RSB0 | | | 92 | IO06RSB0 | | | 93 | GAC1/IO05RSB0 | | | 94 | GAC0/IO04RSB0 | | | 95 | GAB1/IO03RSB0 | | | 96 | GAB0/IO02RSB0 | | | 97 | GAA1/IO01RSB0 | | | 98 | GAA0/IO00RSB0 | | | 99 | GNDQ | | | 100 | VMV0 | | 4-28 Revision 19 ## Datasheet Information | Revision | Changes | Page | |-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | Revision 10 (continued) | The following tables were updated with current available information. The equivalent software default drive strength option was added. | 2-19<br>through | | | Table 2-21 • Summary of Maximum and Minimum DC Input and Output Levels | 2-40 | | | Table 2-25 • Summary of I/O Timing Characteristics—Software Default Settings | | | | Table 2-26 • Summary of I/O Timing Characteristics—Software Default Settings | | | | Table 2-28 • I/O Output Buffer Maximum Resistances <sup>1</sup> | | | | Table 2-29 • I/O Weak Pull-Up/Pull-Down Resistances | | | | Table 2-30 • I/O Short Currents IOSH/IOSL | | | | Timing tables in the "Single-Ended I/O Characteristics" section, including new tables for 3.3 V and 1.2 V LVCMOS wide range. | | | | Table 2-40 • Minimum and Maximum DC Input and Output Levels for LVCMOS 3.3 V Wide Range | | | | Table 2-63 • Minimum and Maximum DC Input and Output Levels | | | | Table 2-67 • Minimum and Maximum DC Input and Output Levels (new) | | | | The formulas in the notes to Table 2-29 • I/O Weak Pull-Up/Pull-Down Resistances were revised (SAR 21348). | 2-24 | | | The text introducing Table 2-31 • Duration of Short Circuit Event before Failure was revised to state six months at 100° instead of three months at 110° for reliability concerns. The row for 110° was removed from the table. | 2-25 | | | The following sentence was deleted from the "2.5 V LVCMOS" section (SAR 24916): "It uses a 5-V tolerant input buffer and push-pull output buffer." | 2-32 | | | The $F_{DDRIMAX}$ and $F_{DDOMAX}$ values were added to tables in the "DDR Module Specifications" section (SAR 23919). A note was added stating that DDR is not supported for AGLN010, AGLN015, and AGLN020. | 2-51 | | | Tables in the "Global Tree Timing Characteristics" section were updated with new information available. | 2-64 | | | Table 2-100 • IGLOO nano CCC/PLL Specification and Table 2-101 • IGLOO nano CCC/PLL Specification were revised (SAR 79390). | 2-70,<br>2-71 | | | Tables in the SRAM "Timing Characteristics" section and FIFO "Timing Characteristics" section were updated with new information available. | 2-77,<br>2-85 | | | Table 3-3 • TRST and TCK Pull-Down Recommendations is new. | 3-4 | | | A note was added to the "CS81" pin tables for AGLN060, AGLN060Z, AGLN125, AGLN125Z, AGLN250, and AGLN250Z indicating that pins F1 and F2 must be grounded (SAR 25007). | 4-9,<br>through<br>4-14 | | | A note was added to the "CS81" and "VQ100" pin tables for AGLN060 and AGLN060Z stating that bus hold is not available for pin H7 or pin 45 (SAR 24079). | 4-9,<br>4-24 | | | The AGLN250 function for pin C8 in the "CS81" table was revised (SAR 22134). | 4-13 | 5-4 Revision 19